US20140284672A1 - Memory device comprising an array portion and a logic portion - Google Patents

Memory device comprising an array portion and a logic portion Download PDF

Info

Publication number
US20140284672A1
US20140284672A1 US14/297,541 US201414297541A US2014284672A1 US 20140284672 A1 US20140284672 A1 US 20140284672A1 US 201414297541 A US201414297541 A US 201414297541A US 2014284672 A1 US2014284672 A1 US 2014284672A1
Authority
US
United States
Prior art keywords
trenches
channel
region
array
filled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/297,541
Inventor
Werner Juengling
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US14/297,541 priority Critical patent/US20140284672A1/en
Publication of US20140284672A1 publication Critical patent/US20140284672A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H01L27/108
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0337Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • H10B12/053Making the transistor the transistor being at least partially in a trench in the substrate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/09Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells

Definitions

  • the present invention relates generally to methods for forming semiconductor structures, and relates more specifically to improved methods for forming vertical transistor devices.
  • Transistors are used in many different types of integrated circuits, including memory devices and processors.
  • a typical transistor comprises a source, a drain, and a gate formed at the substrate surface.
  • vertical transistor constructions that consume less substrate “real estate”, and thus that facilitate increasing the level of device integration, have been developed. Examples of vertical transistor constructions are disclosed in U.S. patent application Ser. No. 10/933,062 (filed 1 Sep. 2004; Attorney Docket MICRON.299A; Micron Docket 2004-0398.00/US), the entire disclosure of which is hereby incorporated by reference herein.
  • DRAM dynamic random access memory
  • Conventional semiconductor-based electronic storage devices such as dynamic random access memory (“DRAM”) devices, include large numbers of transistor and capacitor elements that are grouped into memory cells.
  • the memory cells that comprise a DRAM device are arranged into larger memory arrays that often comprise thousands, if not millions, of individual memory cells. Therefore, there is a continuing effort to reduce the complexity of the processes used to form densely-packed integrated circuit elements such as vertical transistor constructions.
  • a method of forming an array of memory devices comprises forming a plurality of deep trenches and a plurality of shallow trenches in a first region of a substrate. At least one of the shallow trenches is positioned between two deep trenches. The plurality of shallow trenches and the plurality of deep trenches are parallel to each other.
  • the method further comprises depositing a layer of conductive material over the first region and a second region of the substrate.
  • the method further comprises etching the layer of conductive material to define a plurality of lines separated by a plurality of gaps over the first region of the substrate, and a plurality of active device elements over the second region of the substrate.
  • the method further comprises masking the second region of the substrate.
  • the method further comprises removing the plurality of lines from the first region of the substrate, thereby creating a plurality of exposed areas from which the plurality of lines were removed.
  • the method further comprises etching a plurality of elongate trenches in the plurality of exposed areas while the second region of the substrate is masked.
  • an apparatus comprises a semiconductor substrate having an array portion and a logic portion.
  • the apparatus further comprises at least one U-shaped semiconductor structure formed in the substrate array portion.
  • the semiconductor structure comprises a first source/drain region positioned atop a first pillar, a second source/drain region positioned atop a second pillar, and a U-shaped channel connecting the first and second source/drain regions.
  • the U-shaped channel is contiguous with the semiconductor substrate.
  • the method further comprises at least one transistor device formed over the substrate logic portion, the transistor device including a gate dielectric layer and a gate material. The gate dielectric layer is elevated with respect to the first and second source/drain regions.
  • a memory device comprises a substrate having an array portion and a logic portion.
  • the memory device further comprises a plurality of U-shaped semiconductor structures that are formed in the array portion of the substrate.
  • the U-shaped semiconductor structures are defined by a pattern of alternating deep and shallow trenches that are crossed by a pattern of intermediate-depth trenches.
  • the memory device further comprises a plurality of transistor devices formed over the logic portion of the substrate.
  • the transistor devices include a gate oxide layer, an uncapped gate layer, and a sidewall spacer structure.
  • a method comprises patterning a plurality of shallow trenches and a plurality of deep trenches in a substrate array region.
  • the method further comprises patterning a plurality of intermediate-depth trenches in the substrate array region.
  • the intermediate-depth trenches cross the shallow and deep trenches.
  • the intermediate-depth, shallow and deep trenches define a plurality of U-shaped transistor structures in the substrate array region.
  • the plurality of intermediate-depth trenches are defined by a photolithography mask.
  • the method further comprises patterning a plurality of planar transistor structures in a substrate logic region.
  • the plurality of planar transistor structures are defined by the photolithography mask.
  • a method comprises patterning a first plurality of semiconductor structures in an array portion of a semiconductor substrate using a first photolithographic mask.
  • the method further comprises patterning a second plurality of semiconductor structures over a logic portion of a semiconductor substrate using a second photolithographic mask.
  • the method further comprises patterning a sacrificial layer over the first plurality of semiconductor structures using the second photolithographic mask. The sacrificial layer is patterned simultaneously with the second plurality of semiconductor structures.
  • a method comprises providing a semiconductor substrate having a first region and a second region. The method further comprises depositing a conductive layer over the substrate first and second regions. The method further comprises patterning the conductive layer deposited over the substrate first and second regions. The method further comprises using the patterned conductive layer to form a planar transistor structure over the substrate second region. The method further comprises using the patterned conductive layer in a masking process in the substrate first region.
  • a partially-formed integrated circuit comprises a first plurality of features comprising a first material and formed over a first portion of a substrate. The first plurality of features are separated from each other by a first spacing.
  • the partially-formed integrated circuit further comprises a second plurality of features comprising a second material and formed over a second portion of the substrate. The first plurality of features and the second plurality of features are formed simultaneously. The first material is the same as the second material.
  • the partially-formed integrated circuit further comprises a gap fill structure positioned between and contacting a selected two of the first plurality of features.
  • the partially-formed integrated circuit further comprises a plurality of sidewall spacers positioned adjacent the second plurality of features. Adjacent sidewall spacers are separated from each other by a separation region. The plurality of sidewall spacers and the gap fill structure comprise the same material.
  • a memory device comprises a substrate having an array portion and a logic portion.
  • the memory device further comprises a plurality of semiconductor structures that are recessed in the array portion of the substrate.
  • the memory device further comprises a plurality of transistor devices formed over the logic portion of the substrate.
  • the transistor devices include a gate oxide layer, an uncapped gate layer, and a sidewall spacer structure.
  • the transistor devices are formed in a layer that is below the plurality of semiconductor structures.
  • FIG. 1 illustrates a perspective view of a partially-formed semiconductor device usable to form an array of transistors.
  • FIG. 2 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 1 , after the formation of additional semiconductor processing layers.
  • FIG. 3 illustrates a partial top plan view of an exemplary embodiment of a photo mask to be applied to the partially-formed semiconductor device of FIG. 1 .
  • FIG. 4 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 2 after the photo mask of FIG. 3 has been applied and transferred to pattern the hard mask layer.
  • FIG. 5 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 4 after blanket depositing a layer of spacer material thereover.
  • FIG. 6 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 5 after performing a directional etch of the spacer material.
  • FIG. 7 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 6 after etching a plurality of deep trenches into the substrate.
  • FIG. 8 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 7 after filling the deep trenches with a dielectric material and providing the device with a substantially planar surface.
  • FIG. 9 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 8 after patterning a hard mask layer thereover.
  • FIG. 10 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 9 after forming a plurality of spacers on the vertical sides of the patterned hard mask layer.
  • FIG. 11 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 10 after etching a plurality of shallow trenches into the substrate.
  • FIG. 12 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 11 after filling the shallow trenches with a dielectric material and providing the device with a substantially planar surface.
  • FIG. 13 illustrates a top-down view in the xy plane of the partially-formed semiconductor device of FIG. 12 .
  • FIG. 14 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 12 after removing residual masking layers.
  • FIG. 15 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 14 , taken along line 15 - 15 , after depositing gate stack layers thereover.
  • FIG. 16 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 15 after patterning active devices in the periphery region and lines in the array region.
  • FIG. 17 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 16 after forming spacer material around the periphery region active devices and between the array region lines.
  • FIG. 18 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 17 after masking the device periphery region and etching gate stack layers from the unmasked array portions of the device.
  • FIG. 19 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 18 after shrinking the remaining spacer material using a isotropic etch.
  • FIG. 20 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 19 after etching a pattern of intermediate trenches into the structure illustrated in FIG. 14 .
  • FIG. 21 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 20 after removing remaining spacer material from the array region, lining the intermediate trenches with a dielectric, and forming sidewall spacers of gate material in the intermediate trenches.
  • FIG. 22 illustrates a perspective view of a portion of the partially-formed semiconductor device of FIG. 21 .
  • FIG. 23 illustrates a perspective view of one transistor comprising the partially-formed semiconductor device of FIG. 22 , including an overlying capacitor and bit line.
  • FIG. 24 illustrates a cross-sectional view in the xz plane of the partially formed semiconductor device in an embodiment wherein a self-aligned silicidation process is used to create a silicide region on polycrystalline gate stacks.
  • FIG. 25 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 8 after etching the nitride layer in the array region.
  • FIG. 26 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 25 after forming nitride spacers around the protruding spin-on-dielectric material.
  • FIG. 27 is a schematic plan view of a memory device that illustrates the position of a memory cell with respect to an array of bit lines and word lines.
  • vertical transistor constructions advantageously enable increased levels of device integration.
  • the fabrication techniques disclosed herein advantageously use (a) fewer masking processes as compared to conventional fabrication techniques, and/or (b) masking processes that are easier to align.
  • certain of the embodiments disclosed herein advantageously enable the forming of active devices in the periphery region and patterning features (for example, intermediate trenches separating rows of transistors) in the array region with a single mask.
  • certain embodiments of the vertical transistors disclosed herein have a U-shaped configuration, wherein the channel connecting the source and drain regions is directly connected to the underlying substrate. This advantageously reduces or eliminates the floating body effect that is common in conventional vertical pillar transistors.
  • the U-shaped vertical transistor configurations disclosed herein provide several advantages over conventional planar transistors. In addition to consuming less substrate “real estate”, certain of the U-shaped vertical transistor configurations disclosed herein form continuous rows and columns during fabrication, thereby enhancing the structural stability of the device. Certain embodiments of the fabrication techniques disclosed herein also advantageously allow use of a simplified reticle set to perform the masking processes employed to fabricate the memory array. Specifically, one embodiment of the reticle set used to fabricate such an array contains parallel lines and spaces, thereby facilitating printing and alignment of the masking processes.
  • pitch doubling techniques are used to form relatively smaller devices in an array region, and conventional photolithography techniques are used to form relatively larger devices in a periphery region.
  • structures having a feature size between 1 ⁇ 2F and 3 ⁇ 4F are formed in the array region, while structures having a feature size of F or larger are formed in the periphery region, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • Additional information regarding pitch doubling techniques are provided in U.S. patent application Ser. No. 10/934,778 (filed 2 Sep. 2004; Attorney Docket MICRON.294A; Micron Docket 2003-1446.00/US), the entire disclosure of which is hereby incorporated by reference herein.
  • FIG. 1 is a perspective view of a partially formed semiconductor device 100 in which a transistor array is to be formed.
  • the device 100 comprises a memory array, such as an array of DRAM cells, although in other embodiments the device 100 comprises an array of other types of memory cells, such as static memory cells, dynamic memory cells, extended data out (“EDO”) memory cells, EDO DRAM, electrically erasable programmable read only memory (“EEPROM”) cells, synchronous dynamic random access memory (“SDRAM”) cells, double data rate (“DDR”) SDRAM cells, synchronous link dynamic random access memory (“SLDRAM”) cells, video dynamic random access memory (“VDRAM”) cells, RDRAM® cells, static random access memory (“SRAM”) cells, phase change or programmable conductor random access memory (“PCRAM”) cells, magnetic random access memory (“MRAM”) cells, and flash memory cells.
  • static memory cells such as an array of DRAM cells
  • EDO DRAM extended data out
  • EEPROM electrically erasable programmable read only memory
  • SDRAM synchronous dynamic random access memory
  • the device 100 includes a semiconductor substrate 110 , which comprises one or more of a wide variety of suitable semiconductor materials.
  • the semiconductor substrate 110 includes semiconductor structures that have been fabricated thereon, such as doped silicon platforms. While the illustrated semiconductor substrate 110 comprises an intrinsically doped monocrystalline silicon wafer in the illustrated embodiment, in other embodiments the semiconductor substrate 110 comprises other forms of semiconductor layers, which optionally include other active or operable portions of semiconductor devices.
  • an epitaxial layer 104 is grown on the substrate 110 .
  • the epitaxial layer 104 is a semiconductor layer (for example, comprising silicon) grown on the substrate 110 by an epitaxial growth process that extends the crystal structure of the substrate 110 .
  • the epitaxial layer 104 has a thickness that is preferably between about 2 ⁇ m and about 6 ⁇ m, and more preferably between about 3 ⁇ m and about 5 ⁇ m. In embodiments wherein the epitaxial layer 104 is grown on the substrate 110 before the subsequent etching steps described herein, the epitaxial layer 104 is considered part of the substrate 110 .
  • the epitaxial layer 104 is heavily doped with a conductivity type that is opposite that of the substrate 110 , thereby enabling the epitaxial layer 104 to serve as an active area for transistors formed thereover, as will be better understood from the final structures disclosed herein.
  • the doped implant regions include a lightly doped p ⁇ region that is positioned underneath a heavily doped p + region.
  • FIG. 2 illustrates a cross-section in the yz plane of the device of FIG. 1 after deposition of additional layers over the substrate 110 .
  • the semiconductor device 100 further comprises an oxide layer 210 formed over the substrate 110 and the optional epitaxial layer 104 .
  • the oxide layer 210 is selectively etchable with respect to the material comprising the substrate 110 and silicon nitride.
  • the oxide layer 210 comprises silicon dioxide and has a thickness that is preferably between about 100 ⁇ and 500 ⁇ , and more preferably between about 200 ⁇ and about 300 ⁇ .
  • the oxide layer 210 is a pad oxide layer having a thickness of approximately 200 ⁇ .
  • the oxide layer 210 is deposited using a suitable deposition process, such as chemical vapor deposition (“CVD”) or physical vapor deposition (“PVD”), or is grown by oxidation of the underlying substrate.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • the semiconductor device 100 further comprises a layer, such as the illustrated nitride layer 211 , formed over the oxide layer 210 .
  • the nitride layer 211 comprises silicon nitride and has a thickness that is preferably between about 200 ⁇ and 2000 ⁇ , and more preferably between about 500 ⁇ and 1000 ⁇ .
  • the nitride layer 211 is deposited using a suitable deposition process, such as CVD or PVD.
  • the semiconductor device 100 further comprises a further hard mask layer 212 that is formed over the nitride layer 211 .
  • the hard mask layer 212 comprises amorphous carbon.
  • the hard mask layer 212 comprises transparent carbon, tetraethylorthosilicate (“TEOS”), polycrystalline silicon, Si 3 N 4 , SiO x N y , SiC, or another suitable hard mask material.
  • TEOS tetraethylorthosilicate
  • the hard mask layer 212 is deposited using a suitable deposition process, such as CVD or PVD.
  • the optional epitaxial layer 104 is omitted from subsequent illustrations.
  • FIG. 3 illustrates a portion of a photo mask 300 to be applied to the device 100 to pattern the underlying hard mask layer 212 .
  • the shaded portion of the photo mask 300 represents the area in which the hard mask layer 212 will be removed after applying photolithography and etching techniques, and the unshaded portion represents the area in which the hard mask layer 212 will remain.
  • the photo mask 300 is a clear field mask that is configured to define a pattern of active area lines 304 separated from each other by gaps 302 in an array region 308 .
  • the lines 304 and the gaps 302 are approximately 1100 ⁇ to approximately 1300 ⁇ wide.
  • the lines 304 and the gaps 302 are approximately 1200 ⁇ wide.
  • the photo mask 300 optionally includes a wider line 306 that is provided for optical proximity correction.
  • the gaps 302 are used as a contact area for shallow trench isolation.
  • FIG. 4 illustrates a cross-section in the yz plane of the device of FIG. 2 after applying the photo mask 300 , illustrated in FIG. 3 , to pattern the hard mask layer 212 .
  • the photo mask 300 is applied and transferred to the hard mask layer 212 , such that the lines 304 and gaps 302 extend parallel to the x axis.
  • the hard mask layer 212 remains over areas of the substrate 110 where the photo mask 300 forms lines 304 , including the wider line 306 , and is removed form areas of the substrate 110 where the photo mask 300 forms gaps 302 .
  • lines 304 and gaps 302 are located in an array region 308 of the device, which is surrounded by a periphery region 310 of the device.
  • the hard mask layer 212 is patterned using photolithography and etching techniques. For example, in one embodiment photoresist material is deposited as a blanket layer over the device 100 , and is exposed to radiation through a reticle. Following this exposure, the photoresist material is developed to form the photo mask 300 , illustrated in FIG. 3 , on the surface of the hard mask layer 212 . The hard mask layer 212 is then etched through the photo mask 300 to expose the nitride layer 211 of the device 100 in the gaps 302 .
  • FIG. 5 illustrates a cross-section in the yz plane of the device of FIG. 4 after blanket depositing a layer of spacer material 214 thereover.
  • the spacer material 214 comprises an oxide material, such as silicon oxide having a thickness that is preferably between about 200 ⁇ and about 500 ⁇ , and more preferably between about 300 ⁇ and about 400 ⁇ .
  • the spacer material 214 fills approximately 1/20 to approximately 1 ⁇ 3 of the horizontal dimension of the gaps 302 .
  • the spacer material 214 is deposited using a suitable deposition process, such as CVD or PVD.
  • FIG. 6 illustrates a cross-section in the yz plane of the device of FIG. 5 after preferentially etching the spacer material 214 from horizontal surfaces in a directional spacer etch.
  • the resulting structure includes spacers 216 positioned on the vertical sides of the lines 304 .
  • the spacers 216 which have a width approximately equal to the thickness of the original spacer material 214 deposition, effectively narrow the width of the gaps 302 .
  • the gaps 302 have a reduced width of between about 500 ⁇ and about 700 ⁇ after the spacers 216 are formed therein. In an exemplary embodiment, the gaps 302 have a reduced width of about 600 ⁇ after the spacers 216 are formed therein.
  • FIG. 7 illustrates a cross-section in the yz plane of the device of FIG. 6 after etching a plurality of deep trenches 400 through the nitride layer 211 and the oxide layer 210 , and into the substrate 110 .
  • the pattern of deep trenches 400 is defined according to the gaps 302 between the spacers in the device array region 308 .
  • the deep trenches 400 are etched using a process such as ion milling, reactive ion etching (“RIE”), or chemical etching.
  • RIE is a directional anisotropic etch having both physical and chemical components.
  • RIE reactive ion etching
  • RIE is a directional anisotropic etch having both physical and chemical components.
  • a chemical etchant such as RIE
  • a variety of etchants are usable, such as Cl 2 .
  • the deep trenches 400 are etched to a depth of between about 3000 ⁇ and about 5000 ⁇ based on gaps 302 , and are etched to a depth of between about 4000 ⁇ and about 5000 ⁇ adjacent to the wider line 306 .
  • the etching technique used to define the deep trenches causes the trench depth to be directly proportional to the trench width.
  • FIG. 8 illustrates a cross-section in the yz plane of the device of FIG. 7 after filling the deep trenches 400 with a spin on dielectric (“SOD”) material 408 .
  • SOD spin on dielectric
  • An oxygen plasma technique is used to burn off the remaining hard mask layer 212
  • CMP chemical mechanical polish
  • the CMP technique also provides the device 100 with a substantially planar surface 402 in the xy plane. As illustrated, the substantially planar surface 402 extends across the device array region 308 and periphery region 310 .
  • the deep trenches 400 are separated by remaining portions of the nitride layer 211 ; in a preferred embodiment, the deep trenches are separated by between approximately 1600 ⁇ and approximately 2000 ⁇ of nitride material. In an exemplary embodiment, the deep trenches 400 are separated by approximately 1800 ⁇ of nitride material. In another exemplary embodiment, the deep trenches 400 are separated by 2.25 ⁇ F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • FIG. 9 illustrates a cross-section in the yz plane of the device of FIG. 8 after patterning another hard mask layer 312 over the deep trenches 400 .
  • the hard mask layer 312 is patterned based on a mask similar to that illustrated in FIG. 3 , and is patterned using photolithography and etching techniques.
  • the patterned hard mask layer 312 defines a plurality of lines 314 over the planar surface 402 , with the lines 314 effectively masking the deep trenches 400 .
  • the lines 314 are separated by a plurality of gaps 318 .
  • the lines 314 are between about 1100 ⁇ and about 1300 ⁇ wide, and in an exemplary embodiment, the lines are approximately 1200 ⁇ wide.
  • the lines 314 have substantially the same width as the lines 304 formed in the masking process illustrated in FIGS. 3 and 4 .
  • FIG. 10 illustrates a cross-section in the yz plane of the device of FIG. 9 after forming a plurality of spacer loops 316 around the lines 314 .
  • the spacer loops 316 are formed by first depositing a blanket layer of spacer material over the structure illustrated in FIG. 9 .
  • the blanket spacer material comprises an oxide material, such as silicon oxide having a thickness that is preferably between about 200 ⁇ and about 500 ⁇ , and more preferably between about 300 ⁇ and about 400 ⁇ .
  • the blanket layer of spacer material is deposited using a suitable deposition process, such as CVD or PVD.
  • a directional spacer etch is then performed to remove the blanket spacer material from horizontal surfaces.
  • the resulting structure is illustrated in FIG. 10 .
  • the spacer loops 316 which have a width approximately equal to the thickness of the original blanket spacer material deposition, effectively narrow the width of the gaps 318 .
  • the gaps 318 have a reduced width of between about 500 ⁇ and about 700 ⁇ after the spacer loops 316 are formed. In an exemplary embodiment, the gaps 318 have a reduced width of about 600 ⁇ after the spacer loops 316 are formed.
  • FIG. 11 illustrates a cross-section in the yz plane of the device of FIG. 10 after etching a plurality of shallow trenches 404 through the nitride layer 211 and the oxide layer 210 , and into the substrate 110 .
  • the shallow trenches 404 are formed parallel to the deep trenches 400 .
  • the shallow trenches 404 have substantially the same width as the deep trenches 400 , but instead are etched to a reduced depth that is preferably between about 500 ⁇ and 2000 ⁇ , and more preferably between about 1000 ⁇ and 1500 ⁇ .
  • FIG. 12 illustrates a cross-section in the yz plane of the device of FIG. 11 after filling the shallow trenches 404 with a SOD material 410 .
  • the shallow trenches are optionally filled with the same SOD material 408 used to fill the deep trenches 400 .
  • a CMP technique is used to remove the remaining hard mask layer 312 , spacer loops 316 , and excess SOD material.
  • the CMP technique is used to reduce the thickness of the nitride layer 211 to between about 300 ⁇ and about 500 ⁇ .
  • the CMP technique is used to reduce the thickness of the nitride layer 211 to about 400 ⁇ .
  • the CMP technique also provides the device 100 with a substantially planar surface 406 in the xy plane. As illustrated, the substantially planar surface 406 extends across the device array region 308 and periphery region 310 .
  • FIG. 13 illustrates a top-down view in the xy plane of the device 100 of FIG. 12 .
  • the device 100 illustrated in FIGS. 12 and 13 comprises a plurality of elongate shallow trenches 404 that are separated from each other by elongate nitride spacers with looped ends, as defined by the remaining nitride layer 211 .
  • the nitride spacers are separated from each other by the elongate deep trenches 400 .
  • the structure illustrated in FIGS. 12 and 13 is obtained using a process that self-aligns in the deep trenches 400 and the shallow trenches 404 .
  • this self-alignment is achieved by first etching the nitride layer 211 in the array region 308 .
  • nitride spacers 520 are then formed around the protruding SOD material 408 structures, which now act as mandrels.
  • the nitride spacers 520 are then used to subsequently pattern shallow trenches, which are etched through the oxide layer 210 and into the substrate 110 .
  • the resulting structure is equivalent to the structure illustrated in FIGS. 12 and 13 , and is obtained without the use of the hard mask layer 312 illustrated in FIG. 9 .
  • FIG. 14 illustrates a cross-section in the yz plane of the device of FIGS. 12 and 13 after removal of the remaining nitride layer 211 and oxide layer 210 .
  • the remaining portions of these layers are removed using an etching process, although other techniques are used in other embodiments.
  • Subsequently performing a CMP technique results in a substantially planar surface of alternating silicon regions and oxide regions.
  • the silicon regions define a plurality of elongate loops 112 that extend parallel to the x axis.
  • the elongate loops 112 surround shallow trenches 404 , and are separated from each other by the deep trenches 400 .
  • the elongate loops 112 are separated into individual transistor pillars by etching the loops perpendicular to their length, that is, parallel to the y axis.
  • active devices are formed in the device periphery region 310 using the same masking sequence that is used to etch the elongate loops 112 into individual transistor pillars.
  • active device layers are blanket deposited over the device illustrated in FIG. 14 .
  • FIG. 15 illustrates a cross-section in the xz plane of the device of FIG. 14 after forming an oxide layer 450 , a polycrystalline silicon layer 452 , and a tungsten silicide layer 454 .
  • the blanket oxide layer 450 has a thickness between about 50 ⁇ and 80 ⁇ .
  • other metallic materials are used in place of tungsten silicide to strap peripheral gates and improve lateral signal speed.
  • an optional blanket silicon nitride layer (not shown) is formed over the tungsten silicide layer 454 .
  • the polycrystalline silicon layer 452 comprises a conductive material, wherein the term “conductive material” includes silicon, even if undoped as deposited.
  • the tungsten silicon layer 454 is omitted, and is replaced with additional thickness of the polycrystalline silicon layer 452 .
  • This configuration advantageously removes metal from the structure, thereby reducing the likelihood of introducing contamination into other structures during subsequent processing.
  • the metal is added during a subsequent silicidation process.
  • FIG. 16 illustrates a cross-section in the xz plane of the device of FIG. 15 after patterning the blanket-deposited layers.
  • the layers are patterned using photolithography and masking techniques.
  • one or more active devices 460 are formed in the periphery region 310 .
  • the active devices comprise a stack including a gate oxide 462 , a polycrystalline silicon active area 464 , and a tungsten silicide strapping layer 466 .
  • the strapping layer 466 comprises other metallic materials, such as tungsten, titanium nitride, tantalum, and tantalum nitride. Mixtures of metals are also suitable for forming the strapping layer 466 .
  • the same photolithography and masking technique that is used to form active devices 460 in the periphery region is used to pattern a series of lines 470 in the array region 308 .
  • the array lines 470 comprise the same materials as the peripheral active devices 460 , although the array lines 470 are used as a sacrificial mask to pattern the underlying elongate loops 112 in subsequent processing steps. Additionally, the pattern of lines 470 in the array region 308 has a smaller pitch as compared to the pattern of active devices 460 in the periphery region 310 .
  • the lines 470 are spaced apart by a spacing F, wherein the active devices 460 are spaced apart by a spacing 2F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • the active devices 460 have a spacing that is between about two times and about four times larger than the spacing for lines 470 .
  • the array lines 470 which extend parallel to the y axis, are perpendicular to the elongate loops 112 , which extend parallel to the x axis.
  • FIG. 17 illustrates a cross-section in the xz plane of the device of FIG. 16 after forming silicon nitride spacers 468 around the active devices 460 in the periphery region 310 .
  • the silicon nitride spacers 468 have a thickness of between about 200 ⁇ and about 800 ⁇ .
  • the silicon nitride spacers 468 have a thickness of about 600 ⁇ , and are formed by blanket depositing silicon nitride over the device, followed by a directional etch that removes the deposited material from horizontal surfaces. This technique also results in silicon nitride spacers 468 being formed around the array lines 470 in the array region 308 .
  • the silicon nitride spacer material 468 fills the region between the lines, thereby forming a pattern of filled gaps 472 between the lines 470 .
  • An SOD material 474 such as silicon oxide, is formed in the regions of exposed silicon.
  • a material other than silicon nitride is used to form the spacers and filled gaps; other suitable materials include materials that are selectively etched with respect to polycrystalline silicon and silicide materials.
  • FIG. 18 illustrates a cross-section in the xz plane of the device of FIG. 17 after masking the device periphery region 310 and etching gate mandrels from the device.
  • a mask 478 is formed over the periphery region 310 to protect the active devices 460 in the periphery region 310 during subsequent processing steps.
  • the mask 478 is simple as it merely covers the periphery region 310 and opens the array 308 , and therefore does not include “critical dimension” features.
  • the remaining portions of the tungsten silicide layer 454 and the polycrystalline silicon layer 452 are etched from the exposed portions of the device, such as the array region 308 .
  • FIG. 19 illustrates a cross-section in the xz plane of the device of FIG. 18 after shrinking the remaining nitride portions of the filled gaps 472 .
  • this is accomplished by isotropically etching nitride from exposed portions of the device.
  • the isotropic nitride etch advantageously creates an area of exposed silicon/dielectric 480 as the remainder of the filled gaps 472 are etched away from the remaining oxide layer 450 .
  • the remainder of the filled gaps 472 are etched to have a width corresponding to the width of the underlying silicon elongate loops 112 , illustrated in FIG. 14 .
  • the remainder of the filled gaps 472 are etched to have a width of about 1 ⁇ 2F, where F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • FIG. 20 illustrates a cross-section in the xz plane of the device of FIG. 19 after etching the pattern of the trenches 476 into the underlying structure illustrated in FIG. 14 .
  • the trenches 476 are extended to an intermediate depth that is between the depth of the deep trenches 400 and the shallow trenches 404 , illustrated in FIG. 14 .
  • the pattern of the intermediate trenches 476 is defined by the remaining nitride filled gaps 472 . This effectively cuts the silicon elongate loops 112 , the deep trenches 400 , and the shallow trenches 404 to form a plurality of U-shaped transistor pillars.
  • the shallow trenches 404 form the middle gap of the U-shaped transistor pillars.
  • the U-shaped transistor pillars function source/drain regions for a U-shaped semiconductor structure.
  • FIG. 21 illustrates a cross-section in the xz plane of the device of FIG. 20 after removing excess nitride material and forming a plurality of sidewall spacers 482 in the intermediate trenches 476 .
  • the sidewall spacers 482 are separated from the silicon substrate 110 by a thin oxide layer 484 , such as a thermal oxide.
  • a portion of the substrate 110 corresponding to the region of the elongate loops 112 is doped to include a lightly doped n ⁇ region 486 that is positioned underneath a heavily doped n + region 488 , although p-type doping can be employed in other embodiments.
  • a lower portion of the elongate loops 112 is doped oppositely from an upper portion of the elongate loops 112 .
  • the sidewall spacers 482 have a width that is greater than or equal to half of a width of the elongate loops 112 .
  • FIG. 22 provides a three-dimensional illustration of a portion of the partially-formed semiconductor device of FIG. 21 .
  • the device includes a plurality of transistor pillars that form the source 502 and drain 504 regions of a U-shaped transistor 500 .
  • the source 502 and drain 504 regions are separated by a shallow trench 404 which runs parallel to the x axis.
  • the channel length of the transistor is the length extending from the source 502 to the drain 504 through the U-shaped channel region 506 .
  • the channel characteristics of the device are influenced by tailoring the dopant concentrations and types along the channel surfaces on opposite sides of the U-shaped protrusions.
  • Neighboring U-shaped transistors 500 are separated from each other in the y dimension by deep trenches 400 , and in the x dimension by lined with gate electrode sidewall spacers 482 , which are positioned in the intermediate trenches.
  • FIG. 27 schematically illustrates the dimensions of a memory cell 520 that is positioned in the array region 308 of a memory device.
  • the memory cell 520 is located at the intersection of a selected bit line 522 ′ in a bit line array 522 and a selected word line 524 ′ in a word line array 524 .
  • the periphery region 310 of the memory device optionally includes logic circuitry 526 that is connected to the bit line array 522 and/or the word line array 524 , as schematically illustrated in FIG. 27 .
  • the memory cell 520 occupies an area of the substrate 110 having dimensions x ⁇ y, and thus size of the memory cell is generally expressed as xyF 2 , where x and y are multiples of the minimum resolvable feature size F obtainable using a given photolithography technique, as described herein.
  • the memory cell 520 typically comprises an access device (such as a transistor) and a storage device (such as a capacitor). However, other configurations are used in other embodiments. For example, in a cross-point array the access device can be omitted or an access device can be integrated with the storage device, as in MRAM, EEPROM or PCRAM (for example, silver-doped chalcogenide glass), where the status of a switch acts both as a switch and to store a memory state.
  • the memory cell 520 is a DRAM cell employing the structure illustrated in FIG. 23 .
  • the structure illustrated in FIG. 23 includes a single U-shaped transistor 500 having a source 502 and a drain 504 separated by a shallow trench 404 .
  • the source 502 and drain 504 are connected by a channel region 506 , which is contiguous with the silicon substrate 110 .
  • This configuration advantageously avoids the floating body effect that is common in conventional vertical pillar transistors.
  • Gate electrode sidewall spacers 482 are formed perpendicular to the shallow trench 404 and loop around both sides of the U-shaped semiconductor (silicon) protrusion.
  • a capacitor 510 or other storage device is formed over the drain 504 , and an insulated bit line 512 is formed over the source 502 .
  • the dimensions of the capacitor 510 and insulated bit line 512 are large compared to the dimensions of the pitch-doubled features of the U-shaped transistor 500 .
  • the overlying capacitor 510 and insulated bit line 512 advantageously accommodate a misalignment of up to 3 ⁇ 8F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • the memory cell 520 occupies a space on the substrate that is preferably between about 4F 2 and about 8F 2 , and is more preferably between about 4F 2 and about 6.5F 2 .
  • the capacitor 510 and insulated bit line 512 are used to interface the device 100 with other electronic circuitry of a larger system, including other devices which rely on memory such as computers and the like.
  • computers optionally include processors, program logic, and/or other substrate configurations representing data and instructions.
  • the processors optionally comprise controller circuitry, processor circuitry, processors, general purpose single chip or multiple chip microprocessors, digital signal processors, embedded microprocessors, microcontrollers and the like.
  • the device 100 is able to be implemented in a wide variety of devices, products and systems.
  • wafer contamination and refresh problems are addressed by eliminating the tungsten silicide layer 454 deposition illustrated in FIG. 15 .
  • the tungsten silicide layer 454 is replaced with an extended thickness polycrystalline silicon layer, illustrated as layer 464 in FIG. 24 .
  • an insulating layer 490 such as a SOD material, is blanket deposited over the array region 308 .
  • a CMP process is then performed to expose polycrystalline silicon 464 at the tops of the gate stacks in the device periphery region 310 .
  • a self-aligned silicidation process is then performed by first depositing a metal layer 492 .
  • the resulting structure is illustrated in FIG. 24 .
  • a silicidation anneal is conducted to react the metal 492 (for example, titanium) in a self-aligned manner where it contacts the polycrystalline silicon layer 464 .
  • unreacted metal 492 can be selectively etched, as in known in the art.
  • between about 500 ⁇ and about 1000 ⁇ of the exposed polycrystalline silicon is converted to titanium silicide.
  • Other silicide materials such as tungsten silicide, ruthenium silicide, tantalum silicide, cobalt silicide or nickel silicide, are formed in other embodiments.
  • This configuration advantageously allows the metal deposition step illustrated in FIG. 15 to be eliminated, thereby reducing or eliminating metal contamination of the substrate and also simplifying removal of the sacrificial gate material (now just one layer of silicon) in the array 308 .
  • the embodiment of FIG. 24 takes advantage of the fact that an insulating cap layer (for example, silicon nitride) is not needed for the peripheral transistors, because the dimensions of such transistors are not so tight as to require self-aligned contacts in the region 310 .
  • a three-sided U-shaped transistor is formed.
  • the shallow trenches 404 are filled with a non-silicon oxide filler material, such as silicon nitride, at the stage of FIG. 11 .
  • a selective etch is used to remove the filler material from the shallow trenches 404 .
  • semiconductor material is also formed in the shallow trenches 404 . Because the shallow trenches 404 are narrower than the intermediate trenches 476 , the deposition of the sidewall spacers 482 fills the shallow trenches 404 .
  • the subsequent spacer etch merely recesses the gate material within the shallow trenches 404 below the level of the tops of the source/drain regions.
  • This process creates a three-sided transistor structure.
  • the gate material bridges the row of U-shaped protrusions forming the sidewall gate regions on both sides and equalizing potential. Additional details regarding this process are provided in FIGS. 32-35 and the corresponding written description of U.S. patent application Ser. No. 10/933,062 (filed 1 Sep. 2004; Attorney Docket MICRON.299A; Micron Docket 2004-0398.00/US), the entire disclosure of which is hereby incorporated by reference herein.
  • the fabrication techniques disclosed herein advantageously enable the forming of active devices in the periphery region and the patterning of intermediate trenches in the array region with a single mask.
  • a second mask is used to separate the periphery and array regions for different subsequent processing steps.
  • this second mask is not critical, and thus is easily aligned over existing structures on the substrate.
  • the fabrication techniques disclosed herein are also applicable to other applications. For example, such techniques are usable to form single transistor, single capacitor DRAM cells.
  • the same materials that are used to form active devices in the periphery region 310 are also used as sacrificial material for subsequent masking processes in the array region 308 .
  • examples of such materials include the polycrystalline silicon layer 452 and optionally, the tungsten silicide layer 454 . This advantageously eliminates the need to use two different critical masks to separately form features in the device periphery region 310 and device array region 308 .
  • the material used to form the gate electrode sidewall spacers 482 in the device periphery region 310 is also used as a hard mask material in the device array region 308 .
  • deposition of the silicon nitride spacers 468 fill the gaps between the lines 470 in the array region 308 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Semiconductor Memories (AREA)

Abstract

In an embodiment of the present invention, a method comprises patterning a first plurality of semiconductor structures in an array portion of a semiconductor substrate using a first photolithographic mask. The method further comprises patterning a second plurality of semiconductor structures over a logic portion of a semiconductor substrate using a second photolithographic mask. The method further comprises patterning a sacrificial layer over the first plurality of semiconductor structures using the second photolithographic mask. The sacrificial layer is patterned simultaneously with the second plurality of semiconductor structures.

Description

    RELATED APPLICATIONS
  • This application is a continuation of U.S. patent application Ser. No. 13/525,730, filed 18 Jun. 2012, which is a continuation of U.S. patent application Ser. No. 12/940,948, filed 5 Nov. 2010, now U.S. Pat. No. 8,207,583, which is a divisional of U.S. patent application Ser. No. 11/367,020, filed 2 Mar. 2006, now U.S. Pat. No. 7,842,558.
  • This application is also related to U.S. patent application Ser. No. 10/933,062, filed 1 Sep. 2004, now U.S. Pat. No. 7,442,976, U.S. patent application Ser. No. 10/934,778, filed 2 Sep. 2004, now U.S. Pat. No. 7,115,525, U.S. patent application Ser. No. 10/855,429, filed 26 May 2004, now U.S. Pat. No. 7,098,105, U.S. patent application Ser. No. 11/201,824, filed 10 Aug. 2005, now U.S. Pat. No. 7,391,070, and U.S. patent application Ser. No. 11/366,212, filed concurrently with the parent application, now U.S. Pat. No. 7,476,933. The entire disclosure of each of these related applications is hereby incorporated by reference herein.
  • FIELD OF THE INVENTION
  • The present invention relates generally to methods for forming semiconductor structures, and relates more specifically to improved methods for forming vertical transistor devices.
  • BACKGROUND OF THE INVENTION
  • One way that integrated circuit designers make faster and smaller integrated circuits is by reducing the separation distance between the individual elements that comprise the integrated circuit. This process of increasing the density of circuit elements across a substrate is typically referred to as increasing the level of device integration. In the process of designing integrated circuits with higher levels of integration, improved device constructions and fabrication methods have been developed.
  • An example of a common integrated circuit element is a transistor. Transistors are used in many different types of integrated circuits, including memory devices and processors. A typical transistor comprises a source, a drain, and a gate formed at the substrate surface. Recently, vertical transistor constructions that consume less substrate “real estate”, and thus that facilitate increasing the level of device integration, have been developed. Examples of vertical transistor constructions are disclosed in U.S. patent application Ser. No. 10/933,062 (filed 1 Sep. 2004; Attorney Docket MICRON.299A; Micron Docket 2004-0398.00/US), the entire disclosure of which is hereby incorporated by reference herein. While these improved transistor constructions are smaller and are packed more densely, they also often involve fabrication processes that are significantly more complex, therefore increasing fabrication time and expense. Fabrication complexity is increased even further when high density vertical transistors are formed in an array on the same substrate as logic circuitry that is positioned adjacent to the transistor array. In particular, conventional fabrication techniques use separate masks to independently define features in the device array region and in the device periphery region, since different process steps and materials are used to define the devices of these two regions.
  • Conventional semiconductor-based electronic storage devices, such as dynamic random access memory (“DRAM”) devices, include large numbers of transistor and capacitor elements that are grouped into memory cells. The memory cells that comprise a DRAM device are arranged into larger memory arrays that often comprise thousands, if not millions, of individual memory cells. Therefore, there is a continuing effort to reduce the complexity of the processes used to form densely-packed integrated circuit elements such as vertical transistor constructions.
  • BRIEF SUMMARY OF THE INVENTION
  • According to one embodiment of the present invention, a method of forming an array of memory devices comprises forming a plurality of deep trenches and a plurality of shallow trenches in a first region of a substrate. At least one of the shallow trenches is positioned between two deep trenches. The plurality of shallow trenches and the plurality of deep trenches are parallel to each other. The method further comprises depositing a layer of conductive material over the first region and a second region of the substrate. The method further comprises etching the layer of conductive material to define a plurality of lines separated by a plurality of gaps over the first region of the substrate, and a plurality of active device elements over the second region of the substrate. The method further comprises masking the second region of the substrate. The method further comprises removing the plurality of lines from the first region of the substrate, thereby creating a plurality of exposed areas from which the plurality of lines were removed. The method further comprises etching a plurality of elongate trenches in the plurality of exposed areas while the second region of the substrate is masked.
  • According to another embodiment of the present invention, an apparatus comprises a semiconductor substrate having an array portion and a logic portion. The apparatus further comprises at least one U-shaped semiconductor structure formed in the substrate array portion. The semiconductor structure comprises a first source/drain region positioned atop a first pillar, a second source/drain region positioned atop a second pillar, and a U-shaped channel connecting the first and second source/drain regions. The U-shaped channel is contiguous with the semiconductor substrate. The method further comprises at least one transistor device formed over the substrate logic portion, the transistor device including a gate dielectric layer and a gate material. The gate dielectric layer is elevated with respect to the first and second source/drain regions.
  • According to another embodiment of the present invention, a memory device comprises a substrate having an array portion and a logic portion. The memory device further comprises a plurality of U-shaped semiconductor structures that are formed in the array portion of the substrate. The U-shaped semiconductor structures are defined by a pattern of alternating deep and shallow trenches that are crossed by a pattern of intermediate-depth trenches. The memory device further comprises a plurality of transistor devices formed over the logic portion of the substrate. The transistor devices include a gate oxide layer, an uncapped gate layer, and a sidewall spacer structure.
  • According to another embodiment of the present invention, a method comprises patterning a plurality of shallow trenches and a plurality of deep trenches in a substrate array region. The method further comprises patterning a plurality of intermediate-depth trenches in the substrate array region. The intermediate-depth trenches cross the shallow and deep trenches. The intermediate-depth, shallow and deep trenches define a plurality of U-shaped transistor structures in the substrate array region. The plurality of intermediate-depth trenches are defined by a photolithography mask. The method further comprises patterning a plurality of planar transistor structures in a substrate logic region. The plurality of planar transistor structures are defined by the photolithography mask.
  • According to another embodiment of the present invention, a method comprises patterning a first plurality of semiconductor structures in an array portion of a semiconductor substrate using a first photolithographic mask. The method further comprises patterning a second plurality of semiconductor structures over a logic portion of a semiconductor substrate using a second photolithographic mask. The method further comprises patterning a sacrificial layer over the first plurality of semiconductor structures using the second photolithographic mask. The sacrificial layer is patterned simultaneously with the second plurality of semiconductor structures.
  • According to another embodiment of the present invention, a method comprises providing a semiconductor substrate having a first region and a second region. The method further comprises depositing a conductive layer over the substrate first and second regions. The method further comprises patterning the conductive layer deposited over the substrate first and second regions. The method further comprises using the patterned conductive layer to form a planar transistor structure over the substrate second region. The method further comprises using the patterned conductive layer in a masking process in the substrate first region.
  • According to another embodiment of the present invention, a partially-formed integrated circuit comprises a first plurality of features comprising a first material and formed over a first portion of a substrate. The first plurality of features are separated from each other by a first spacing. The partially-formed integrated circuit further comprises a second plurality of features comprising a second material and formed over a second portion of the substrate. The first plurality of features and the second plurality of features are formed simultaneously. The first material is the same as the second material. The partially-formed integrated circuit further comprises a gap fill structure positioned between and contacting a selected two of the first plurality of features. The partially-formed integrated circuit further comprises a plurality of sidewall spacers positioned adjacent the second plurality of features. Adjacent sidewall spacers are separated from each other by a separation region. The plurality of sidewall spacers and the gap fill structure comprise the same material.
  • According to another embodiment of the present invention, a memory device comprises a substrate having an array portion and a logic portion. The memory device further comprises a plurality of semiconductor structures that are recessed in the array portion of the substrate. The memory device further comprises a plurality of transistor devices formed over the logic portion of the substrate. The transistor devices include a gate oxide layer, an uncapped gate layer, and a sidewall spacer structure. The transistor devices are formed in a layer that is below the plurality of semiconductor structures.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Exemplary embodiments of the transistor constructions disclosed herein are illustrated in the accompanying drawings, which are for illustrative purposes only. The drawings comprise the following figures, in which like numerals indicate like parts.
  • FIG. 1 illustrates a perspective view of a partially-formed semiconductor device usable to form an array of transistors.
  • FIG. 2 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 1, after the formation of additional semiconductor processing layers.
  • FIG. 3 illustrates a partial top plan view of an exemplary embodiment of a photo mask to be applied to the partially-formed semiconductor device of FIG. 1.
  • FIG. 4 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 2 after the photo mask of FIG. 3 has been applied and transferred to pattern the hard mask layer.
  • FIG. 5 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 4 after blanket depositing a layer of spacer material thereover.
  • FIG. 6 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 5 after performing a directional etch of the spacer material.
  • FIG. 7 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 6 after etching a plurality of deep trenches into the substrate.
  • FIG. 8 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 7 after filling the deep trenches with a dielectric material and providing the device with a substantially planar surface.
  • FIG. 9 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 8 after patterning a hard mask layer thereover.
  • FIG. 10 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 9 after forming a plurality of spacers on the vertical sides of the patterned hard mask layer.
  • FIG. 11 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 10 after etching a plurality of shallow trenches into the substrate.
  • FIG. 12 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 11 after filling the shallow trenches with a dielectric material and providing the device with a substantially planar surface.
  • FIG. 13 illustrates a top-down view in the xy plane of the partially-formed semiconductor device of FIG. 12.
  • FIG. 14 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 12 after removing residual masking layers.
  • FIG. 15 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 14, taken along line 15-15, after depositing gate stack layers thereover.
  • FIG. 16 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 15 after patterning active devices in the periphery region and lines in the array region.
  • FIG. 17 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 16 after forming spacer material around the periphery region active devices and between the array region lines.
  • FIG. 18 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 17 after masking the device periphery region and etching gate stack layers from the unmasked array portions of the device.
  • FIG. 19 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 18 after shrinking the remaining spacer material using a isotropic etch.
  • FIG. 20 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 19 after etching a pattern of intermediate trenches into the structure illustrated in FIG. 14.
  • FIG. 21 illustrates a cross-sectional view in the xz plane of the partially-formed semiconductor device of FIG. 20 after removing remaining spacer material from the array region, lining the intermediate trenches with a dielectric, and forming sidewall spacers of gate material in the intermediate trenches.
  • FIG. 22 illustrates a perspective view of a portion of the partially-formed semiconductor device of FIG. 21.
  • FIG. 23 illustrates a perspective view of one transistor comprising the partially-formed semiconductor device of FIG. 22, including an overlying capacitor and bit line.
  • FIG. 24 illustrates a cross-sectional view in the xz plane of the partially formed semiconductor device in an embodiment wherein a self-aligned silicidation process is used to create a silicide region on polycrystalline gate stacks.
  • FIG. 25 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 8 after etching the nitride layer in the array region.
  • FIG. 26 illustrates a cross-sectional view in the yz plane of the partially-formed semiconductor device of FIG. 25 after forming nitride spacers around the protruding spin-on-dielectric material.
  • FIG. 27 is a schematic plan view of a memory device that illustrates the position of a memory cell with respect to an array of bit lines and word lines.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Disclosed herein are improved fabrication techniques for vertical transistor constructions. As disclosed above, vertical transistor constructions advantageously enable increased levels of device integration. The fabrication techniques disclosed herein advantageously use (a) fewer masking processes as compared to conventional fabrication techniques, and/or (b) masking processes that are easier to align. For example, certain of the embodiments disclosed herein advantageously enable the forming of active devices in the periphery region and patterning features (for example, intermediate trenches separating rows of transistors) in the array region with a single mask. Additionally, certain embodiments of the vertical transistors disclosed herein have a U-shaped configuration, wherein the channel connecting the source and drain regions is directly connected to the underlying substrate. This advantageously reduces or eliminates the floating body effect that is common in conventional vertical pillar transistors.
  • The U-shaped vertical transistor configurations disclosed herein provide several advantages over conventional planar transistors. In addition to consuming less substrate “real estate”, certain of the U-shaped vertical transistor configurations disclosed herein form continuous rows and columns during fabrication, thereby enhancing the structural stability of the device. Certain embodiments of the fabrication techniques disclosed herein also advantageously allow use of a simplified reticle set to perform the masking processes employed to fabricate the memory array. Specifically, one embodiment of the reticle set used to fabricate such an array contains parallel lines and spaces, thereby facilitating printing and alignment of the masking processes.
  • The techniques disclosed herein are usable to form transistor structures with a wide variety of different dimensions. In certain embodiments, pitch doubling techniques are used to form relatively smaller devices in an array region, and conventional photolithography techniques are used to form relatively larger devices in a periphery region. For example, in one embodiment structures having a feature size between ½F and ¾F are formed in the array region, while structures having a feature size of F or larger are formed in the periphery region, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique. Additional information regarding pitch doubling techniques are provided in U.S. patent application Ser. No. 10/934,778 (filed 2 Sep. 2004; Attorney Docket MICRON.294A; Micron Docket 2003-1446.00/US), the entire disclosure of which is hereby incorporated by reference herein.
  • FIG. 1 is a perspective view of a partially formed semiconductor device 100 in which a transistor array is to be formed. In one embodiment, the device 100 comprises a memory array, such as an array of DRAM cells, although in other embodiments the device 100 comprises an array of other types of memory cells, such as static memory cells, dynamic memory cells, extended data out (“EDO”) memory cells, EDO DRAM, electrically erasable programmable read only memory (“EEPROM”) cells, synchronous dynamic random access memory (“SDRAM”) cells, double data rate (“DDR”) SDRAM cells, synchronous link dynamic random access memory (“SLDRAM”) cells, video dynamic random access memory (“VDRAM”) cells, RDRAM® cells, static random access memory (“SRAM”) cells, phase change or programmable conductor random access memory (“PCRAM”) cells, magnetic random access memory (“MRAM”) cells, and flash memory cells.
  • The device 100 includes a semiconductor substrate 110, which comprises one or more of a wide variety of suitable semiconductor materials. In modified embodiments, the semiconductor substrate 110 includes semiconductor structures that have been fabricated thereon, such as doped silicon platforms. While the illustrated semiconductor substrate 110 comprises an intrinsically doped monocrystalline silicon wafer in the illustrated embodiment, in other embodiments the semiconductor substrate 110 comprises other forms of semiconductor layers, which optionally include other active or operable portions of semiconductor devices.
  • Optionally, an epitaxial layer 104 is grown on the substrate 110. The epitaxial layer 104 is a semiconductor layer (for example, comprising silicon) grown on the substrate 110 by an epitaxial growth process that extends the crystal structure of the substrate 110. The epitaxial layer 104 has a thickness that is preferably between about 2 μm and about 6 μm, and more preferably between about 3 μm and about 5 μm. In embodiments wherein the epitaxial layer 104 is grown on the substrate 110 before the subsequent etching steps described herein, the epitaxial layer 104 is considered part of the substrate 110.
  • In certain embodiments, the epitaxial layer 104 is heavily doped with a conductivity type that is opposite that of the substrate 110, thereby enabling the epitaxial layer 104 to serve as an active area for transistors formed thereover, as will be better understood from the final structures disclosed herein. In one configuration, the doped implant regions include a lightly doped pregion that is positioned underneath a heavily doped p+ region.
  • FIG. 2 illustrates a cross-section in the yz plane of the device of FIG. 1 after deposition of additional layers over the substrate 110. As illustrated, the semiconductor device 100 further comprises an oxide layer 210 formed over the substrate 110 and the optional epitaxial layer 104. In an exemplary embodiment, the oxide layer 210 is selectively etchable with respect to the material comprising the substrate 110 and silicon nitride. In one embodiment, the oxide layer 210 comprises silicon dioxide and has a thickness that is preferably between about 100 Å and 500 Å, and more preferably between about 200 Å and about 300 Å. For example, in one embodiment, the oxide layer 210 is a pad oxide layer having a thickness of approximately 200 Å. The oxide layer 210 is deposited using a suitable deposition process, such as chemical vapor deposition (“CVD”) or physical vapor deposition (“PVD”), or is grown by oxidation of the underlying substrate.
  • Still referring to FIG. 2, the semiconductor device 100 further comprises a layer, such as the illustrated nitride layer 211, formed over the oxide layer 210. In one embodiment, the nitride layer 211 comprises silicon nitride and has a thickness that is preferably between about 200 Å and 2000 Å, and more preferably between about 500 Å and 1000 Å. The nitride layer 211 is deposited using a suitable deposition process, such as CVD or PVD.
  • The semiconductor device 100 further comprises a further hard mask layer 212 that is formed over the nitride layer 211. In an exemplary embodiment, the hard mask layer 212 comprises amorphous carbon. In other embodiments, the hard mask layer 212 comprises transparent carbon, tetraethylorthosilicate (“TEOS”), polycrystalline silicon, Si3N4, SiOxNy, SiC, or another suitable hard mask material. The hard mask layer 212 is deposited using a suitable deposition process, such as CVD or PVD. For purposes of clarity, the optional epitaxial layer 104 is omitted from subsequent illustrations.
  • FIG. 3 illustrates a portion of a photo mask 300 to be applied to the device 100 to pattern the underlying hard mask layer 212. The shaded portion of the photo mask 300 represents the area in which the hard mask layer 212 will be removed after applying photolithography and etching techniques, and the unshaded portion represents the area in which the hard mask layer 212 will remain. The photo mask 300 is a clear field mask that is configured to define a pattern of active area lines 304 separated from each other by gaps 302 in an array region 308. Preferably, the lines 304 and the gaps 302 are approximately 1100 Å to approximately 1300 Å wide. For example, in an exemplary embodiment the lines 304 and the gaps 302 are approximately 1200 Å wide. The photo mask 300 optionally includes a wider line 306 that is provided for optical proximity correction. The gaps 302 are used as a contact area for shallow trench isolation.
  • FIG. 4 illustrates a cross-section in the yz plane of the device of FIG. 2 after applying the photo mask 300, illustrated in FIG. 3, to pattern the hard mask layer 212. The photo mask 300 is applied and transferred to the hard mask layer 212, such that the lines 304 and gaps 302 extend parallel to the x axis. As illustrated in FIG. 4, the hard mask layer 212 remains over areas of the substrate 110 where the photo mask 300 forms lines 304, including the wider line 306, and is removed form areas of the substrate 110 where the photo mask 300 forms gaps 302. As illustrated in FIG. 4, lines 304 and gaps 302 are located in an array region 308 of the device, which is surrounded by a periphery region 310 of the device.
  • In an exemplary embodiment, the hard mask layer 212 is patterned using photolithography and etching techniques. For example, in one embodiment photoresist material is deposited as a blanket layer over the device 100, and is exposed to radiation through a reticle. Following this exposure, the photoresist material is developed to form the photo mask 300, illustrated in FIG. 3, on the surface of the hard mask layer 212. The hard mask layer 212 is then etched through the photo mask 300 to expose the nitride layer 211 of the device 100 in the gaps 302.
  • FIG. 5 illustrates a cross-section in the yz plane of the device of FIG. 4 after blanket depositing a layer of spacer material 214 thereover. In an exemplary embodiment, the spacer material 214 comprises an oxide material, such as silicon oxide having a thickness that is preferably between about 200 Å and about 500 Å, and more preferably between about 300 Å and about 400 Å. In another embodiment, the spacer material 214 fills approximately 1/20 to approximately ⅓ of the horizontal dimension of the gaps 302. The spacer material 214 is deposited using a suitable deposition process, such as CVD or PVD.
  • FIG. 6 illustrates a cross-section in the yz plane of the device of FIG. 5 after preferentially etching the spacer material 214 from horizontal surfaces in a directional spacer etch. The resulting structure includes spacers 216 positioned on the vertical sides of the lines 304. The spacers 216, which have a width approximately equal to the thickness of the original spacer material 214 deposition, effectively narrow the width of the gaps 302. Preferably, the gaps 302 have a reduced width of between about 500 Å and about 700 Å after the spacers 216 are formed therein. In an exemplary embodiment, the gaps 302 have a reduced width of about 600 Å after the spacers 216 are formed therein.
  • FIG. 7 illustrates a cross-section in the yz plane of the device of FIG. 6 after etching a plurality of deep trenches 400 through the nitride layer 211 and the oxide layer 210, and into the substrate 110. The pattern of deep trenches 400 is defined according to the gaps 302 between the spacers in the device array region 308. The deep trenches 400 are etched using a process such as ion milling, reactive ion etching (“RIE”), or chemical etching. RIE is a directional anisotropic etch having both physical and chemical components. In an etching process using a chemical etchant, such as RIE, a variety of etchants are usable, such as Cl2. In a preferred embodiment, the deep trenches 400 are etched to a depth of between about 3000 Å and about 5000 Å based on gaps 302, and are etched to a depth of between about 4000 Å and about 5000 Å adjacent to the wider line 306. Thus, in an example embodiment the etching technique used to define the deep trenches causes the trench depth to be directly proportional to the trench width.
  • FIG. 8 illustrates a cross-section in the yz plane of the device of FIG. 7 after filling the deep trenches 400 with a spin on dielectric (“SOD”) material 408. An oxygen plasma technique is used to burn off the remaining hard mask layer 212, and a chemical mechanical polish (“CMP”) technique is used to remove the remaining spacers 216 and excess SOD material. The CMP technique also provides the device 100 with a substantially planar surface 402 in the xy plane. As illustrated, the substantially planar surface 402 extends across the device array region 308 and periphery region 310. The deep trenches 400 are separated by remaining portions of the nitride layer 211; in a preferred embodiment, the deep trenches are separated by between approximately 1600 Å and approximately 2000 Å of nitride material. In an exemplary embodiment, the deep trenches 400 are separated by approximately 1800 Å of nitride material. In another exemplary embodiment, the deep trenches 400 are separated by 2.25×F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • FIG. 9 illustrates a cross-section in the yz plane of the device of FIG. 8 after patterning another hard mask layer 312 over the deep trenches 400. In an exemplary embodiment, the hard mask layer 312 is patterned based on a mask similar to that illustrated in FIG. 3, and is patterned using photolithography and etching techniques. The patterned hard mask layer 312 defines a plurality of lines 314 over the planar surface 402, with the lines 314 effectively masking the deep trenches 400. The lines 314 are separated by a plurality of gaps 318. In a preferred embodiment, the lines 314 are between about 1100 Å and about 1300 Å wide, and in an exemplary embodiment, the lines are approximately 1200 Å wide. In certain embodiments, the lines 314 have substantially the same width as the lines 304 formed in the masking process illustrated in FIGS. 3 and 4.
  • FIG. 10 illustrates a cross-section in the yz plane of the device of FIG. 9 after forming a plurality of spacer loops 316 around the lines 314. In an exemplary embodiment, the spacer loops 316 are formed by first depositing a blanket layer of spacer material over the structure illustrated in FIG. 9. The blanket spacer material comprises an oxide material, such as silicon oxide having a thickness that is preferably between about 200 Å and about 500 Å, and more preferably between about 300 Å and about 400 Å. The blanket layer of spacer material is deposited using a suitable deposition process, such as CVD or PVD. A directional spacer etch is then performed to remove the blanket spacer material from horizontal surfaces. The resulting structure is illustrated in FIG. 10. This produces a plurality of spacer loops 316 positioned on the vertical sides of the lines 314. The spacer loops 316, which have a width approximately equal to the thickness of the original blanket spacer material deposition, effectively narrow the width of the gaps 318. Preferably, the gaps 318 have a reduced width of between about 500 Å and about 700 Å after the spacer loops 316 are formed. In an exemplary embodiment, the gaps 318 have a reduced width of about 600 Å after the spacer loops 316 are formed.
  • FIG. 11 illustrates a cross-section in the yz plane of the device of FIG. 10 after etching a plurality of shallow trenches 404 through the nitride layer 211 and the oxide layer 210, and into the substrate 110. The shallow trenches 404 are formed parallel to the deep trenches 400. In one embodiment, the shallow trenches 404 have substantially the same width as the deep trenches 400, but instead are etched to a reduced depth that is preferably between about 500 Å and 2000 Å, and more preferably between about 1000 Å and 1500 Å.
  • FIG. 12 illustrates a cross-section in the yz plane of the device of FIG. 11 after filling the shallow trenches 404 with a SOD material 410. The shallow trenches are optionally filled with the same SOD material 408 used to fill the deep trenches 400. A CMP technique is used to remove the remaining hard mask layer 312, spacer loops 316, and excess SOD material. In a preferred embodiment, the CMP technique is used to reduce the thickness of the nitride layer 211 to between about 300 Å and about 500 Å. In an exemplary embodiment, the CMP technique is used to reduce the thickness of the nitride layer 211 to about 400 Å. The CMP technique also provides the device 100 with a substantially planar surface 406 in the xy plane. As illustrated, the substantially planar surface 406 extends across the device array region 308 and periphery region 310. FIG. 13 illustrates a top-down view in the xy plane of the device 100 of FIG. 12. The device 100 illustrated in FIGS. 12 and 13 comprises a plurality of elongate shallow trenches 404 that are separated from each other by elongate nitride spacers with looped ends, as defined by the remaining nitride layer 211. The nitride spacers are separated from each other by the elongate deep trenches 400.
  • In a modified embodiment, the structure illustrated in FIGS. 12 and 13 is obtained using a process that self-aligns in the deep trenches 400 and the shallow trenches 404. As illustrated in FIG. 25, this self-alignment is achieved by first etching the nitride layer 211 in the array region 308. As illustrated in FIG. 26, nitride spacers 520 are then formed around the protruding SOD material 408 structures, which now act as mandrels. The nitride spacers 520 are then used to subsequently pattern shallow trenches, which are etched through the oxide layer 210 and into the substrate 110. The resulting structure is equivalent to the structure illustrated in FIGS. 12 and 13, and is obtained without the use of the hard mask layer 312 illustrated in FIG. 9.
  • FIG. 14 illustrates a cross-section in the yz plane of the device of FIGS. 12 and 13 after removal of the remaining nitride layer 211 and oxide layer 210. In an exemplary embodiment, the remaining portions of these layers are removed using an etching process, although other techniques are used in other embodiments. Subsequently performing a CMP technique results in a substantially planar surface of alternating silicon regions and oxide regions. The silicon regions define a plurality of elongate loops 112 that extend parallel to the x axis. The elongate loops 112 surround shallow trenches 404, and are separated from each other by the deep trenches 400.
  • The elongate loops 112 are separated into individual transistor pillars by etching the loops perpendicular to their length, that is, parallel to the y axis. In certain embodiments, active devices are formed in the device periphery region 310 using the same masking sequence that is used to etch the elongate loops 112 into individual transistor pillars. In such embodiments, active device layers are blanket deposited over the device illustrated in FIG. 14. The resulting structure is shown in FIG. 15, which illustrates a cross-section in the xz plane of the device of FIG. 14 after forming an oxide layer 450, a polycrystalline silicon layer 452, and a tungsten silicide layer 454. The cross-section illustrated in FIG. 15 illustrates these layers formed over a silicon region 114; however because these layers are blanket deposited, they also extend over the deep trenches 400 and the shallow trenches 402. Likewise, the blanket layers also extend over both the device array region 308 and periphery region 310. In one embodiment, the blanket oxide layer 450 has a thickness between about 50 Å and 80 Å. In one modified embodiment, other metallic materials are used in place of tungsten silicide to strap peripheral gates and improve lateral signal speed. In another modified embodiment, an optional blanket silicon nitride layer (not shown) is formed over the tungsten silicide layer 454. In yet another embodiment, the polycrystalline silicon layer 452 comprises a conductive material, wherein the term “conductive material” includes silicon, even if undoped as deposited.
  • In a modified embodiment, the tungsten silicon layer 454 is omitted, and is replaced with additional thickness of the polycrystalline silicon layer 452. This configuration advantageously removes metal from the structure, thereby reducing the likelihood of introducing contamination into other structures during subsequent processing. In such embodiments, the metal is added during a subsequent silicidation process.
  • By patterning the blanket-deposited oxide layer 450, polycrystalline silicon layer 452 and tungsten silicide layer 454, active devices are formed in the periphery region 310. FIG. 16 illustrates a cross-section in the xz plane of the device of FIG. 15 after patterning the blanket-deposited layers. In an exemplary embodiment, the layers are patterned using photolithography and masking techniques. In the illustrated exemplary embodiment, one or more active devices 460 are formed in the periphery region 310. In such embodiments, the active devices comprise a stack including a gate oxide 462, a polycrystalline silicon active area 464, and a tungsten silicide strapping layer 466. In other embodiments, the strapping layer 466 comprises other metallic materials, such as tungsten, titanium nitride, tantalum, and tantalum nitride. Mixtures of metals are also suitable for forming the strapping layer 466.
  • Still referring to FIG. 16, the same photolithography and masking technique that is used to form active devices 460 in the periphery region is used to pattern a series of lines 470 in the array region 308. The array lines 470 comprise the same materials as the peripheral active devices 460, although the array lines 470 are used as a sacrificial mask to pattern the underlying elongate loops 112 in subsequent processing steps. Additionally, the pattern of lines 470 in the array region 308 has a smaller pitch as compared to the pattern of active devices 460 in the periphery region 310. For example, in one embodiment the lines 470 are spaced apart by a spacing F, wherein the active devices 460 are spaced apart by a spacing 2F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique. In another embodiment, the active devices 460 have a spacing that is between about two times and about four times larger than the spacing for lines 470. The array lines 470, which extend parallel to the y axis, are perpendicular to the elongate loops 112, which extend parallel to the x axis.
  • FIG. 17 illustrates a cross-section in the xz plane of the device of FIG. 16 after forming silicon nitride spacers 468 around the active devices 460 in the periphery region 310. In a preferred embodiment, the silicon nitride spacers 468 have a thickness of between about 200 Å and about 800 Å. In an exemplary embodiment, the silicon nitride spacers 468 have a thickness of about 600 Å, and are formed by blanket depositing silicon nitride over the device, followed by a directional etch that removes the deposited material from horizontal surfaces. This technique also results in silicon nitride spacers 468 being formed around the array lines 470 in the array region 308. Furthermore, because the spacing between the array lines 470 is smaller than the width of two silicon nitride spacers 468, the silicon nitride spacer material 468 fills the region between the lines, thereby forming a pattern of filled gaps 472 between the lines 470. An SOD material 474, such as silicon oxide, is formed in the regions of exposed silicon. In modified embodiments, a material other than silicon nitride is used to form the spacers and filled gaps; other suitable materials include materials that are selectively etched with respect to polycrystalline silicon and silicide materials.
  • FIG. 18 illustrates a cross-section in the xz plane of the device of FIG. 17 after masking the device periphery region 310 and etching gate mandrels from the device. A mask 478 is formed over the periphery region 310 to protect the active devices 460 in the periphery region 310 during subsequent processing steps. Advantageously, the mask 478 is simple as it merely covers the periphery region 310 and opens the array 308, and therefore does not include “critical dimension” features. After the periphery region 310 is masked, the remaining portions of the tungsten silicide layer 454 and the polycrystalline silicon layer 452 are etched from the exposed portions of the device, such as the array region 308. In an exemplary embodiment, an etchant that is selective for polycrystalline silicon relative to oxide and nitride is used, such as tetramethylammonium hydroxide (“TMAH”). Other etchants are used in other embodiments. This results in the creation of trenches 476 between the nitride material of the filled gaps 472. In an exemplary embodiment, the silicon is etched to the oxide layer 450, which acts as an etch stop.
  • FIG. 19 illustrates a cross-section in the xz plane of the device of FIG. 18 after shrinking the remaining nitride portions of the filled gaps 472. In an exemplary embodiment, this is accomplished by isotropically etching nitride from exposed portions of the device. As illustrated, the isotropic nitride etch advantageously creates an area of exposed silicon/dielectric 480 as the remainder of the filled gaps 472 are etched away from the remaining oxide layer 450. In an exemplary embodiment, the remainder of the filled gaps 472 are etched to have a width corresponding to the width of the underlying silicon elongate loops 112, illustrated in FIG. 14. In another exemplary embodiment, the remainder of the filled gaps 472 are etched to have a width of about ½F, where F is the minimum resolvable feature size obtainable using a given photolithography technique.
  • FIG. 20 illustrates a cross-section in the xz plane of the device of FIG. 19 after etching the pattern of the trenches 476 into the underlying structure illustrated in FIG. 14. In an exemplary embodiment, the trenches 476 are extended to an intermediate depth that is between the depth of the deep trenches 400 and the shallow trenches 404, illustrated in FIG. 14. The pattern of the intermediate trenches 476 is defined by the remaining nitride filled gaps 472. This effectively cuts the silicon elongate loops 112, the deep trenches 400, and the shallow trenches 404 to form a plurality of U-shaped transistor pillars. The shallow trenches 404 form the middle gap of the U-shaped transistor pillars. In one embodiment, the U-shaped transistor pillars function source/drain regions for a U-shaped semiconductor structure.
  • FIG. 21 illustrates a cross-section in the xz plane of the device of FIG. 20 after removing excess nitride material and forming a plurality of sidewall spacers 482 in the intermediate trenches 476. The sidewall spacers 482 are separated from the silicon substrate 110 by a thin oxide layer 484, such as a thermal oxide. As described herein, in an exemplary embodiment a portion of the substrate 110 corresponding to the region of the elongate loops 112 is doped to include a lightly doped nregion 486 that is positioned underneath a heavily doped n+ region 488, although p-type doping can be employed in other embodiments. Preferably, a lower portion of the elongate loops 112 is doped oppositely from an upper portion of the elongate loops 112. In one embodiment, the sidewall spacers 482 have a width that is greater than or equal to half of a width of the elongate loops 112.
  • FIG. 22 provides a three-dimensional illustration of a portion of the partially-formed semiconductor device of FIG. 21. As illustrated, the device includes a plurality of transistor pillars that form the source 502 and drain 504 regions of a U-shaped transistor 500. The source 502 and drain 504 regions are separated by a shallow trench 404 which runs parallel to the x axis. The channel length of the transistor is the length extending from the source 502 to the drain 504 through the U-shaped channel region 506. The channel characteristics of the device are influenced by tailoring the dopant concentrations and types along the channel surfaces on opposite sides of the U-shaped protrusions. Neighboring U-shaped transistors 500 are separated from each other in the y dimension by deep trenches 400, and in the x dimension by lined with gate electrode sidewall spacers 482, which are positioned in the intermediate trenches.
  • FIG. 27 schematically illustrates the dimensions of a memory cell 520 that is positioned in the array region 308 of a memory device. The memory cell 520 is located at the intersection of a selected bit line 522′ in a bit line array 522 and a selected word line 524′ in a word line array 524. The periphery region 310 of the memory device optionally includes logic circuitry 526 that is connected to the bit line array 522 and/or the word line array 524, as schematically illustrated in FIG. 27. The memory cell 520 occupies an area of the substrate 110 having dimensions x×y, and thus size of the memory cell is generally expressed as xyF2, where x and y are multiples of the minimum resolvable feature size F obtainable using a given photolithography technique, as described herein. The memory cell 520 typically comprises an access device (such as a transistor) and a storage device (such as a capacitor). However, other configurations are used in other embodiments. For example, in a cross-point array the access device can be omitted or an access device can be integrated with the storage device, as in MRAM, EEPROM or PCRAM (for example, silver-doped chalcogenide glass), where the status of a switch acts both as a switch and to store a memory state.
  • In the illustrated embodiment, the memory cell 520 is a DRAM cell employing the structure illustrated in FIG. 23. The structure illustrated in FIG. 23 includes a single U-shaped transistor 500 having a source 502 and a drain 504 separated by a shallow trench 404. The source 502 and drain 504 are connected by a channel region 506, which is contiguous with the silicon substrate 110. This configuration advantageously avoids the floating body effect that is common in conventional vertical pillar transistors. Gate electrode sidewall spacers 482 are formed perpendicular to the shallow trench 404 and loop around both sides of the U-shaped semiconductor (silicon) protrusion. In an exemplary embodiment, a capacitor 510 or other storage device is formed over the drain 504, and an insulated bit line 512 is formed over the source 502. As illustrated, the dimensions of the capacitor 510 and insulated bit line 512 are large compared to the dimensions of the pitch-doubled features of the U-shaped transistor 500. In an exemplary embodiment wherein the source 502 and drain 504 are provided with a feature size of ½F, the overlying capacitor 510 and insulated bit line 512 advantageously accommodate a misalignment of up to ⅜F, wherein F is the minimum resolvable feature size obtainable using a given photolithography technique. In the example embodiment that is illustrated in FIG. 23, the memory cell 520 occupies a space on the substrate that is preferably between about 4F2 and about 8F2, and is more preferably between about 4F2 and about 6.5F2.
  • The configuration of the U-shaped transistor 500 advantageously allows the dimensions of the transistors that forms a part of a memory cell to be independently scaled in the x and y dimensions, as illustrated in FIGS. 22, 23 and 27. For example, this allows a memory cell occupying an area 6F2 on the substrate to be formed with a wide variety of different aspect ratios, including a 2.45F×2.45F square, a 3F×2F rectangle, and 2F×3F rectangle. Generally, the aspect ratio of the transistors comprising the memory device is adjustable by manipulating the dimensions of the intermediate trenches 476 and the deep trenches 400 that separate the transistors.
  • The capacitor 510 and insulated bit line 512 are used to interface the device 100 with other electronic circuitry of a larger system, including other devices which rely on memory such as computers and the like. For example, such computers optionally include processors, program logic, and/or other substrate configurations representing data and instructions. The processors optionally comprise controller circuitry, processor circuitry, processors, general purpose single chip or multiple chip microprocessors, digital signal processors, embedded microprocessors, microcontrollers and the like. Thus, the device 100 is able to be implemented in a wide variety of devices, products and systems.
  • Referring now to FIG. 24, in certain embodiments, wafer contamination and refresh problems are addressed by eliminating the tungsten silicide layer 454 deposition illustrated in FIG. 15. In such embodiments, the tungsten silicide layer 454 is replaced with an extended thickness polycrystalline silicon layer, illustrated as layer 464 in FIG. 24. After the intermediate trenches 476 and sidewall spacers 482 are formed, as illustrated in FIG. 21, an insulating layer 490, such as a SOD material, is blanket deposited over the array region 308. A CMP process is then performed to expose polycrystalline silicon 464 at the tops of the gate stacks in the device periphery region 310. A self-aligned silicidation process is then performed by first depositing a metal layer 492. The resulting structure is illustrated in FIG. 24. Subsequently, a silicidation anneal is conducted to react the metal 492 (for example, titanium) in a self-aligned manner where it contacts the polycrystalline silicon layer 464. Subsequently, unreacted metal 492 can be selectively etched, as in known in the art.
  • For example, in one embodiment between about 500 Å and about 1000 Å of the exposed polycrystalline silicon is converted to titanium silicide. Other silicide materials, such as tungsten silicide, ruthenium silicide, tantalum silicide, cobalt silicide or nickel silicide, are formed in other embodiments. This configuration advantageously allows the metal deposition step illustrated in FIG. 15 to be eliminated, thereby reducing or eliminating metal contamination of the substrate and also simplifying removal of the sacrificial gate material (now just one layer of silicon) in the array 308. The embodiment of FIG. 24 takes advantage of the fact that an insulating cap layer (for example, silicon nitride) is not needed for the peripheral transistors, because the dimensions of such transistors are not so tight as to require self-aligned contacts in the region 310.
  • In another embodiment (not shown), a three-sided U-shaped transistor is formed. In such embodiments, the shallow trenches 404 are filled with a non-silicon oxide filler material, such as silicon nitride, at the stage of FIG. 11. Then, before forming the sidewall spacers 482 in the intermediate trenches 476, a selective etch is used to remove the filler material from the shallow trenches 404. When the sidewall spacers 482 are formed, semiconductor material is also formed in the shallow trenches 404. Because the shallow trenches 404 are narrower than the intermediate trenches 476, the deposition of the sidewall spacers 482 fills the shallow trenches 404. Accordingly, the subsequent spacer etch merely recesses the gate material within the shallow trenches 404 below the level of the tops of the source/drain regions. This process creates a three-sided transistor structure. Advantageously, the gate material bridges the row of U-shaped protrusions forming the sidewall gate regions on both sides and equalizing potential. Additional details regarding this process are provided in FIGS. 32-35 and the corresponding written description of U.S. patent application Ser. No. 10/933,062 (filed 1 Sep. 2004; Attorney Docket MICRON.299A; Micron Docket 2004-0398.00/US), the entire disclosure of which is hereby incorporated by reference herein.
  • The fabrication techniques disclosed herein advantageously enable the forming of active devices in the periphery region and the patterning of intermediate trenches in the array region with a single mask. In embodiments wherein two are combined to define features in the periphery and array simultaneously, a second mask is used to separate the periphery and array regions for different subsequent processing steps. Advantageously, this second mask is not critical, and thus is easily aligned over existing structures on the substrate. Furthermore, the fabrication techniques disclosed herein are also applicable to other applications. For example, such techniques are usable to form single transistor, single capacitor DRAM cells.
  • In certain of the embodiments described herein, the same materials that are used to form active devices in the periphery region 310 are also used as sacrificial material for subsequent masking processes in the array region 308. Examples of such materials include the polycrystalline silicon layer 452 and optionally, the tungsten silicide layer 454. This advantageously eliminates the need to use two different critical masks to separately form features in the device periphery region 310 and device array region 308.
  • Additionally, the material used to form the gate electrode sidewall spacers 482 in the device periphery region 310 is also used as a hard mask material in the device array region 308. In one embodiment, as illustrated in FIG. 17, deposition of the silicon nitride spacers 468 fill the gaps between the lines 470 in the array region 308.
  • SCOPE OF THE INVENTION
  • While the foregoing detailed description discloses several embodiments of the present invention, it should be understood that this disclosure is illustrative only and is not limiting of the present invention. It should be appreciated that the specific configurations and operations disclosed can differ from those described above, and that the methods described herein can be used in contexts other than vertical gated access transistors.

Claims (21)

What is claimed is:
1. An apparatus comprising:
a semiconductor substrate doped with a dopant of a first type and comprising an array region and a periphery region, wherein the array region and the periphery region have upper surfaces that are substantially co-planar with each other;
an array transistor formed in the array region and comprising a first pillar and a second pillar separated in a channel length direction by a recessed channel formed therebetween, wherein upper portions of the first and second pillars serve as a source region or a drain region of the array transistor, the upper portions comprising upper surfaces which include portions of the upper surface of the array region; and
a periphery transistor formed in the periphery region comprising a channel surface, wherein the channel surface comprises a portion of the upper surface of the periphery region such that the channel surface is substantially coplanar with the upper surfaces of the upper portions.
2. The apparatus of claim 1, wherein the upper portions of the first and second pillars comprise first doped regions doped with a dopant of a second type.
3. The apparatus of claim 2, wherein the upper portions of the first and second pillars further comprise second doped regions formed below the lightly doped regions, the second doped regions having a higher dopant concentration of the dopant of the second type compared to the first doped regions.
4. The apparatus of claim 1, wherein the recessed channel is interposed in a channel length direction between a pair of filled-trenches filled with an isolation dielectric material, wherein the filled-trenches have widths that are substantially the same in dimension as a width of the recessed channel.
5. The apparatus of claim 4, wherein the filled-trenches have depths that are deeper than a depth of the recessed channel by at least about 1000 Å.
6. The apparatus of claim 5,
wherein the recessed channel is interposed between a pair of intermediate filled-trenches in a channel width direction, the channel width direction crossing the channel length direction, and
wherein the intermediate filled-trenches have depths that are between the depths of the filled-trenches and the depth of the recessed channel.
7. The apparatus of claim 6, wherein the intermediate filled-trenches comprise sidewalls extending in the channel direction and have spacers formed on the sidewalls, wherein the spacers comprise a dielectric material different than the isolation dielectric material.
8. The apparatus of claim 7, wherein the spacers are formed below the source and drain regions of the array transistor.
9. The apparatus of claim 7, wherein the spacers comprise silicon nitride, and the isolation dielectric material comprises a spin-on dielectric material.
10. The apparatus of claim 7, wherein the trench sidewalls of the intermediate filled-trenches comprise a liner material lining trench sidewalls, such that the spacers are formed on the liner material comprising a dielectric material different than the dielectric material of the spacers.
11. The apparatus of claim 10, wherein the liner material comprises a thermal oxide.
12. The apparatus of claim 1, wherein the recessed channel comprises a U-shaped region.
13. The apparatus of claim 12, wherein the U-shaped region comprises a U-shaped trench extending in the channel width direction.
14. An apparatus comprising:
an array region comprising a plurality of memory cells formed therein, wherein each of the memory cells comprises an array transistor comprising a first pillar and a second pillar separated in a channel length direction by a recessed channel formed therebetween, wherein upper portions of the first and second pillars serve as a source region or a drain region of the array transistor; and
a periphery region comprising a plurality of periphery transistors formed therein, wherein each of the periphery transistors comprises a channel surface, wherein the channel surface is substantially coplanar with an upper surface of the upper portions of the first and second pillars.
15. The apparatus of claim 14, wherein the recessed channel of the array transistor is interposed in a channel length direction between a pair of filled-trenches filled with an isolation dielectric material, wherein the filled-trenches have widths that are substantially the same in dimensions as a width of the recessed channel.
16. The apparatus of claim 15, wherein the filled-trenches are deeper than the recessed channel.
17. The apparatus of claim 16,
wherein the recessed channel of the array transistor is interposed between a pair of intermediate filled-trenches in a channel width direction, the channel width direction crossing the channel length direction, and
wherein the intermediate filled-trenches have depths that are between the depths of the filled-trenches and the depth of the recessed channel.
18. The apparatus of claim 14, wherein each of the memory cells further comprises a capacitor, wherein the capacitor at least partially laterally overlaps portions of the first and second pillars.
19. The apparatus of claim 18, wherein each of the memory cells is a DRAM cell, wherein the array transistor is an access transistor and the capacitor is a storage capacitor.
20. The apparatus of claim 14, wherein the array region further comprises a conductive line electrically connected to at least some of the first and second pillars and extending in a channel width direction crossing the channel length direction.
21. The apparatus of claim 14, wherein the apparatus is a memory device.
US14/297,541 2006-03-02 2014-06-05 Memory device comprising an array portion and a logic portion Abandoned US20140284672A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/297,541 US20140284672A1 (en) 2006-03-02 2014-06-05 Memory device comprising an array portion and a logic portion

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US11/367,020 US7842558B2 (en) 2006-03-02 2006-03-02 Masking process for simultaneously patterning separate regions
US12/940,948 US8207583B2 (en) 2006-03-02 2010-11-05 Memory device comprising an array portion and a logic portion
US13/525,730 US8772840B2 (en) 2006-03-02 2012-06-18 Memory device comprising an array portion and a logic portion
US14/297,541 US20140284672A1 (en) 2006-03-02 2014-06-05 Memory device comprising an array portion and a logic portion

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/525,730 Continuation US8772840B2 (en) 2006-03-02 2012-06-18 Memory device comprising an array portion and a logic portion

Publications (1)

Publication Number Publication Date
US20140284672A1 true US20140284672A1 (en) 2014-09-25

Family

ID=38470751

Family Applications (4)

Application Number Title Priority Date Filing Date
US11/367,020 Active 2026-06-16 US7842558B2 (en) 2006-03-02 2006-03-02 Masking process for simultaneously patterning separate regions
US12/940,948 Active US8207583B2 (en) 2006-03-02 2010-11-05 Memory device comprising an array portion and a logic portion
US13/525,730 Active US8772840B2 (en) 2006-03-02 2012-06-18 Memory device comprising an array portion and a logic portion
US14/297,541 Abandoned US20140284672A1 (en) 2006-03-02 2014-06-05 Memory device comprising an array portion and a logic portion

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US11/367,020 Active 2026-06-16 US7842558B2 (en) 2006-03-02 2006-03-02 Masking process for simultaneously patterning separate regions
US12/940,948 Active US8207583B2 (en) 2006-03-02 2010-11-05 Memory device comprising an array portion and a logic portion
US13/525,730 Active US8772840B2 (en) 2006-03-02 2012-06-18 Memory device comprising an array portion and a logic portion

Country Status (1)

Country Link
US (4) US7842558B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140252516A1 (en) * 2013-03-11 2014-09-11 Crocus Technology Inc. Magnetic Random Access Memory Cells with Isolating Liners
US10515801B2 (en) 2007-06-04 2019-12-24 Micron Technology, Inc. Pitch multiplication using self-assembling materials

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8486287B2 (en) * 2004-03-19 2013-07-16 The Regents Of The University Of California Methods for fabrication of positional and compositionally controlled nanostructures on substrate
US7476933B2 (en) 2006-03-02 2009-01-13 Micron Technology, Inc. Vertical gated access transistor
US7902074B2 (en) 2006-04-07 2011-03-08 Micron Technology, Inc. Simplified pitch doubling process flow
US7488685B2 (en) 2006-04-25 2009-02-10 Micron Technology, Inc. Process for improving critical dimension uniformity of integrated circuit arrays
US7795149B2 (en) 2006-06-01 2010-09-14 Micron Technology, Inc. Masking techniques and contact imprint reticles for dense semiconductor fabrication
US8852851B2 (en) 2006-07-10 2014-10-07 Micron Technology, Inc. Pitch reduction technology using alternating spacer depositions during the formation of a semiconductor device and systems including same
US7611980B2 (en) 2006-08-30 2009-11-03 Micron Technology, Inc. Single spacer process for multiplying pitch by a factor greater than two and related intermediate IC structures
US7666578B2 (en) 2006-09-14 2010-02-23 Micron Technology, Inc. Efficient pitch multiplication process
US8563229B2 (en) 2007-07-31 2013-10-22 Micron Technology, Inc. Process of semiconductor fabrication with mask overlay on pitch multiplied features and associated structures
US7737039B2 (en) * 2007-11-01 2010-06-15 Micron Technology, Inc. Spacer process for on pitch contacts and related structures
US7659208B2 (en) 2007-12-06 2010-02-09 Micron Technology, Inc Method for forming high density patterns
US7790531B2 (en) 2007-12-18 2010-09-07 Micron Technology, Inc. Methods for isolating portions of a loop of pitch-multiplied material and related structures
US7898857B2 (en) 2008-03-20 2011-03-01 Micron Technology, Inc. Memory structure having volatile and non-volatile memory portions
US8030218B2 (en) 2008-03-21 2011-10-04 Micron Technology, Inc. Method for selectively modifying spacing between pitch multiplied structures
US7989307B2 (en) 2008-05-05 2011-08-02 Micron Technology, Inc. Methods of forming isolated active areas, trenches, and conductive lines in semiconductor structures and semiconductor structures including the same
US10151981B2 (en) 2008-05-22 2018-12-11 Micron Technology, Inc. Methods of forming structures supported by semiconductor substrates
JP2009295785A (en) * 2008-06-05 2009-12-17 Toshiba Corp Method of manufacturing semiconductor device
US8076208B2 (en) 2008-07-03 2011-12-13 Micron Technology, Inc. Method for forming transistor with high breakdown voltage using pitch multiplication technique
US8222159B2 (en) * 2008-08-25 2012-07-17 Elpida Memory, Inc. Manufacturing method of semiconductor device
US8101497B2 (en) 2008-09-11 2012-01-24 Micron Technology, Inc. Self-aligned trench formation
US8492282B2 (en) 2008-11-24 2013-07-23 Micron Technology, Inc. Methods of forming a masking pattern for integrated circuits
US8247302B2 (en) 2008-12-04 2012-08-21 Micron Technology, Inc. Methods of fabricating substrates
US8796155B2 (en) 2008-12-04 2014-08-05 Micron Technology, Inc. Methods of fabricating substrates
US8273634B2 (en) 2008-12-04 2012-09-25 Micron Technology, Inc. Methods of fabricating substrates
US8692310B2 (en) 2009-02-09 2014-04-08 Spansion Llc Gate fringing effect based channel formation for semiconductor device
US8268543B2 (en) 2009-03-23 2012-09-18 Micron Technology, Inc. Methods of forming patterns on substrates
US9330934B2 (en) 2009-05-18 2016-05-03 Micron Technology, Inc. Methods of forming patterns on substrates
US8268730B2 (en) * 2009-06-03 2012-09-18 Micron Technology, Inc. Methods of masking semiconductor device structures
TWI409852B (en) * 2009-12-31 2013-09-21 Inotera Memories Inc Method for fabricating fine patterns of semiconductor device utilizing self-aligned double patterning
US8518788B2 (en) 2010-08-11 2013-08-27 Micron Technology, Inc. Methods of forming a plurality of capacitors
US8574954B2 (en) 2010-08-31 2013-11-05 Micron Technology, Inc. Phase change memory structures and methods
US8455341B2 (en) 2010-09-02 2013-06-04 Micron Technology, Inc. Methods of forming features of integrated circuitry
US8575032B2 (en) 2011-05-05 2013-11-05 Micron Technology, Inc. Methods of forming a pattern on a substrate
US8969154B2 (en) * 2011-08-23 2015-03-03 Micron Technology, Inc. Methods for fabricating semiconductor device structures and arrays of vertical transistor devices
US9076680B2 (en) 2011-10-18 2015-07-07 Micron Technology, Inc. Integrated circuitry, methods of forming capacitors, and methods of forming integrated circuitry comprising an array of capacitors and circuitry peripheral to the array
US8962484B2 (en) 2011-12-16 2015-02-24 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming pattern for semiconductor device
US9177794B2 (en) 2012-01-13 2015-11-03 Micron Technology, Inc. Methods of patterning substrates
US8629048B1 (en) 2012-07-06 2014-01-14 Micron Technology, Inc. Methods of forming a pattern on a substrate
TWI449479B (en) * 2012-11-01 2014-08-11 Rtr Tech Technology Co Ltd Method for manufacturing circuit
US8735267B1 (en) * 2012-12-06 2014-05-27 Nanya Technology Corporation Buried word line structure and method of forming the same
US8703577B1 (en) * 2012-12-17 2014-04-22 United Microelectronics Corp. Method for fabrication deep trench isolation structure
TWI520265B (en) * 2013-12-18 2016-02-01 華亞科技股份有限公司 Method for forming self-aligned trench isolation in semiconductor substrate and semiconductor device
US9349808B2 (en) * 2014-09-29 2016-05-24 International Business Machines Corporation Double aspect ratio trapping
US9508719B2 (en) * 2014-11-26 2016-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor (FinFET) device with controlled end-to-end critical dimension and method for forming the same
US9397145B1 (en) 2015-05-14 2016-07-19 Micron Technology, Inc. Memory structures and related cross-point memory arrays, electronic systems, and methods of forming memory structures
US9524974B1 (en) * 2015-07-22 2016-12-20 Sandisk Technologies Llc Alternating sidewall assisted patterning
TWI643315B (en) * 2015-10-15 2018-12-01 聯華電子股份有限公司 Semiconductor structure and manufacturing method thereof
US10056395B2 (en) 2016-03-29 2018-08-21 Macronix International Co., Ltd. Method of improving localized wafer shape changes
KR102301850B1 (en) * 2016-11-24 2021-09-14 삼성전자주식회사 An active pattern structure and a semiconductor device including the same
US10354924B2 (en) 2017-08-30 2019-07-16 Macronix International Co., Ltd. Semiconductor memory device and method of manufacturing the same
EP3676878A4 (en) 2017-08-31 2020-11-04 Micron Technology, Inc. Semiconductor devices, hybrid transistors, and related methods
EP3676877A4 (en) 2017-08-31 2021-09-01 Micron Technology, Inc. Semiconductor devices, transistors, and related methods for contacting metal oxide semiconductor devices
US10566531B2 (en) 2017-11-17 2020-02-18 International Business Machines Corporation Crosspoint fill-in memory cell with etched access device
CN112420722B (en) * 2019-08-22 2022-06-10 长鑫存储技术有限公司 Embedded grid structure and method for forming semiconductor memory
US11545543B2 (en) 2020-10-27 2023-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Trench pattern for trench capacitor yield improvement

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6777725B2 (en) * 2002-06-14 2004-08-17 Ingentix Gmbh & Co. Kg NROM memory circuit with recessed bitline
US20060192249A1 (en) * 2004-09-20 2006-08-31 Samsung Electronics Co., Ltd. Field effect transistors with vertically oriented gate electrodes and methods for fabricating the same

Family Cites Families (228)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4234362A (en) 1978-11-03 1980-11-18 International Business Machines Corporation Method for forming an insulator between layers of conductive material
US4508579A (en) * 1981-03-30 1985-04-02 International Business Machines Corporation Lateral device structures using self-aligned fabrication techniques
US4432132A (en) * 1981-12-07 1984-02-21 Bell Telephone Laboratories, Incorporated Formation of sidewall oxide layers by reactive oxygen ion etching to define submicron features
US4419809A (en) 1981-12-30 1983-12-13 International Business Machines Corporation Fabrication process of sub-micrometer channel length MOSFETs
DE3242113A1 (en) * 1982-11-13 1984-05-24 Ibm Deutschland Gmbh, 7000 Stuttgart METHOD FOR PRODUCING A THIN DIELECTRIC INSULATION IN A SILICON SEMICONDUCTOR BODY
US4716131A (en) 1983-11-28 1987-12-29 Nec Corporation Method of manufacturing semiconductor device having polycrystalline silicon layer with metal silicide film
US4570325A (en) * 1983-12-16 1986-02-18 Kabushiki Kaisha Toshiba Manufacturing a field oxide region for a semiconductor device
US4648937A (en) * 1985-10-30 1987-03-10 International Business Machines Corporation Method of preventing asymmetric etching of lines in sub-micrometer range sidewall images transfer
GB8528967D0 (en) 1985-11-25 1986-01-02 Plessey Co Plc Semiconductor device manufacture
US5514885A (en) * 1986-10-09 1996-05-07 Myrick; James J. SOI methods and apparatus
US4838991A (en) * 1987-10-30 1989-06-13 International Business Machines Corporation Process for defining organic sidewall structures
US4776922A (en) 1987-10-30 1988-10-11 International Business Machines Corporation Formation of variable-width sidewall structures
US5328810A (en) * 1990-05-07 1994-07-12 Micron Technology, Inc. Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process
US5013680A (en) * 1990-07-18 1991-05-07 Micron Technology, Inc. Process for fabricating a DRAM array having feature widths that transcend the resolution limit of available photolithography
US5053105A (en) 1990-07-19 1991-10-01 Micron Technology, Inc. Process for creating an etch mask suitable for deep plasma etches employing self-aligned silicidation of a metal layer masked with a silicon dioxide template
US5047117A (en) 1990-09-26 1991-09-10 Micron Technology, Inc. Method of forming a narrow self-aligned, annular opening in a masking layer
DE4034612A1 (en) * 1990-10-31 1992-05-07 Huels Chemische Werke Ag METHOD FOR PRODUCING ORGANOSILANES CONTAINING METHACRYLOXY OR ACRYLOXY GROUPS
IT1243919B (en) 1990-11-20 1994-06-28 Cons Ric Microelettronica PROCEDURE FOR OBTAINING PLANARIZED SUBMICHROMETRIC GROOVES IN INTEGRATED CIRCUITS REALIZED WITH ULSI TECHNOLOGY
US5315142A (en) 1992-03-23 1994-05-24 International Business Machines Corporation High performance trench EEPROM cell
US5330879A (en) * 1992-07-16 1994-07-19 Micron Technology, Inc. Method for fabrication of close-tolerance lines and sharp emission tips on a semiconductor wafer
JPH0677480A (en) 1992-08-24 1994-03-18 Hitachi Ltd Semiconductor device
US5319753A (en) 1992-09-29 1994-06-07 Zilog, Inc. Queued interrupt mechanism with supplementary command/status/message information
DE4236609A1 (en) 1992-10-29 1994-05-05 Siemens Ag Method for forming a structure in the surface of a substrate - with an auxiliary structure laterally bounding an initial masking structure, followed by selective removal of masking structure using the auxiliary structure as an etching mask
US5470661A (en) 1993-01-07 1995-11-28 International Business Machines Corporation Diamond-like carbon films from a hydrocarbon helium plasma
JP3311070B2 (en) 1993-03-15 2002-08-05 株式会社東芝 Semiconductor device
JPH06318680A (en) 1993-05-10 1994-11-15 Nec Corp Semiconductor storage device and its manufacture
US6042998A (en) * 1993-09-30 2000-03-28 The University Of New Mexico Method and apparatus for extending spatial frequencies in photolithography images
JP3720064B2 (en) * 1994-01-20 2005-11-24 株式会社ルネサステクノロジ Semiconductor integrated circuit
KR970007173B1 (en) 1994-07-14 1997-05-03 현대전자산업 주식회사 Fine patterning method
US5600153A (en) 1994-10-07 1997-02-04 Micron Technology, Inc. Conductive polysilicon lines and thin film transistors
TW366367B (en) 1995-01-26 1999-08-11 Ibm Sputter deposition of hydrogenated amorphous carbon film
US5795830A (en) 1995-06-06 1998-08-18 International Business Machines Corporation Reducing pitch with continuously adjustable line and space dimensions
KR100190757B1 (en) * 1995-06-30 1999-06-01 김영환 Method of forming mosfet
JP3393286B2 (en) 1995-09-08 2003-04-07 ソニー株式会社 Pattern formation method
US5789320A (en) 1996-04-23 1998-08-04 International Business Machines Corporation Plating of noble metal electrodes for DRAM and FRAM
JPH09293793A (en) * 1996-04-26 1997-11-11 Mitsubishi Electric Corp Semiconductor device provided with thin film transistor and manufacture thereof
JP3164026B2 (en) * 1996-08-21 2001-05-08 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5989998A (en) * 1996-08-29 1999-11-23 Matsushita Electric Industrial Co., Ltd. Method of forming interlayer insulating film
US5817560A (en) * 1996-09-12 1998-10-06 Advanced Micro Devices, Inc. Ultra short trench transistors and process for making same
US6395613B1 (en) * 2000-08-30 2002-05-28 Micron Technology, Inc. Semiconductor processing methods of forming a plurality of capacitors on a substrate, bit line contacts and method of forming bit line contacts
US5998256A (en) 1996-11-01 1999-12-07 Micron Technology, Inc. Semiconductor processing methods of forming devices on a substrate, forming device arrays on a substrate, forming conductive lines on a substrate, and forming capacitor arrays on a substrate, and integrated circuitry
US5679591A (en) 1996-12-16 1997-10-21 Taiwan Semiconductor Manufacturing Company, Ltd Method of making raised-bitline contactless trenched flash memory cell
US6214727B1 (en) 1997-02-11 2001-04-10 Micron Technology, Inc. Conductive electrical contacts, capacitors, DRAMs, and integrated circuitry, and methods of forming conductive electrical contacts, capacitors, DRAMs, and integrated circuitry
US5981333A (en) 1997-02-11 1999-11-09 Micron Technology, Inc. Methods of forming capacitors and DRAM arrays
US6288431B1 (en) 1997-04-04 2001-09-11 Nippon Steel Corporation Semiconductor device and a method of manufacturing the same
US6063688A (en) * 1997-09-29 2000-05-16 Intel Corporation Fabrication of deep submicron structures and quantum wire transistors using hard-mask transistor width definition
KR100247862B1 (en) 1997-12-11 2000-03-15 윤종용 Semiconductor device and method for manufacturing the same
US6143476A (en) 1997-12-12 2000-11-07 Applied Materials Inc Method for high temperature etching of patterned layers using an organic mask stack
US6376893B1 (en) * 1997-12-13 2002-04-23 Hyundai Electronics Industries Co., Ltd. Trench isolation structure and fabrication method thereof
EP0924766B1 (en) 1997-12-17 2008-02-20 Qimonda AG Memory cell array and method of its manufacture
US6291334B1 (en) 1997-12-19 2001-09-18 Applied Materials, Inc. Etch stop layer for dual damascene process
US6004862A (en) 1998-01-20 1999-12-21 Advanced Micro Devices, Inc. Core array and periphery isolation technique
JP2975917B2 (en) * 1998-02-06 1999-11-10 株式会社半導体プロセス研究所 Semiconductor device manufacturing method and semiconductor device manufacturing apparatus
US5933725A (en) * 1998-05-27 1999-08-03 Vanguard International Semiconductor Corporation Word line resistance reduction method and design for high density memory with relaxed metal pitch
US6020255A (en) 1998-07-13 2000-02-01 Taiwan Semiconductor Manufacturing Company Dual damascene interconnect process with borderless contact
US6245662B1 (en) * 1998-07-23 2001-06-12 Applied Materials, Inc. Method of producing an interconnect structure for an integrated circuit
US6191444B1 (en) 1998-09-03 2001-02-20 Micron Technology, Inc. Mini flash process and circuit
US6333866B1 (en) * 1998-09-28 2001-12-25 Texas Instruments Incorporated Semiconductor device array having dense memory cell array and heirarchical bit line scheme
US6071789A (en) * 1998-11-10 2000-06-06 Vanguard International Semiconductor Corporation Method for simultaneously fabricating a DRAM capacitor and metal interconnections
US6204187B1 (en) 1999-01-06 2001-03-20 Infineon Technologies North America, Corp. Contact and deep trench patterning
US6271141B2 (en) * 1999-03-23 2001-08-07 Micron Technology, Inc. Methods of forming materials over uneven surface topologies, and methods of forming insulative materials over and between conductive lines
US6211044B1 (en) * 1999-04-12 2001-04-03 Advanced Micro Devices Process for fabricating a semiconductor device component using a selective silicidation reaction
JP2000307084A (en) 1999-04-23 2000-11-02 Hitachi Ltd Semiconductor integrated circuit device and its manufacture
US6159801A (en) 1999-04-26 2000-12-12 Taiwan Semiconductor Manufacturing Company Method to increase coupling ratio of source to floating gate in split-gate flash
US6110837A (en) 1999-04-28 2000-08-29 Worldwide Semiconductor Manufacturing Corp. Method for forming a hard mask of half critical dimension
US6136662A (en) 1999-05-13 2000-10-24 Lsi Logic Corporation Semiconductor wafer having a layer-to-layer alignment mark and method for fabricating the same
JP2000357736A (en) 1999-06-15 2000-12-26 Toshiba Corp Semiconductor device and manufacture thereof
US6576510B2 (en) * 1999-06-17 2003-06-10 Hitachi Ltd Method of producing a semiconductor memory device using a self-alignment process
DE19928781C1 (en) 1999-06-23 2000-07-06 Siemens Ag DRAM cell array has deep word line trenches for increasing transistor channel length and has no fixed potential word lines separating adjacent memory cells
JP2001077196A (en) * 1999-09-08 2001-03-23 Sony Corp Manufacture of semiconductor device
US6282113B1 (en) 1999-09-29 2001-08-28 International Business Machines Corporation Four F-squared gapless dual layer bitline DRAM array architecture
US6362057B1 (en) * 1999-10-26 2002-03-26 Motorola, Inc. Method for forming a semiconductor device
US6582891B1 (en) * 1999-12-02 2003-06-24 Axcelis Technologies, Inc. Process for reducing edge roughness in patterned photoresist
KR100311050B1 (en) 1999-12-14 2001-11-05 윤종용 Method for manufacturing electrode of capacitor
US6573030B1 (en) * 2000-02-17 2003-06-03 Applied Materials, Inc. Method for depositing an amorphous carbon layer
US6967140B2 (en) * 2000-03-01 2005-11-22 Intel Corporation Quantum wire gate device and method of making same
US6297554B1 (en) 2000-03-10 2001-10-02 United Microelectronics Corp. Dual damascene interconnect structure with reduced parasitic capacitance
US6423474B1 (en) * 2000-03-21 2002-07-23 Micron Technology, Inc. Use of DARC and BARC in flash memory processing
JP3805603B2 (en) 2000-05-29 2006-08-02 富士通株式会社 Semiconductor device and manufacturing method thereof
US6632741B1 (en) 2000-07-19 2003-10-14 International Business Machines Corporation Self-trimming method on looped patterns
US6455372B1 (en) 2000-08-14 2002-09-24 Micron Technology, Inc. Nucleation for improved flash erase characteristics
US6348380B1 (en) * 2000-08-25 2002-02-19 Micron Technology, Inc. Use of dilute steam ambient for improvement of flash devices
SE517275C2 (en) * 2000-09-20 2002-05-21 Obducat Ab Wet etching of substrate involves arranging on the substrate a passivating substance comprising active substance reacting with component contained in etchant to form etch protecting compound
US6335257B1 (en) 2000-09-29 2002-01-01 Vanguard International Semiconductor Corporation Method of making pillar-type structure on semiconductor substrate
US6483154B1 (en) * 2000-10-05 2002-11-19 Advanced Micro Devices, Inc. Nitrogen oxide plasma treatment for reduced nickel silicide bridging
US6667237B1 (en) 2000-10-12 2003-12-23 Vram Technologies, Llc Method and apparatus for patterning fine dimensions
JP2002124585A (en) 2000-10-17 2002-04-26 Hitachi Ltd Nonvolatile semiconductor memory device and production method therefor
US6534243B1 (en) * 2000-10-23 2003-03-18 Advanced Micro Devices, Inc. Chemical feature doubling process
US6926843B2 (en) * 2000-11-30 2005-08-09 International Business Machines Corporation Etching of hard masks
US6664028B2 (en) 2000-12-04 2003-12-16 United Microelectronics Corp. Method of forming opening in wafer layer
JP2002203913A (en) * 2000-12-28 2002-07-19 Hitachi Ltd Semiconductor storage device and method of manufacturing the same
JP3406302B2 (en) 2001-01-16 2003-05-12 株式会社半導体先端テクノロジーズ Method of forming fine pattern, method of manufacturing semiconductor device, and semiconductor device
US6424001B1 (en) * 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US6531727B2 (en) * 2001-02-09 2003-03-11 Micron Technology, Inc. Open bit line DRAM with ultra thin body transistors
US6597203B2 (en) * 2001-03-14 2003-07-22 Micron Technology, Inc. CMOS gate array with vertical transistors
US6545904B2 (en) 2001-03-16 2003-04-08 Micron Technology, Inc. 6f2 dram array, a dram array formed on a semiconductive substrate, a method of forming memory cells in a 6f2 dram array and a method of isolating a single row of memory cells in a 6f2 dram array
US7176109B2 (en) 2001-03-23 2007-02-13 Micron Technology, Inc. Method for forming raised structures by controlled selective epitaxial growth of facet using spacer
US6475867B1 (en) 2001-04-02 2002-11-05 Advanced Micro Devices, Inc. Method of forming integrated circuit features by oxidation of titanium hard mask
US6548347B2 (en) 2001-04-12 2003-04-15 Micron Technology, Inc. Method of forming minimally spaced word lines
US6740594B2 (en) 2001-05-31 2004-05-25 Infineon Technologies Ag Method for removing carbon-containing polysilane from a semiconductor without stripping
US6960806B2 (en) 2001-06-21 2005-11-01 International Business Machines Corporation Double gated vertical transistor with different first and second gate materials
US6737333B2 (en) * 2001-07-03 2004-05-18 Texas Instruments Incorporated Semiconductor device isolation structure and method of forming
JP2003031686A (en) * 2001-07-16 2003-01-31 Sony Corp Semiconductor storage device and its manufacturing method
US6522584B1 (en) * 2001-08-02 2003-02-18 Micron Technology, Inc. Programming methods for multi-level flash EEPROMs
US6599684B2 (en) * 2001-08-13 2003-07-29 Eastman Kodak Company Color photothermographic element comprising a dye-forming system for forming a novel infrared dye
US6744094B2 (en) * 2001-08-24 2004-06-01 Micron Technology Inc. Floating gate transistor with horizontal gate layers stacked next to vertical body
TW497138B (en) * 2001-08-28 2002-08-01 Winbond Electronics Corp Method for improving consistency of critical dimension
DE10142590A1 (en) * 2001-08-31 2003-04-03 Infineon Technologies Ag Production of resist structures used in semiconductor industry comprises applying a resist film on a substrate, forming a resist structure with bars from the film, and removing reinforced sections
US7045383B2 (en) 2001-09-19 2006-05-16 BAE Systems Information and Ovonyx, Inc Method for making tapered opening for programmable resistance memory element
JPWO2003028112A1 (en) * 2001-09-20 2005-01-13 株式会社ルネサステクノロジ Semiconductor integrated circuit device and manufacturing method thereof
JP2003133437A (en) * 2001-10-24 2003-05-09 Hitachi Ltd Semiconductor device and manufacturing method thereof
JP2003168749A (en) * 2001-12-03 2003-06-13 Hitachi Ltd Non-volatile semiconductor memory device and manufacturing method thereof
US7226853B2 (en) * 2001-12-26 2007-06-05 Applied Materials, Inc. Method of forming a dual damascene structure utilizing a three layer hard mask structure
TW576864B (en) 2001-12-28 2004-02-21 Toshiba Corp Method for manufacturing a light-emitting device
US6638441B2 (en) * 2002-01-07 2003-10-28 Macronix International Co., Ltd. Method for pitch reduction
DE10207131B4 (en) * 2002-02-20 2007-12-20 Infineon Technologies Ag Process for forming a hardmask in a layer on a flat disk
US6620715B1 (en) 2002-03-29 2003-09-16 Cypress Semiconductor Corp. Method for forming sub-critical dimension structures in an integrated circuit
US6759180B2 (en) 2002-04-23 2004-07-06 Hewlett-Packard Development Company, L.P. Method of fabricating sub-lithographic sized line and space patterns for nano-imprinting lithography
US6806123B2 (en) 2002-04-26 2004-10-19 Micron Technology, Inc. Methods of forming isolation regions associated with semiconductor constructions
US20030207584A1 (en) 2002-05-01 2003-11-06 Swaminathan Sivakumar Patterning tighter and looser pitch geometries
US6951709B2 (en) 2002-05-03 2005-10-04 Micron Technology, Inc. Method of fabricating a semiconductor multilevel interconnect structure
US6602779B1 (en) 2002-05-13 2003-08-05 Taiwan Semiconductor Manufacturing Co., Ltd Method for forming low dielectric constant damascene structure while employing carbon doped silicon oxide planarizing stop layer
US6703312B2 (en) 2002-05-17 2004-03-09 International Business Machines Corporation Method of forming active devices of different gatelengths using lithographic printed gate images of same length
US6900521B2 (en) * 2002-06-10 2005-05-31 Micron Technology, Inc. Vertical transistors and output prediction logic circuits containing same
US6818141B1 (en) 2002-06-10 2004-11-16 Advanced Micro Devices, Inc. Application of the CVD bilayer ARC as a hard mask for definition of the subresolution trench features between polysilicon wordlines
US6734107B2 (en) * 2002-06-12 2004-05-11 Macronix International Co., Ltd. Pitch reduction in semiconductor fabrication
US6559017B1 (en) 2002-06-13 2003-05-06 Advanced Micro Devices, Inc. Method of using amorphous carbon as spacer material in a disposable spacer process
KR100476924B1 (en) 2002-06-14 2005-03-17 삼성전자주식회사 Method Of Forming Fine Pattern Of Semiconductor Device
US6924191B2 (en) * 2002-06-20 2005-08-02 Applied Materials, Inc. Method for fabricating a gate structure of a field effect transistor
US20030235076A1 (en) 2002-06-21 2003-12-25 Micron Technology, Inc. Multistate NROM having a storage density much greater than 1 Bit per 1F2
US6835663B2 (en) * 2002-06-28 2004-12-28 Infineon Technologies Ag Hardmask of amorphous carbon-hydrogen (a-C:H) layers with tunable etch resistivity
US6500756B1 (en) 2002-06-28 2002-12-31 Advanced Micro Devices, Inc. Method of forming sub-lithographic spaces between polysilicon lines
US6689695B1 (en) * 2002-06-28 2004-02-10 Taiwan Semiconductor Manufacturing Company Multi-purpose composite mask for dual damascene patterning
US6734063B2 (en) * 2002-07-22 2004-05-11 Infineon Technologies Ag Non-volatile memory cell and fabrication method
US20040018738A1 (en) * 2002-07-22 2004-01-29 Wei Liu Method for fabricating a notch gate structure of a field effect transistor
US6913871B2 (en) 2002-07-23 2005-07-05 Intel Corporation Fabricating sub-resolution structures in planar lightwave devices
US6800930B2 (en) 2002-07-31 2004-10-05 Micron Technology, Inc. Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies
US6673684B1 (en) * 2002-07-31 2004-01-06 Advanced Micro Devices, Inc. Use of diamond as a hard mask material
US6764949B2 (en) * 2002-07-31 2004-07-20 Advanced Micro Devices, Inc. Method for reducing pattern deformation and photoresist poisoning in semiconductor device fabrication
US6939808B2 (en) * 2002-08-02 2005-09-06 Applied Materials, Inc. Undoped and fluorinated amorphous carbon film as pattern mask for metal etch
KR100480610B1 (en) 2002-08-09 2005-03-31 삼성전자주식회사 Forming method for fine patterns using silicon oxide layer
US7071043B2 (en) 2002-08-15 2006-07-04 Micron Technology, Inc. Methods of forming a field effect transistor having source/drain material over insulative material
US6566280B1 (en) * 2002-08-26 2003-05-20 Intel Corporation Forming polymer features on a substrate
US6888187B2 (en) * 2002-08-26 2005-05-03 International Business Machines Corporation DRAM cell with enhanced SER immunity
US7205598B2 (en) * 2002-08-29 2007-04-17 Micron Technology, Inc. Random access memory device utilizing a vertically oriented select transistor
US6794699B2 (en) 2002-08-29 2004-09-21 Micron Technology Inc Annular gate and technique for fabricating an annular gate
US6756284B2 (en) * 2002-09-18 2004-06-29 Silicon Storage Technology, Inc. Method for forming a sublithographic opening in a semiconductor process
US6706571B1 (en) * 2002-10-22 2004-03-16 Advanced Micro Devices, Inc. Method for forming multiple structures in a semiconductor device
US6888755B2 (en) * 2002-10-28 2005-05-03 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
JP4034164B2 (en) 2002-10-28 2008-01-16 富士通株式会社 Method for manufacturing fine pattern and method for manufacturing semiconductor device
US6804142B2 (en) 2002-11-12 2004-10-12 Micron Technology, Inc. 6F2 3-transistor DRAM gain cell
US7119020B2 (en) * 2002-12-04 2006-10-10 Matsushita Electric Industrial Co., Ltd. Method for fabricating semiconductor device
US6686245B1 (en) * 2002-12-20 2004-02-03 Motorola, Inc. Vertical MOSFET with asymmetric gate structure
US6916594B2 (en) 2002-12-30 2005-07-12 Hynix Semiconductor Inc. Overcoating composition for photoresist and method for forming photoresist pattern using the same
US7304336B2 (en) 2003-02-13 2007-12-04 Massachusetts Institute Of Technology FinFET structure and method to make the same
DE10362018B4 (en) 2003-02-14 2007-03-08 Infineon Technologies Ag Arrangement and method for the production of vertical transistor cells and transistor-controlled memory cells
US7084076B2 (en) 2003-02-27 2006-08-01 Samsung Electronics, Co., Ltd. Method for forming silicon dioxide film using siloxane
US7015124B1 (en) 2003-04-28 2006-03-21 Advanced Micro Devices, Inc. Use of amorphous carbon for gate patterning
US6773998B1 (en) 2003-05-20 2004-08-10 Advanced Micro Devices, Inc. Modified film stack and patterning strategy for stress compensation and prevention of pattern distortion in amorphous carbon gate patterning
JP4578785B2 (en) 2003-05-21 2010-11-10 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US6835662B1 (en) 2003-07-14 2004-12-28 Advanced Micro Devices, Inc. Partially de-coupled core and periphery gate module process
KR100511045B1 (en) 2003-07-14 2005-08-30 삼성전자주식회사 Integration method of a semiconductor device having a recessed gate electrode
DE10332725A1 (en) 2003-07-18 2005-02-24 Forschungszentrum Jülich GmbH Method for self-adjusting reduction of structures
US7105431B2 (en) 2003-08-22 2006-09-12 Micron Technology, Inc. Masking methods
US6844591B1 (en) * 2003-09-17 2005-01-18 Micron Technology, Inc. Method of forming DRAM access transistors
DE10345455A1 (en) 2003-09-30 2005-05-04 Infineon Technologies Ag Method for producing a hard mask and hard mask arrangement
KR100536801B1 (en) * 2003-10-01 2005-12-14 동부아남반도체 주식회사 Semiconductor device and fabrication method thereof
US7704198B2 (en) * 2003-10-14 2010-04-27 Brown Jr Gordon L Variable resistance exercise device
US6867116B1 (en) * 2003-11-10 2005-03-15 Macronix International Co., Ltd. Fabrication method of sub-resolution pitch for integrated circuits
JP2005150333A (en) 2003-11-14 2005-06-09 Sony Corp Method of manufacturing semiconductor device
KR100554514B1 (en) 2003-12-26 2006-03-03 삼성전자주식회사 Method for forming pattern and gate electrode in semiconductor processing
DE10361695B3 (en) * 2003-12-30 2005-02-03 Infineon Technologies Ag Transistor structure for dynamic random-access memory cell has recess structure between source/drain regions and vertical gate electrode enclosing active region on at least 2 sides
US6998332B2 (en) 2004-01-08 2006-02-14 International Business Machines Corporation Method of independent P and N gate length control of FET device made by sidewall image transfer technique
US6875703B1 (en) * 2004-01-20 2005-04-05 International Business Machines Corporation Method for forming quadruple density sidewall image transfer (SIT) structures
US7372091B2 (en) 2004-01-27 2008-05-13 Micron Technology, Inc. Selective epitaxy vertical integrated circuit components
US7064078B2 (en) 2004-01-30 2006-06-20 Applied Materials Techniques for the use of amorphous carbon (APF) for various etch and litho integration scheme
KR100577565B1 (en) * 2004-02-23 2006-05-08 삼성전자주식회사 and method for manufacturing fin Field Effect Transistor
US7030012B2 (en) * 2004-03-10 2006-04-18 International Business Machines Corporation Method for manufacturing tungsten/polysilicon word line structure in vertical DRAM
US8486287B2 (en) 2004-03-19 2013-07-16 The Regents Of The University Of California Methods for fabrication of positional and compositionally controlled nanostructures on substrate
US7098105B2 (en) 2004-05-26 2006-08-29 Micron Technology, Inc. Methods for forming semiconductor structures
US6955961B1 (en) 2004-05-27 2005-10-18 Macronix International Co., Ltd. Method for defining a minimum pitch in an integrated circuit beyond photolithographic resolution
US7183205B2 (en) 2004-06-08 2007-02-27 Macronix International Co., Ltd. Method of pitch dimension shrinkage
US7473644B2 (en) 2004-07-01 2009-01-06 Micron Technology, Inc. Method for forming controlled geometry hardmasks including subresolution elements
KR100629263B1 (en) * 2004-07-23 2006-09-29 삼성전자주식회사 MOS transistor having a recessed gate electrode and fabrication method thereof
DE102004036461A1 (en) * 2004-07-28 2006-02-16 Infineon Technologies Ag Electronic data storage device for high read current
US7074666B2 (en) 2004-07-28 2006-07-11 International Business Machines Corporation Borderless contact structures
KR100704470B1 (en) 2004-07-29 2007-04-10 주식회사 하이닉스반도체 Method for fabrication of semiconductor device using amorphous carbon layer to sacrificial hard mask
US7151040B2 (en) * 2004-08-31 2006-12-19 Micron Technology, Inc. Methods for increasing photo alignment margins
US7175944B2 (en) 2004-08-31 2007-02-13 Micron Technology, Inc. Prevention of photoresist scumming
US7442976B2 (en) * 2004-09-01 2008-10-28 Micron Technology, Inc. DRAM cells with vertical transistors
US7910288B2 (en) * 2004-09-01 2011-03-22 Micron Technology, Inc. Mask material conversion
US7115525B2 (en) 2004-09-02 2006-10-03 Micron Technology, Inc. Method for integrated circuit fabrication using pitch multiplication
US7655387B2 (en) * 2004-09-02 2010-02-02 Micron Technology, Inc. Method to align mask patterns
KR100614651B1 (en) * 2004-10-11 2006-08-22 삼성전자주식회사 Apparatus And Method For Pattern Exposure, Photomask Used Therefor, Design Method For The Photomask, Illuminating System Therefor and Implementing Method For The Illuminating System
US7208379B2 (en) 2004-11-29 2007-04-24 Texas Instruments Incorporated Pitch multiplication process
US7298004B2 (en) 2004-11-30 2007-11-20 Infineon Technologies Ag Charge-trapping memory cell and method for production
KR100596795B1 (en) 2004-12-16 2006-07-05 주식회사 하이닉스반도체 Capacitor of semiconductor device and method for forming the same
US7271107B2 (en) 2005-02-03 2007-09-18 Lam Research Corporation Reduction of feature critical dimensions using multiple masks
US7323379B2 (en) * 2005-02-03 2008-01-29 Mosys, Inc. Fabrication process for increased capacitance in an embedded DRAM memory
KR100787352B1 (en) 2005-02-23 2007-12-18 주식회사 하이닉스반도체 Composition for Hard Mask and Method for Forming Pattern of Semiconductor Device using it
US7390746B2 (en) * 2005-03-15 2008-06-24 Micron Technology, Inc. Multiple deposition for integration of spacers in pitch multiplication process
US7253118B2 (en) 2005-03-15 2007-08-07 Micron Technology, Inc. Pitch reduced patterns relative to photolithography features
US7431927B2 (en) 2005-03-24 2008-10-07 Epitomics, Inc. TNFα-neutralizing antibodies
US7611944B2 (en) 2005-03-28 2009-11-03 Micron Technology, Inc. Integrated circuit fabrication
KR100640639B1 (en) 2005-04-19 2006-10-31 삼성전자주식회사 Semiconductor device having fine contact and method of manufacturing the same
US7429536B2 (en) 2005-05-23 2008-09-30 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features
US7547599B2 (en) 2005-05-26 2009-06-16 Micron Technology, Inc. Multi-state memory cell
US7560390B2 (en) 2005-06-02 2009-07-14 Micron Technology, Inc. Multiple spacer steps for pitch multiplication
US7396781B2 (en) 2005-06-09 2008-07-08 Micron Technology, Inc. Method and apparatus for adjusting feature size and position
US7541632B2 (en) 2005-06-14 2009-06-02 Micron Technology, Inc. Relaxed-pitch method of aligning active area to digit line
JP2006351861A (en) 2005-06-16 2006-12-28 Toshiba Corp Manufacturing method of semiconductor device
US7413981B2 (en) * 2005-07-29 2008-08-19 Micron Technology, Inc. Pitch doubled circuit layout
US7291560B2 (en) 2005-08-01 2007-11-06 Infineon Technologies Ag Method of production pitch fractionizations in semiconductor technology
US7816262B2 (en) * 2005-08-30 2010-10-19 Micron Technology, Inc. Method and algorithm for random half pitched interconnect layout with constant spacing
US7829262B2 (en) * 2005-08-31 2010-11-09 Micron Technology, Inc. Method of forming pitch multipled contacts
US7687342B2 (en) * 2005-09-01 2010-03-30 Micron Technology, Inc. Method of manufacturing a memory device
US7759197B2 (en) * 2005-09-01 2010-07-20 Micron Technology, Inc. Method of forming isolated features using pitch multiplication
US7572572B2 (en) * 2005-09-01 2009-08-11 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features
US7393789B2 (en) * 2005-09-01 2008-07-01 Micron Technology, Inc. Protective coating for planarization
US7776744B2 (en) * 2005-09-01 2010-08-17 Micron Technology, Inc. Pitch multiplication spacers and methods of forming the same
US8716772B2 (en) * 2005-12-28 2014-05-06 Micron Technology, Inc. DRAM cell design with folded digitline sense amplifier
KR100672123B1 (en) 2006-02-02 2007-01-19 주식회사 하이닉스반도체 Method for forming micro pattern in semiconductor device
US20070210449A1 (en) 2006-03-07 2007-09-13 Dirk Caspary Memory device and an array of conductive lines and methods of making the same
US7351666B2 (en) 2006-03-17 2008-04-01 International Business Machines Corporation Layout and process to contact sub-lithographic structures
US7537866B2 (en) 2006-05-24 2009-05-26 Synopsys, Inc. Patterning a single integrated circuit layer using multiple masks and multiple masking layers
US7825460B2 (en) 2006-09-06 2010-11-02 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
US20080292991A1 (en) 2007-05-24 2008-11-27 Advanced Micro Devices, Inc. High fidelity multiple resist patterning
US7851135B2 (en) 2007-11-30 2010-12-14 Hynix Semiconductor Inc. Method of forming an etching mask pattern from developed negative and positive photoresist layers

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6777725B2 (en) * 2002-06-14 2004-08-17 Ingentix Gmbh & Co. Kg NROM memory circuit with recessed bitline
US20060192249A1 (en) * 2004-09-20 2006-08-31 Samsung Electronics Co., Ltd. Field effect transistors with vertically oriented gate electrodes and methods for fabricating the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10515801B2 (en) 2007-06-04 2019-12-24 Micron Technology, Inc. Pitch multiplication using self-assembling materials
US20140252516A1 (en) * 2013-03-11 2014-09-11 Crocus Technology Inc. Magnetic Random Access Memory Cells with Isolating Liners
US9059400B2 (en) * 2013-03-11 2015-06-16 Crocus Technology Inc. Magnetic random access memory cells with isolating liners

Also Published As

Publication number Publication date
US8207583B2 (en) 2012-06-26
US8772840B2 (en) 2014-07-08
US20110042755A1 (en) 2011-02-24
US20120256272A1 (en) 2012-10-11
US20070205438A1 (en) 2007-09-06
US7842558B2 (en) 2010-11-30

Similar Documents

Publication Publication Date Title
US8772840B2 (en) Memory device comprising an array portion and a logic portion
US9184161B2 (en) Vertical gated access transistor
US7442976B2 (en) DRAM cells with vertical transistors
TWI396252B (en) Methods of providing electrical isolation and semiconductor structures including same
WO2022068301A1 (en) Semiconductor structure and manufacturing method therefor
KR100495664B1 (en) Method of forming field effec transistor having double fin structure

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE