US20130034954A1 - Integrated circuit system including nitride layer technology - Google Patents
Integrated circuit system including nitride layer technology Download PDFInfo
- Publication number
- US20130034954A1 US20130034954A1 US13/647,339 US201213647339A US2013034954A1 US 20130034954 A1 US20130034954 A1 US 20130034954A1 US 201213647339 A US201213647339 A US 201213647339A US 2013034954 A1 US2013034954 A1 US 2013034954A1
- Authority
- US
- United States
- Prior art keywords
- region
- nitride layer
- silicon oxide
- oxide layer
- silicon nitride
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 150000004767 nitrides Chemical class 0.000 title claims abstract description 37
- 238000005516 engineering process Methods 0.000 title description 6
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 105
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 105
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 91
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 84
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 claims description 34
- 230000008021 deposition Effects 0.000 claims description 31
- 239000000758 substrate Substances 0.000 claims description 25
- 238000005530 etching Methods 0.000 claims description 22
- 229910000147 aluminium phosphate Inorganic materials 0.000 claims description 17
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 14
- 229910052710 silicon Inorganic materials 0.000 claims description 14
- 239000010703 silicon Substances 0.000 claims description 14
- 238000010306 acid treatment Methods 0.000 claims description 8
- 230000003647 oxidation Effects 0.000 claims description 6
- 238000007254 oxidation reaction Methods 0.000 claims description 6
- 238000000151 deposition Methods 0.000 abstract description 41
- 238000000034 method Methods 0.000 abstract description 41
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 abstract description 34
- 238000010926 purge Methods 0.000 abstract description 25
- 238000012545 processing Methods 0.000 abstract description 24
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 abstract description 7
- 229910001873 dinitrogen Inorganic materials 0.000 abstract description 5
- 238000004519 manufacturing process Methods 0.000 abstract description 5
- 230000015572 biosynthetic process Effects 0.000 description 32
- 238000005755 formation reaction Methods 0.000 description 32
- 235000012431 wafers Nutrition 0.000 description 16
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 14
- 239000007789 gas Substances 0.000 description 12
- 230000007547 defect Effects 0.000 description 8
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 7
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 6
- 229910021529 ammonia Inorganic materials 0.000 description 6
- 239000000203 mixture Substances 0.000 description 6
- 238000002161 passivation Methods 0.000 description 5
- 238000001312 dry etching Methods 0.000 description 4
- 239000000463 material Substances 0.000 description 4
- 230000006870 function Effects 0.000 description 3
- 230000002265 prevention Effects 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 2
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000013461 design Methods 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 230000003628 erosive effect Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 1
- 239000001272 nitrous oxide Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000005086 pumping Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000026676 system process Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/318—Inorganic layers composed of nitrides
- H01L21/3185—Inorganic layers composed of nitrides of siliconnitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/022—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02211—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
Definitions
- the present invention relates generally to integrated circuit systems, and more particularly to an integrated circuit system including nitride layer technology.
- Embedded SONOS technology typically includes the formation of input/output (I/O) regions between non-volatile memory regions and core/logic regions. This embedded SONOS arrangement is found in many of today's integrated circuit systems such as, cellphones, portable music players, video cameras, and computers.
- silicon nitride (Si 3 N 4 ) layer.
- Silicon nitride is often used as a passivation layer, a mask material, and/or a charge trapping layer. Regardless of its chosen application, the silicon nitride film should display a high film purity and density, uniform stoichiometry, and a uniform thickness.
- Low pressure chemical vapor deposition (LPCVD) has emerged as the process for depositing silicon nitride films with superior properties.
- silicon nitride is still subject to discontinuities such as pinhole formation.
- These pinhole formations not only affect the integrity of the silicon nitride layers themselves, but they also may affect adjacent layers as well.
- dry etching of the top silicon oxide layer followed by a wet clean step, may attack the bottom silicon oxide layer through the pinholes within the silicon nitride layer.
- This erosion of the bottom silicon oxide can lead to silicon substrate pitting during the dry etch of the silicon nitride layer. Pitting of the silicon substrate can lead to gate dielectric failure during subsequent gate dielectric formation.
- the present invention provides an integrated circuit method for manufacturing an integrated circuit system, which includes loading a wafer into a processing chamber and pre-purging the processing chamber with a first ammonia gas. Depositing a first nitride layer over the wafer and purging the processing chamber with a second ammonia gas. Depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer. Post-purging the processing chamber with a third ammonia gas and purging the processing chamber with a nitrogen gas.
- FIG. 1 is a generalized process overview for the formation of a nitride layer in an integrated circuit system in accordance with an embodiment of the present invention
- FIG. 2 is an integrated circuit system in accordance with another embodiment of the present invention.
- FIG. 3 is the structure of FIG. 2 after the formation of an etch mask
- FIG. 4 is the structure of FIG. 3 after the top silicon nitride layer is removed;
- FIG. 5 is the structure of FIG. 4 after the top silicon oxide layer is removed
- FIG. 6 is the structure of FIG. 5 after the bottom silicon nitride layer is removed;
- FIG. 7 is the structure of FIG. 6 after the etch mask is removed
- FIG. 8 is the structure of FIG. 7 after the formation of an etch mask
- FIG. 9 is the structure of FIG. 8 after the top silicon nitride layer is removed from over the SONOS region;
- FIG. 10 is the structure of FIG. 9 after the etch mask and the bottom silicon oxide layer are removed;
- FIG. 11 is the structure of FIG. 10 after formation of gate structures
- FIG. 12 is an integrated circuit system in accordance with another embodiment of the present invention.
- FIG. 13 is the structure of FIG. 12 after the formation of an etch mask
- FIG. 14 is the structure of FIG. 13 after the top silicon oxide layer is removed
- FIG. 15 is the structure of FIG. 14 after the etch mask is removed;
- FIG. 16 is the structure of FIG. 15 after the removal of the silicon nitride layer
- FIG. 17 is the structure of FIG. 16 after the removal of the bottom silicon oxide layer
- FIG. 18 is the structure of FIG. 17 after formation of gate structures
- FIG. 19 is a flow chart for an integrated circuit system for fabricating the integrated circuit system in accordance with an embodiment of the present invention.
- FIG. 20 is a flow chart for the integrated circuit system for fabricating the integrated circuit system in accordance with additional embodiments of the present invention.
- horizontal as used herein is defined as a plane parallel to the plane or surface of a wafer or substrate, regardless of its orientation.
- vertical refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane.
- processing as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
- a silicon nitride layer is formed by multiple separate deposition steps, which causes the microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottom silicon oxide layer during the top silicon oxide etching process.
- the silicon nitride layer formed by this embodiment is comprised by multiple separate deposition steps, the silicon nitride layer still functions as a single silicon nitride layer with a sufficient thickness to perform the intended design operation.
- the silicon nitride layer formed by this process may be employed in any capacity regarding semiconductor manufacturing.
- the silicon nitride layer formed by this process may act as a stand alone layer (e.g.—a passivation or insulation layer) or may be part of a composition (e.g.—a charge trapping layer), such as a silicon oxide/silicon nitride/silicon oxide (ONO) layer or a silicon oxide/silicon nitride/silicon oxide/silicon nitride (ONON) layer.
- each nitride layer of the ONON configuration can be formed by the multiple separate deposition steps described above and in further detail below.
- a wafer boat with one or more wafers, is loaded into a processing chamber, such as an LPCVD chamber, in a block 102 .
- the LPCVD chamber may include hot-wall reactors, cold-wall reactors, and multi-chamber cluster tools that operate at a medium vacuum (about 0.1 to about 5 torr), and employ temperatures between about 300 and 900° C.
- the wafer boat is typically made of an amorphous quartz that is resistant to high temperatures.
- the wafer boat may be loaded by a manual or automated process.
- the LPCVD chamber is sealed and pumped down to its desired operating pressure in a block 104 .
- the desired operating pressure may range from about 0.2 to about 0.5 torr.
- the desired operating pressure may be any pressure that is effective to form a silicon nitride layer.
- the temperature is also ramped up to its desired operating temperature.
- the desired operating temperature may range from about 650 to about 775° C.
- the desired operating temperature may be any temperature that is effective to form a silicon nitride layer.
- the LPCVD chamber is pre-purged by a first ammonia (NH 3 ) gas in a block 106 .
- a first ammonia (NH 3 ) gas may range from about 100 to about 500 sccm and may continue for about 10 minutes.
- the flow rates and the duration of flow can be set at any values that are effective to form a silicon nitride layer.
- a pre-deposition step one occurs in a block 108 .
- the pre-deposition step one includes ramping up the flow rates of first source gases, such as dichlorosilane (DCS) and ammonia gas, to their operating ranges to begin the initial formation of the first silicon nitride layer over the wafers surface.
- first source gases such as dichlorosilane (DCS) and ammonia gas
- the pre-deposition step one cycle may last for about 30 seconds.
- the flow rates for the first source gases may range from about 20 to about 200 sccm for DCS and from about 100 to about 500 sccm for ammonia.
- the present invention may employ any flow rate ranges for the first source gases that effectively forms a first silicon nitride layer.
- Deposition step one forms the first silicon nitride layer over the wafers surface.
- deposition step one forms the first silicon nitride layer over the wafers surface to any thickness less than the final silicon nitride layer.
- the first silicon nitride layer may be deposited to a thickness of about 20 percent of the total thickness of the final silicon nitride layer.
- deposition step one may employ a temperature range of about 650 to about 775° C. and a pressure operating range of about 0.2 to about 0.5 torr. However, it is to be understood that deposition step one may employ any temperature or pressure range that is effective to form the first silicon nitride layer.
- the LPCVD chamber is purged with a second ammonia gas in a block 112 .
- the second ammonia gas may employ a flow rate ranging from about 100 to about 500 sccm.
- the present invention may employ any flow rate range for the second ammonia gas that effectively purges the LPCVD chamber.
- a pre-deposition step two occurs in a block 114 .
- the pre-deposition step two includes ramping up the flow rates of second source gases, such as dichlorosilane (DCS) and ammonia gas, to their desired operating ranges to begin formation of the second silicon nitride layer, which is formed over or directly on the first silicon nitride layer.
- second source gases such as dichlorosilane (DCS) and ammonia gas
- deposition step two occurs in a block 116 .
- the flow rates for the second source gases may range from about 20 to about 200 sccm for DCS and from about 100 to about 500 sccm for ammonia.
- the present invention may employ any flow rate ranges for the second source gases that effectively forms a second silicon nitride layer.
- deposition step two may employ a temperature range of about 650 to about 775° C. and a pressure operating range of about 0.2 to about 0.5 torr. However, it is to be understood that deposition step two may employ any temperature or pressure range that is effective to form the second silicon nitride layer.
- Deposition step two forms the second silicon nitride layer misaligned over the first silicon nitride layer.
- this embodiment describes a process employing two separate deposition steps, it is to be understood that any number of deposition steps, in excess of one, may be employed when forming the final or overall silicon nitride layer. It is to be understood that the number of deposition steps is only to be limited by the formation of silicon nitride layers with misaligned pinholes.
- the LPCVD chamber is subjected to a post-purging process with a third ammonia gas in a block 118 .
- the third ammonia gas may employ a flow rate ranging from about 100 to about 500 sccm.
- the present invention may employ any flow rate range for the third ammonia gas that effectively purges the LPCVD chamber.
- nitrogen gas such as N 2
- the LPCVD chamber releases the vacuum seal and the system is brought to atmospheric pressure in a block 122 .
- the wafer boat is then unloaded from the LPCVD chamber in a block 124 .
- FIGS. 2-11 depict a modified process flow for the manufacture of an integrated circuit system, such as an embedded SONOS, in accordance with another embodiment of the present invention.
- the top silicon dioxide layer of a bottom silicon oxide/bottom silicon nitride/top silicon oxide/top silicon nitride (ONON) composition is deposited by high temperature oxidation (HTO).
- HTO high temperature oxidation
- the present embodiment depicts an ONON configuration, HTO of a top silicon dioxide layer in a bottom silicon oxide/silicon nitride/top silicon oxide (ONO) configuration is equally feasible.
- Formation of the top silicon oxide layer by HTO promotes passivation of pinholes formed in the bottom silicon nitride layer.
- FIGS. 2-11 depict by way of example and not by limitation, an exemplary modified process flow for the formation of an integrated circuit system, such as an embedded SONOS, and it is not to be construed as limiting.
- the integrated circuit system 200 includes a substrate 202 , a core region 204 , an input/output (I/O) region 206 , a SONOS region 208 , STI formations 210 , and an ONON layer 212 .
- the ONON layer 212 further includes a bottom silicon oxide layer 214 , a bottom silicon nitride layer 216 , a top silicon oxide layer 218 , and a top silicon nitride layer 220 .
- the core region 204 may include numerous passive and active devices, or combinations thereof, operating separately or collaboratively. By way of example, the core region 204 may act as a logic circuit to perform various logic functions.
- the I/O region 206 is separated from the core region 204 and the SONOS region 208 by STI formations 210 .
- the ONON layer 212 is formed over the substrate 202 .
- the present embodiment is about to disclose thickness ranges for the bottom silicon oxide layer 214 , the bottom silicon nitride layer 216 , the top silicon oxide layer 218 , and the top silicon nitride layer 220 , it is to be understood that these thickness ranges are merely representative. In accordance with the scope of the invention, the thickness range of each layer is only to be limited by the formation of an effective ONON layer or the prevention of gate oxide failure in the integrated circuit system 200 .
- the bottom silicon oxide layer 214 may be either grown or deposited over the substrate 202 .
- the bottom silicon oxide layer 214 may be formed to a thickness of between about 20 and 40 angstroms.
- the bottom silicon nitride layer 216 may be formed to a thickness of between about 30 and 60 angstroms.
- the top silicon oxide layer 218 may be formed to a thickness of between about 90 and 130 angstroms.
- the top silicon nitride layer 220 may be formed to a thickness of between about 10 and 30 angstroms. It is to be understood that the bottom silicon nitride layer 216 and the top silicon nitride layer 220 may be formed by multiple separate deposition steps (as disclosed in FIG. 1 ), which causes microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottom silicon oxide layer during subsequent etching.
- the top silicon oxide layer 218 of the ONON layer 212 is formed by HTO.
- a representative HTO process may employ a temperature of about 800° C., a pressure of about 0.36 torr, and DCS and nitrous oxide flow rates of about 30 sccm and 60 sccm, respectively.
- the present embodiment may employ any temperature range, pressure range, gas combination and flow rate range that will effectively produce a HTO silicon oxide layer,
- defects e.g.—pinholes
- Passivation of these defects can prevent damage to the underlying bottom silicon oxide layer 214 during subsequent etching process steps of the top silicon oxide layer 218 and the bottom silicon nitride layer 216 .
- Prevention of damage to the underlying bottom silicon oxide layer 214 during etching helps to eliminate silicon pitting of the substrate 202 , which is believed to be a cause of gate oxide failure in devices formed over the core region 204 and the I/O region 206 .
- FIG. 3 therein is shown the structure of FIG. 2 after the formation of an etch mask 300 .
- the etch mask 300 such as a first etch mask, is formed over the SONOS region 208 so that the ONON layer 212 formed over the core region 204 and the I/O region 206 may be removed.
- the etch mask 300 composition and techniques using it are well known in the art and are not repeated herein.
- FIG. 4 therein is shown the structure of FIG. 3 after the top silicon nitride layer 220 is removed.
- the top silicon nitride layer 220 is removed from over the core region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching.
- FIG. 5 therein is shown the structure of FIG. 4 after the top silicon oxide layer 218 is removed.
- the top silicon oxide layer 218 is removed from over the core region 204 and the I/O region 206 by techniques well known within the art, such as a wet clean.
- the wet clean process may employ a Standard Clean-1 step followed by a dilute hydrofluoric acid clean step where the ratio is 100:1.
- the passivation of the bottom silicon nitride layer 216 by HTO of the top silicon oxide layer 218 mends any defects within the bottom silicon nitride layer 216 that might provide micro-channels for the dispersion of etchant species to attack the bottom silicon oxide layer 214 .
- FIG. 6 therein is shown the structure of FIG. 5 after the bottom silicon nitride layer 216 is removed.
- the bottom silicon nitride layer 216 is removed from over the core region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching. Notably, the bottom silicon oxide layer 214 exhibits little damage due to the preceding etch steps.
- the etch mask 300 can be removed by a Physical Resist Strip (PRS) process and/or a Chemical Resist Strip (CRS) process.
- PRS Physical Resist Strip
- CRS Chemical Resist Strip
- the PRS process employs a plasma chemistry to remove the etch mask 300 and the CRS process employs a sulfuric acid/hydrogen peroxide mixture followed by a Standard Clean-1 process.
- the bottom silicon oxide layer 214 , the bottom silicon nitride layer 216 , the top silicon oxide layer 218 , and the top silicon nitride layer 220 remain intact over the SONOS region 208 and only the bottom silicon oxide layer 214 remains intact over the core region 204 and the I/O region 206 .
- FIG. 8 therein is shown the structure of FIG. 7 after the formation of an etch mask 300 .
- the etch mask 300 such as a second etch mask, is formed over the core region 204 and the I/O region 206 so that the ONON layer 212 above the SONOS region 208 may be etched.
- the etch mask 300 composition and techniques using it are well known in the art and are not repeated herein.
- FIG. 9 therein is shown the structure of FIG. 8 after the top silicon nitride layer 220 , of FIG. 7 , is removed from over the SONOS region 208 .
- the top silicon nitride layer 220 may be removed by a nitride dry etch with a high selectivity to oxide material.
- FIG. 10 therein is shown the structure of FIG. 9 after the etch mask 300 , of FIG. 8 , and the bottom silicon oxide layer 214 are removed.
- the etch mask 300 and the bottom silicon oxide layer 214 are removed from over the core region 204 and the I/O region 206 .
- the etch mask 300 can be removed by the CRS and/or PRS process described above, and the bottom silicon oxide layer 214 can be removed by a conventional cleaning process called an RCA clean (named after the developer RCA) employing diluted hydrofluoric acid (DHF).
- Gate structures 1100 may include gate oxides 1102 or a gate ONO structure 1104 .
- the gate oxides 1102 are formed without defects, such as holes, due to the absence of silicon pitting of the substrate 202 .
- the gate structures 1100 formed over the core region 204 and the I/O region 206 experience decreased failure rates.
- FIGS. 12-18 depict a process flow employing a hot phosphoric acid treatment of an integrated circuit system, such as embedded SONOS, in accordance with another embodiment of the present invention.
- a hot phosphoric acid treatment is employed to remove a silicon nitride layer formed over a lower silicon oxide layer.
- the hot phosphoric acid etch of the silicon nitride layer will not cause silicon pitting of the substrate.
- FIGS. 12-18 depict by way of example and not by limitation, an exemplary process flow employing a hot phosphoric acid treatment of an integrated circuit system, such as an embedded SONOS, and it is not to be construed as limiting.
- the integrated circuit system 1200 includes the substrate 202 , the core region 204 , the input/output (I/O) region 206 , the SONOS region 208 , STI formations 210 , and an ONO layer 1202 .
- the ONO layer 1202 further includes a bottom silicon oxide layer 214 , a silicon nitride layer 1204 , and a top silicon oxide layer 218 .
- the core region 204 may include numerous passive and active devices, or combinations thereof, operating separately or collaboratively. By way of example, the core region 204 may act as a logic circuit to perform various logic functions.
- the I/O region 206 is separated from the core region 204 and the SONOS region 208 by STI formations 210 .
- the ONO layer 1202 is formed over the substrate 202 .
- the present embodiment is about to disclose thickness ranges for the bottom silicon oxide layer 214 , the silicon nitride layer 1204 , and the top silicon oxide layer 218 , it is to be understood that these thickness ranges are merely representative. In accordance with the scope of the invention, the thickness range of each layer is only to be limited by the formation of an effective ONO layer or the prevention of gate oxide failure in the integrated circuit system 1200 .
- the bottom silicon oxide layer 214 may be either grown or deposited over the substrate 202 .
- the bottom silicon oxide layer 214 may be formed to a thickness of between about 20 and 40 angstroms.
- the silicon nitride layer 1204 may be formed to a thickness of between about 30 and 60 angstroms. Additionally, it is to be understood that the silicon nitride layer 1204 can be formed by multiple separate deposition steps (as disclosed in FIG. 1 ), which causes microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottom silicon oxide layer 214 during subsequent etching.
- the top silicon oxide layer 218 may be either grown or deposited to a thickness of between about 110 and 150 angstroms.
- Etch mask 300 is formed over the SONOS region 208 so that the ONO layer 1202 formed over the core region 204 and the I/O region 206 may be removed.
- the etch mask 300 composition and techniques using it are well known in the art and are not repeated herein.
- FIG. 14 therein is shown the structure of FIG. 13 after the top silicon oxide layer 218 is removed.
- the top silicon oxide layer 218 is removed from over the core region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching followed by a wet clean.
- FIG. 15 therein is shown the structure of FIG. 14 after the etch mask 300 , of FIG. 13 , is removed from over the SONOS region 208 .
- the etch mask 300 may be removed by PRS and/or CRS process steps.
- FIG. 16 therein is shown the structure of FIG. 15 after the removal of the silicon nitride layer 1204 .
- the silicon nitride layer 1204 is removed from over the core region 204 and the I/O region 206 by a hot phosphoric acid etch treatment.
- the hot phosphoric acid treatment may employ about 55 to about 85 percent phosphoric acid by volume.
- the present invention may employ any volume percentage of phosphoric acid that will efficiently remove the silicon nitride layer 1204 .
- the hot phosphoric acid etch treatment will not cause silicon pitting of the substrate 202 . Consequently, the likelihood of gate dielectric failure due to silicon pitting is reduced.
- FIG. 17 therein is shown the structure of FIG. 16 after the removal of the bottom silicon oxide layer 214 .
- the bottom silicon oxide layer 214 is removed from over the core region 204 and the I/O region 206 by a pre-clean process.
- the pre-clean process may employ a Standard Clean-1 step followed by a dilute hydrofluoric acid step with a ratio of 100:1.
- Gate structures 1100 may include gate oxides 1102 or a gate ONO structure 1104 .
- the gate oxides 1102 are formed without defects, such as holes, due to the absence of silicon pitting of the substrate 202 .
- the gate structures 1100 formed over the core region 204 and the I/O region 206 experience decreased failure rates.
- the integrated circuit system 1900 includes loading a wafer into a processing chamber in a block 1902 ; pre-purging the processing chamber with a first ammonia gas in a block 1904 ; depositing a first nitride layer over the wafer in a block 1906 ; purging the processing chamber with a second ammonia gas in a block 1908 ; depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer in a block 1910 ; post-purging the processing chamber with a third ammonia gas in a block 1912 ; and purging the processing chamber with a nitrogen gas in a block 1914 .
- the integrated circuit system 1900 includes loading a wafer into a processing chamber in a block 1902 ; pre-purging the processing chamber with a first ammonia gas in a block 1904 ; depositing a first nitride layer over the wafer in a block 1906 ; purging the processing chamber with a second ammonia gas in a block 1908 ; depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer in a block 1910 ; post-purging the processing chamber with a third ammonia gas in a block 1912 ; and purging the processing chamber with a nitrogen gas in a block 1914 .
- the integrated circuit system 1900 may include configuring the first nitride layer and the second nitride layer as part of an ONO configuration in a block 2002 .
- the integrated circuit system 1900 may include configuring the first nitride layer and the second nitride layer as part of each nitride layer of an ONON configuration in a block 2004 .
- the integrated circuit system 1900 may include depositing additional misaligned nitride layers over the second nitride layer in a block 2006 .
- the integrated circuit system 1900 may include pumping down the processing chamber in a block 2008 ; ramping up first source gases to deposit the first nitride layer in a block 2010 ; ramping up second source gases to deposit the second nitride layer in a block 2012 ; and depositing additional misaligned nitride layers over the second nitride layer in a block 2014 .
- a principle aspect is that an embodiment of the present invention teaches forming a silicon nitride layer by multiple separate deposition steps, which may cause microscopic discontinuities formed within each layer to misalign. By misaligning the discontinuities, silicon pitting of the substrate caused by subsequent etching can be prevented and the incidence of gate oxide failure can be reduced.
- Another aspect of an embodiment of the present invention is that by forming the top silicon oxide layer of an ONON structure via HTO, the bottom silicon nitride layer is passivated and the bottom silicon oxide layer is protected from subsequent etching steps. By preventing damage to the bottom silicon oxide layer, silicon pitting of the substrate can be prevented and gate oxide integrity is improved.
- Another aspect of an embodiment of the present invention is that hot phosphoric acid etching of a silicon nitride layer in an ONO configuration will not cause silicon pitting of a substrate.
- hot phosphoric acid etching of a silicon nitride layer in an ONO configuration gate oxide integrity can be improved.
- the integrated circuit system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects. For instance, by forming a silicon nitride layer by multiple separate deposition steps, by employing HTO of a silicon oxide layer formed over a silicon nitride layer, or etching a silicon nitride layer by hot phosphoric acid, damage to an underlying substrate can be prevented.
- the resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficient and economical manufacturing.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Formation Of Insulating Films (AREA)
- Semiconductor Memories (AREA)
- Chemical Vapour Deposition (AREA)
Abstract
An integrated circuit method for manufacturing an integrated circuit system including loading a wafer into a processing chamber and pre-purging the processing chamber with a first ammonia gas. Depositing a first nitride layer over the wafer and purging the processing chamber with a second ammonia gas. Depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer. Post-purging the processing chamber with a third ammonia gas and purging the processing chamber with a nitrogen gas.
Description
- This is a divisional of co-pending U.S. patent application Ser. No. 11/428,618 filed Jul. 5, 2006.
- The present invention relates generally to integrated circuit systems, and more particularly to an integrated circuit system including nitride layer technology.
- Process integration for embedded silicon/silicon oxide/silicon nitride/silicon oxide/silicon (SONOS) technology is an area of interest for the electronics industry. Embedded SONOS technology typically includes the formation of input/output (I/O) regions between non-volatile memory regions and core/logic regions. This embedded SONOS arrangement is found in many of today's integrated circuit systems such as, cellphones, portable music players, video cameras, and computers.
- Central to many integrated circuit system processes, including SONOS processes, is the formation of a silicon nitride (Si3N4) layer. Silicon nitride is often used as a passivation layer, a mask material, and/or a charge trapping layer. Regardless of its chosen application, the silicon nitride film should display a high film purity and density, uniform stoichiometry, and a uniform thickness. Low pressure chemical vapor deposition (LPCVD) has emerged as the process for depositing silicon nitride films with superior properties.
- Despite LPCVD advancements, silicon nitride is still subject to discontinuities such as pinhole formation. These pinhole formations not only affect the integrity of the silicon nitride layers themselves, but they also may affect adjacent layers as well. For instance, during the removal of a silicon oxide/silicon nitride/silicon oxide (ONO) layer, dry etching of the top silicon oxide layer, followed by a wet clean step, may attack the bottom silicon oxide layer through the pinholes within the silicon nitride layer. This erosion of the bottom silicon oxide can lead to silicon substrate pitting during the dry etch of the silicon nitride layer. Pitting of the silicon substrate can lead to gate dielectric failure during subsequent gate dielectric formation.
- Thus, a need still remains for the forming of a defect free silicon nitride layer or the processing of a silicon nitride layer without defect formation. In view of the ever-increasing need to save costs and improve efficiencies, it is more and more critical that answers be found to these problems.
- Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
- The present invention provides an integrated circuit method for manufacturing an integrated circuit system, which includes loading a wafer into a processing chamber and pre-purging the processing chamber with a first ammonia gas. Depositing a first nitride layer over the wafer and purging the processing chamber with a second ammonia gas. Depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer. Post-purging the processing chamber with a third ammonia gas and purging the processing chamber with a nitrogen gas.
- Certain embodiments of the invention have other aspects in addition to or in place of those mentioned above. The aspects will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
-
FIG. 1 is a generalized process overview for the formation of a nitride layer in an integrated circuit system in accordance with an embodiment of the present invention; -
FIG. 2 is an integrated circuit system in accordance with another embodiment of the present invention; -
FIG. 3 is the structure ofFIG. 2 after the formation of an etch mask; -
FIG. 4 is the structure ofFIG. 3 after the top silicon nitride layer is removed; -
FIG. 5 is the structure ofFIG. 4 after the top silicon oxide layer is removed; -
FIG. 6 is the structure ofFIG. 5 after the bottom silicon nitride layer is removed; -
FIG. 7 is the structure ofFIG. 6 after the etch mask is removed; -
FIG. 8 is the structure ofFIG. 7 after the formation of an etch mask; -
FIG. 9 is the structure ofFIG. 8 after the top silicon nitride layer is removed from over the SONOS region; -
FIG. 10 is the structure ofFIG. 9 after the etch mask and the bottom silicon oxide layer are removed; -
FIG. 11 is the structure ofFIG. 10 after formation of gate structures; -
FIG. 12 is an integrated circuit system in accordance with another embodiment of the present invention; -
FIG. 13 is the structure ofFIG. 12 after the formation of an etch mask; -
FIG. 14 is the structure ofFIG. 13 after the top silicon oxide layer is removed; -
FIG. 15 is the structure ofFIG. 14 after the etch mask is removed; -
FIG. 16 is the structure ofFIG. 15 after the removal of the silicon nitride layer; -
FIG. 17 is the structure ofFIG. 16 after the removal of the bottom silicon oxide layer; -
FIG. 18 is the structure ofFIG. 17 after formation of gate structures; -
FIG. 19 is a flow chart for an integrated circuit system for fabricating the integrated circuit system in accordance with an embodiment of the present invention; and -
FIG. 20 is a flow chart for the integrated circuit system for fabricating the integrated circuit system in accordance with additional embodiments of the present invention. - The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention, and it is to be understood that other embodiments would be evident based on the present disclosure and that process or mechanical changes may be made without departing from the scope of the present invention.
- In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations, and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the invention are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the drawing FIGs. In addition, where multiple embodiments are disclosed and described having some features in common, for clarity and ease of illustration, description, and comprehension thereof, similar and like features one to another will ordinarily be described with like reference numerals.
- The term “horizontal” as used herein is defined as a plane parallel to the plane or surface of a wafer or substrate, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane. The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
- Referring now to
FIG. 1 , therein is shown a generalized process overview for the formation of a nitride layer in an integratedcircuit system 100 in accordance with an embodiment of the present invention. Per this embodiment, a silicon nitride layer is formed by multiple separate deposition steps, which causes the microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottom silicon oxide layer during the top silicon oxide etching process. Although the silicon nitride layer formed by this embodiment is comprised by multiple separate deposition steps, the silicon nitride layer still functions as a single silicon nitride layer with a sufficient thickness to perform the intended design operation. - Additionally, it is to be understood that the silicon nitride layer formed by this process may be employed in any capacity regarding semiconductor manufacturing. For instance, the silicon nitride layer formed by this process may act as a stand alone layer (e.g.—a passivation or insulation layer) or may be part of a composition (e.g.—a charge trapping layer), such as a silicon oxide/silicon nitride/silicon oxide (ONO) layer or a silicon oxide/silicon nitride/silicon oxide/silicon nitride (ONON) layer. Furthermore, each nitride layer of the ONON configuration can be formed by the multiple separate deposition steps described above and in further detail below.
- The following is provided as an exemplary illustration for the formation of a silicon nitride layer by multiple separate deposition steps and it is not to be construed as limiting.
- Initially a wafer boat, with one or more wafers, is loaded into a processing chamber, such as an LPCVD chamber, in a
block 102. By way of example, the LPCVD chamber may include hot-wall reactors, cold-wall reactors, and multi-chamber cluster tools that operate at a medium vacuum (about 0.1 to about 5 torr), and employ temperatures between about 300 and 900° C. The wafer boat is typically made of an amorphous quartz that is resistant to high temperatures. The wafer boat may be loaded by a manual or automated process. - After loading the wafer boat, the LPCVD chamber is sealed and pumped down to its desired operating pressure in a
block 104. By way of example, the desired operating pressure may range from about 0.2 to about 0.5 torr. However, in accordance with the scope of this invention, it is to be understood that the desired operating pressure may be any pressure that is effective to form a silicon nitride layer. - During pump down, the temperature is also ramped up to its desired operating temperature. By way of example, the desired operating temperature may range from about 650 to about 775° C. However, it is to be understood that the desired operating temperature may be any temperature that is effective to form a silicon nitride layer.
- After pump down, the LPCVD chamber is pre-purged by a first ammonia (NH3) gas in a
block 106. By way of example, the flow rate of the first ammonia gas may range from about 100 to about 500 sccm and may continue for about 10 minutes. However, it is to be understood that the flow rates and the duration of flow can be set at any values that are effective to form a silicon nitride layer. - Following the ammonia pre-purge, a pre-deposition step one occurs in a
block 108. The pre-deposition step one includes ramping up the flow rates of first source gases, such as dichlorosilane (DCS) and ammonia gas, to their operating ranges to begin the initial formation of the first silicon nitride layer over the wafers surface. By way of example, the pre-deposition step one cycle may last for about 30 seconds. - Once the flow rate operating ranges for the first source gases are obtained, then deposition step one occurs in a
block 110. As an exemplary illustration, the flow rates for the first source gases may range from about 20 to about 200 sccm for DCS and from about 100 to about 500 sccm for ammonia. However, it is to be understood that the present invention may employ any flow rate ranges for the first source gases that effectively forms a first silicon nitride layer. - Deposition step one forms the first silicon nitride layer over the wafers surface. Notably, deposition step one forms the first silicon nitride layer over the wafers surface to any thickness less than the final silicon nitride layer. As an exemplary illustration, the first silicon nitride layer may be deposited to a thickness of about 20 percent of the total thickness of the final silicon nitride layer.
- By way of example, deposition step one may employ a temperature range of about 650 to about 775° C. and a pressure operating range of about 0.2 to about 0.5 torr. However, it is to be understood that deposition step one may employ any temperature or pressure range that is effective to form the first silicon nitride layer.
- After the appropriate thickness of the first silicon nitride layer is deposited by deposition step one, then the LPCVD chamber is purged with a second ammonia gas in a
block 112. By way of example, the second ammonia gas may employ a flow rate ranging from about 100 to about 500 sccm. However, it is to be understood that the present invention may employ any flow rate range for the second ammonia gas that effectively purges the LPCVD chamber. - Following the ammonia purge, a pre-deposition step two occurs in a
block 114. The pre-deposition step two includes ramping up the flow rates of second source gases, such as dichlorosilane (DCS) and ammonia gas, to their desired operating ranges to begin formation of the second silicon nitride layer, which is formed over or directly on the first silicon nitride layer. By way of example, the pre-deposition step two cycle may last for about 30 seconds. - Once the flow rate operating ranges for the second source gases are obtained, then deposition step two occurs in a
block 116. As an exemplary illustration, the flow rates for the second source gases may range from about 20 to about 200 sccm for DCS and from about 100 to about 500 sccm for ammonia. However, it is to be understood that the present invention may employ any flow rate ranges for the second source gases that effectively forms a second silicon nitride layer. - By way of example, deposition step two may employ a temperature range of about 650 to about 775° C. and a pressure operating range of about 0.2 to about 0.5 torr. However, it is to be understood that deposition step two may employ any temperature or pressure range that is effective to form the second silicon nitride layer.
- Deposition step two forms the second silicon nitride layer misaligned over the first silicon nitride layer. By disrupting the formation of the first silicon nitride layer, purging the chamber and then restarting with the formation of the silicon nitride layer, any defects (e.g.—pinholes) that were forming in the first silicon nitride layer are not continued in the second silicon nitride layer.
- Although this embodiment describes a process employing two separate deposition steps, it is to be understood that any number of deposition steps, in excess of one, may be employed when forming the final or overall silicon nitride layer. It is to be understood that the number of deposition steps is only to be limited by the formation of silicon nitride layers with misaligned pinholes.
- Following deposition step two, the LPCVD chamber is subjected to a post-purging process with a third ammonia gas in a
block 118. By way of example, the third ammonia gas may employ a flow rate ranging from about 100 to about 500 sccm. However, it is to be understood that the present invention may employ any flow rate range for the third ammonia gas that effectively purges the LPCVD chamber. - After the post ammonia purge step, nitrogen gas, such as N2, may be delivered to the LPCVD chamber to purge the system in a
block 120. Subsequent to the nitrogen purge, the LPCVD chamber releases the vacuum seal and the system is brought to atmospheric pressure in ablock 122. The wafer boat is then unloaded from the LPCVD chamber in ablock 124. -
FIGS. 2-11 depict a modified process flow for the manufacture of an integrated circuit system, such as an embedded SONOS, in accordance with another embodiment of the present invention. Per this embodiment, the top silicon dioxide layer of a bottom silicon oxide/bottom silicon nitride/top silicon oxide/top silicon nitride (ONON) composition is deposited by high temperature oxidation (HTO). Although, the present embodiment depicts an ONON configuration, HTO of a top silicon dioxide layer in a bottom silicon oxide/silicon nitride/top silicon oxide (ONO) configuration is equally feasible. - Formation of the top silicon oxide layer by HTO promotes passivation of pinholes formed in the bottom silicon nitride layer. By passivating the pinholes with HTO silicon oxide layers, the probability of etching the bottom silicon dioxide layer during a subsequent wet clean step is reduced. Consequently, pitting of the substrate and gate oxide failure are prevented.
- It is to be understood that
FIGS. 2-11 depict by way of example and not by limitation, an exemplary modified process flow for the formation of an integrated circuit system, such as an embedded SONOS, and it is not to be construed as limiting. - Referring now to
FIG. 2 , therein is shown anintegrated circuit system 200 in accordance with another embodiment of the present invention. Theintegrated circuit system 200 includes asubstrate 202, acore region 204, an input/output (I/O)region 206, aSONOS region 208,STI formations 210, and anONON layer 212. TheONON layer 212 further includes a bottomsilicon oxide layer 214, a bottomsilicon nitride layer 216, a topsilicon oxide layer 218, and a topsilicon nitride layer 220. - The
core region 204 may include numerous passive and active devices, or combinations thereof, operating separately or collaboratively. By way of example, thecore region 204 may act as a logic circuit to perform various logic functions. The I/O region 206 is separated from thecore region 204 and theSONOS region 208 bySTI formations 210. TheONON layer 212 is formed over thesubstrate 202. - Although the present embodiment is about to disclose thickness ranges for the bottom
silicon oxide layer 214, the bottomsilicon nitride layer 216, the topsilicon oxide layer 218, and the topsilicon nitride layer 220, it is to be understood that these thickness ranges are merely representative. In accordance with the scope of the invention, the thickness range of each layer is only to be limited by the formation of an effective ONON layer or the prevention of gate oxide failure in theintegrated circuit system 200. - The bottom
silicon oxide layer 214 may be either grown or deposited over thesubstrate 202. The bottomsilicon oxide layer 214 may be formed to a thickness of between about 20 and 40 angstroms. The bottomsilicon nitride layer 216 may be formed to a thickness of between about 30 and 60 angstroms. The topsilicon oxide layer 218 may be formed to a thickness of between about 90 and 130 angstroms. The topsilicon nitride layer 220 may be formed to a thickness of between about 10 and 30 angstroms. It is to be understood that the bottomsilicon nitride layer 216 and the topsilicon nitride layer 220 may be formed by multiple separate deposition steps (as disclosed inFIG. 1 ), which causes microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottom silicon oxide layer during subsequent etching. - Notably, as mentioned above, the top
silicon oxide layer 218 of theONON layer 212 is formed by HTO. By way of example, a representative HTO process may employ a temperature of about 800° C., a pressure of about 0.36 torr, and DCS and nitrous oxide flow rates of about 30 sccm and 60 sccm, respectively. However, it is to be understood that the present embodiment may employ any temperature range, pressure range, gas combination and flow rate range that will effectively produce a HTO silicon oxide layer, - By forming the top
silicon oxide layer 218 via a HTO process, defects (e.g.—pinholes) that were formed in the bottomsilicon nitride layer 216 during deposition can be passivated. Passivation of these defects can prevent damage to the underlying bottomsilicon oxide layer 214 during subsequent etching process steps of the topsilicon oxide layer 218 and the bottomsilicon nitride layer 216. Prevention of damage to the underlying bottomsilicon oxide layer 214 during etching helps to eliminate silicon pitting of thesubstrate 202, which is believed to be a cause of gate oxide failure in devices formed over thecore region 204 and the I/O region 206. - Referring now to
FIG. 3 , therein is shown the structure ofFIG. 2 after the formation of anetch mask 300. Theetch mask 300, such as a first etch mask, is formed over theSONOS region 208 so that theONON layer 212 formed over thecore region 204 and the I/O region 206 may be removed. Theetch mask 300 composition and techniques using it are well known in the art and are not repeated herein. - Referring now to
FIG. 4 , therein is shown the structure ofFIG. 3 after the topsilicon nitride layer 220 is removed. The topsilicon nitride layer 220 is removed from over thecore region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching. - Referring now to
FIG. 5 , therein is shown the structure ofFIG. 4 after the topsilicon oxide layer 218 is removed. The topsilicon oxide layer 218 is removed from over thecore region 204 and the I/O region 206 by techniques well known within the art, such as a wet clean. For example, the wet clean process may employ a Standard Clean-1 step followed by a dilute hydrofluoric acid clean step where the ratio is 100:1. - Notably, the passivation of the bottom
silicon nitride layer 216 by HTO of the topsilicon oxide layer 218 mends any defects within the bottomsilicon nitride layer 216 that might provide micro-channels for the dispersion of etchant species to attack the bottomsilicon oxide layer 214. - Referring now to
FIG. 6 , therein is shown the structure ofFIG. 5 after the bottomsilicon nitride layer 216 is removed. The bottomsilicon nitride layer 216 is removed from over thecore region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching. Notably, the bottomsilicon oxide layer 214 exhibits little damage due to the preceding etch steps. - Referring now to
FIG. 7 , therein is shown the structure ofFIG. 6 after theetch mask 300, ofFIG. 3 , is removed. By way of example, theetch mask 300 can be removed by a Physical Resist Strip (PRS) process and/or a Chemical Resist Strip (CRS) process. The PRS process employs a plasma chemistry to remove theetch mask 300 and the CRS process employs a sulfuric acid/hydrogen peroxide mixture followed by a Standard Clean-1 process. - At this intermediate stage, the bottom
silicon oxide layer 214, the bottomsilicon nitride layer 216, the topsilicon oxide layer 218, and the topsilicon nitride layer 220 remain intact over theSONOS region 208 and only the bottomsilicon oxide layer 214 remains intact over thecore region 204 and the I/O region 206. - Referring now to
FIG. 8 , therein is shown the structure ofFIG. 7 after the formation of anetch mask 300. Theetch mask 300, such as a second etch mask, is formed over thecore region 204 and the I/O region 206 so that theONON layer 212 above theSONOS region 208 may be etched. Theetch mask 300 composition and techniques using it are well known in the art and are not repeated herein. - Referring now to
FIG. 9 , therein is shown the structure ofFIG. 8 after the topsilicon nitride layer 220, ofFIG. 7 , is removed from over theSONOS region 208. The topsilicon nitride layer 220 may be removed by a nitride dry etch with a high selectivity to oxide material. - Referring now to
FIG. 10 , therein is shown the structure ofFIG. 9 after theetch mask 300, ofFIG. 8 , and the bottomsilicon oxide layer 214 are removed. Theetch mask 300 and the bottomsilicon oxide layer 214 are removed from over thecore region 204 and the I/O region 206. By way of example and not by way of limitation, theetch mask 300 can be removed by the CRS and/or PRS process described above, and the bottomsilicon oxide layer 214 can be removed by a conventional cleaning process called an RCA clean (named after the developer RCA) employing diluted hydrofluoric acid (DHF). - Referring now to
FIG. 11 , therein is shown the structure ofFIG. 10 after formation ofgate structures 1100.Gate structures 1100 may includegate oxides 1102 or agate ONO structure 1104. Importantly, thegate oxides 1102 are formed without defects, such as holes, due to the absence of silicon pitting of thesubstrate 202. By improving the integrity of thegate oxides 1102, thegate structures 1100 formed over thecore region 204 and the I/O region 206 experience decreased failure rates. -
FIGS. 12-18 depict a process flow employing a hot phosphoric acid treatment of an integrated circuit system, such as embedded SONOS, in accordance with another embodiment of the present invention. Per the present embodiment, a hot phosphoric acid treatment is employed to remove a silicon nitride layer formed over a lower silicon oxide layer. Notably, the hot phosphoric acid etch of the silicon nitride layer will not cause silicon pitting of the substrate. - It is to be understood that
FIGS. 12-18 depict by way of example and not by limitation, an exemplary process flow employing a hot phosphoric acid treatment of an integrated circuit system, such as an embedded SONOS, and it is not to be construed as limiting. - Referring now to
FIG. 12 , therein is shown anintegrated circuit system 1200 in accordance with another embodiment of the present invention. Theintegrated circuit system 1200 includes thesubstrate 202, thecore region 204, the input/output (I/O)region 206, theSONOS region 208,STI formations 210, and anONO layer 1202. TheONO layer 1202 further includes a bottomsilicon oxide layer 214, asilicon nitride layer 1204, and a topsilicon oxide layer 218. - The
core region 204 may include numerous passive and active devices, or combinations thereof, operating separately or collaboratively. By way of example, thecore region 204 may act as a logic circuit to perform various logic functions. The I/O region 206 is separated from thecore region 204 and theSONOS region 208 bySTI formations 210. TheONO layer 1202 is formed over thesubstrate 202. - Although the present embodiment is about to disclose thickness ranges for the bottom
silicon oxide layer 214, thesilicon nitride layer 1204, and the topsilicon oxide layer 218, it is to be understood that these thickness ranges are merely representative. In accordance with the scope of the invention, the thickness range of each layer is only to be limited by the formation of an effective ONO layer or the prevention of gate oxide failure in theintegrated circuit system 1200. - The bottom
silicon oxide layer 214 may be either grown or deposited over thesubstrate 202. The bottomsilicon oxide layer 214 may be formed to a thickness of between about 20 and 40 angstroms. Thesilicon nitride layer 1204 may be formed to a thickness of between about 30 and 60 angstroms. Additionally, it is to be understood that thesilicon nitride layer 1204 can be formed by multiple separate deposition steps (as disclosed inFIG. 1 ), which causes microscopic discontinuities (i.e.—pinholes) formed within each layer, to misalign and thereby reduce the incidence of damage to the bottomsilicon oxide layer 214 during subsequent etching. The topsilicon oxide layer 218 may be either grown or deposited to a thickness of between about 110 and 150 angstroms. - Referring now to
FIG. 13 , therein is shown the structure ofFIG. 12 after the formation of anetch mask 300.Etch mask 300 is formed over theSONOS region 208 so that theONO layer 1202 formed over thecore region 204 and the I/O region 206 may be removed. Theetch mask 300 composition and techniques using it are well known in the art and are not repeated herein. - Referring now to
FIG. 14 , therein is shown the structure ofFIG. 13 after the topsilicon oxide layer 218 is removed. The topsilicon oxide layer 218 is removed from over thecore region 204 and the I/O region 206 by techniques well known within the art, such as dry-etching followed by a wet clean. - Referring now to
FIG. 15 , therein is shown the structure ofFIG. 14 after theetch mask 300, ofFIG. 13 , is removed from over theSONOS region 208. By way of example, theetch mask 300 may be removed by PRS and/or CRS process steps. - Referring now to
FIG. 16 , therein is shown the structure ofFIG. 15 after the removal of thesilicon nitride layer 1204. Thesilicon nitride layer 1204 is removed from over thecore region 204 and the I/O region 206 by a hot phosphoric acid etch treatment. By way of example, the hot phosphoric acid treatment may employ about 55 to about 85 percent phosphoric acid by volume. However, it is to be understood that the present invention may employ any volume percentage of phosphoric acid that will efficiently remove thesilicon nitride layer 1204. - As mentioned above, the hot phosphoric acid etch treatment will not cause silicon pitting of the
substrate 202. Consequently, the likelihood of gate dielectric failure due to silicon pitting is reduced. - Referring now to
FIG. 17 , therein is shown the structure ofFIG. 16 after the removal of the bottomsilicon oxide layer 214. The bottomsilicon oxide layer 214 is removed from over thecore region 204 and the I/O region 206 by a pre-clean process. By way of example, the pre-clean process may employ a Standard Clean-1 step followed by a dilute hydrofluoric acid step with a ratio of 100:1. - Referring now to
FIG. 18 , therein is shown the structure ofFIG. 17 after formation ofgate structures 1100.Gate structures 1100 may includegate oxides 1102 or agate ONO structure 1104. Importantly, thegate oxides 1102 are formed without defects, such as holes, due to the absence of silicon pitting of thesubstrate 202. By improving the integrity of thegate oxides 1102, thegate structures 1100 formed over thecore region 204 and the I/O region 206 experience decreased failure rates. - Referring now to
FIG. 19 , therein is shown a flow chart for anintegrated circuit system 1900 for fabricating theintegrated circuit system 100 in accordance with an embodiment of the present invention. Theintegrated circuit system 1900 includes loading a wafer into a processing chamber in ablock 1902; pre-purging the processing chamber with a first ammonia gas in ablock 1904; depositing a first nitride layer over the wafer in ablock 1906; purging the processing chamber with a second ammonia gas in ablock 1908; depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer in ablock 1910; post-purging the processing chamber with a third ammonia gas in ablock 1912; and purging the processing chamber with a nitrogen gas in ablock 1914. - Referring now to
FIG. 20 , therein is shown a flow chart for theintegrated circuit system 1900 for fabricating theintegrated circuit system 100 in accordance with additional embodiments of the present invention. Theintegrated circuit system 1900 includes loading a wafer into a processing chamber in ablock 1902; pre-purging the processing chamber with a first ammonia gas in ablock 1904; depositing a first nitride layer over the wafer in ablock 1906; purging the processing chamber with a second ammonia gas in ablock 1908; depositing a second nitride layer over the first nitride layer that is misaligned with the first nitride layer in ablock 1910; post-purging the processing chamber with a third ammonia gas in ablock 1912; and purging the processing chamber with a nitrogen gas in ablock 1914. - Additionally, the
integrated circuit system 1900 may include configuring the first nitride layer and the second nitride layer as part of an ONO configuration in ablock 2002. - Further, the
integrated circuit system 1900 may include configuring the first nitride layer and the second nitride layer as part of each nitride layer of an ONON configuration in ablock 2004. - Additionally, the
integrated circuit system 1900 may include depositing additional misaligned nitride layers over the second nitride layer in ablock 2006. - Furthermore, the
integrated circuit system 1900 may include pumping down the processing chamber in ablock 2008; ramping up first source gases to deposit the first nitride layer in ablock 2010; ramping up second source gases to deposit the second nitride layer in ablock 2012; and depositing additional misaligned nitride layers over the second nitride layer in ablock 2014. - It has been discovered that the present invention thus has numerous aspects. A principle aspect is that an embodiment of the present invention teaches forming a silicon nitride layer by multiple separate deposition steps, which may cause microscopic discontinuities formed within each layer to misalign. By misaligning the discontinuities, silicon pitting of the substrate caused by subsequent etching can be prevented and the incidence of gate oxide failure can be reduced.
- Another aspect of an embodiment of the present invention is that by forming the top silicon oxide layer of an ONON structure via HTO, the bottom silicon nitride layer is passivated and the bottom silicon oxide layer is protected from subsequent etching steps. By preventing damage to the bottom silicon oxide layer, silicon pitting of the substrate can be prevented and gate oxide integrity is improved.
- Another aspect of an embodiment of the present invention is that hot phosphoric acid etching of a silicon nitride layer in an ONO configuration will not cause silicon pitting of a substrate. By employing hot phosphoric acid etching of a silicon nitride layer in an ONO configuration, gate oxide integrity can be improved.
- These and other valuable aspects of the present invention consequently further the state of the technology to at least the next level.
- Thus, it has been discovered that the integrated circuit system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects. For instance, by forming a silicon nitride layer by multiple separate deposition steps, by employing HTO of a silicon oxide layer formed over a silicon nitride layer, or etching a silicon nitride layer by hot phosphoric acid, damage to an underlying substrate can be prevented. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficient and economical manufacturing.
- While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations, which fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
Claims (10)
1. An integrated circuit system comprising:
providing a substrate including a core region, an I/O region and a SONOS region;
forming a bottom silicon oxide layer over the substrate;
forming a bottom silicon nitride layer over the bottom silicon oxide layer;
forming a top silicon oxide layer by high temperature oxidation over the bottom silicon nitride layer;
forming a top silicon nitride layer over the top silicon oxide layer;
forming a first etch mask over the SONOS region;
etching the top silicon nitride layer, the top silicon oxide layer and the bottom silicon nitride layer formed over the core region and the I/O region without substantial damage to the bottom silicon oxide layer due to the misalignment of the first nitride layer and the second nitride layer;
removing the first etch mask from over the SONOS region and forming a second etch mask over the core region and the I/O region;
etching the top silicon nitride layer formed over the SONOS region;
removing the second etch mask and the bottom silicon oxide layer formed over the core region and the I/O region; and
forming gate structures over the core region, the I/O region and the SONOS region.
2. The system as claimed in claim 1 wherein:
forming the top silicon oxide layer by high temperature oxidation passivates the bottom silicon nitride layer.
3. The system as claimed in claim 1 wherein:
forming the top silicon oxide layer by high temperature oxidation prevents etching of the bottom silicon oxide layer during etching of the top silicon oxide layer.
4. The system as claimed in claim 1 wherein:
forming the top silicon oxide layer by high temperature oxidation prevents silicon pitting of the substrate during subsequent etching steps.
5. The system as claimed in claim 1 wherein:
forming the top silicon oxide layer by high temperature oxidation prevents failure of gate oxides.
6. An integrated circuit system comprising:
providing a substrate including a core region, an I/O region and a SONOS region;
forming a bottom silicon oxide layer over the substrate;
forming a silicon nitride layer over the bottom silicon oxide layer;
forming a top silicon oxide layer over the silicon nitride layer;
forming an etch mask over the SONOS region;
etching the top silicon oxide layer formed over the core region and the I/O region without substantial damage to the bottom silicon oxide layer due to the misalignment of the first nitride layer and the second nitride layer;
removing the etch mask from over the SONOS region;
etching the silicon nitride layer formed over the core region and the I/O region by a hot phosphoric acid treatment;
removing the bottom silicon oxide layer formed over the core region and the I/O region; and
forming gate structures over the core region, the I/O region and the SONOS region.
7. The system as claimed in claim 6 wherein:
etching the silicon nitride layer formed over the the core region and the I/O region by a hot phosphoric acid treatment prevents pitting of the substrate.
8. The system as claimed in claim 6 wherein:
etching the silicon nitride layer formed over the the core region and the I/O region by a hot phosphoric acid treatment prevents failure of gate oxides.
9. The system as claimed in claim 6 wherein:
etching the silicon nitride layer includes a hot phosphoric acid treatment employing about 55 to about 85 percent phosphoric acid by volume.
10. The system as claimed in claim 6 wherein:
forming the silicon nitride layer includes multiple separate deposition steps, which causes microscopic discontinuities formed within each layer to misalign.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/647,339 US20130034954A1 (en) | 2006-07-05 | 2012-10-08 | Integrated circuit system including nitride layer technology |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/428,618 US8283263B2 (en) | 2006-07-05 | 2006-07-05 | Integrated circuit system including nitride layer technology |
US13/647,339 US20130034954A1 (en) | 2006-07-05 | 2012-10-08 | Integrated circuit system including nitride layer technology |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/428,618 Division US8283263B2 (en) | 2006-07-05 | 2006-07-05 | Integrated circuit system including nitride layer technology |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130034954A1 true US20130034954A1 (en) | 2013-02-07 |
Family
ID=39004456
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/428,618 Expired - Fee Related US8283263B2 (en) | 2006-07-05 | 2006-07-05 | Integrated circuit system including nitride layer technology |
US13/647,339 Abandoned US20130034954A1 (en) | 2006-07-05 | 2012-10-08 | Integrated circuit system including nitride layer technology |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/428,618 Expired - Fee Related US8283263B2 (en) | 2006-07-05 | 2006-07-05 | Integrated circuit system including nitride layer technology |
Country Status (2)
Country | Link |
---|---|
US (2) | US8283263B2 (en) |
SG (3) | SG192473A1 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7834382B2 (en) * | 2007-01-05 | 2010-11-16 | Macronix International Co., Ltd. | Nitride read-only memory cell and method of manufacturing the same |
CN105188894B (en) * | 2013-05-01 | 2018-02-13 | 皇家飞利浦有限公司 | Manufacture the method for the free-standing graphene crystal film in part and include the device of such film |
US9054135B2 (en) | 2013-07-31 | 2015-06-09 | Globalfoundries Singapore Pte. Ltd. | Methods for fabricating integrated circuits with a high-voltage MOSFET |
CN105336574B (en) * | 2014-08-07 | 2020-12-25 | 无锡华润上华科技有限公司 | Manufacturing method of silicon nitride film and MIM capacitor |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3714525A (en) * | 1970-03-02 | 1973-01-30 | Gen Electric | Field-effect transistors with self registered gate which acts as diffusion mask during formation |
US5756404A (en) * | 1995-12-07 | 1998-05-26 | Micron Technologies, Inc. | Two-step nitride deposition |
US20040110377A1 (en) * | 2002-11-22 | 2004-06-10 | Cho Yong-Joon | Method of forming a contact in a semiconductor device |
US6946349B1 (en) * | 2004-08-09 | 2005-09-20 | Chartered Semiconductor Manufacturing Ltd. | Method for integrating a SONOS gate oxide transistor into a logic/analog integrated circuit having several gate oxide thicknesses |
US7588986B2 (en) * | 2005-09-20 | 2009-09-15 | Dongbu Electronics Co., Ltd. | Method of manufacturing a semiconductor device |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5981404A (en) * | 1996-11-22 | 1999-11-09 | United Microelectronics Corp. | Multilayer ONO structure |
TW480713B (en) | 1998-03-03 | 2002-03-21 | Mosel Vitelic Inc | Method for forming different thickness of field oxide in integrated circuit and the structure of the same |
US6465373B1 (en) * | 2000-08-31 | 2002-10-15 | Micron Technology, Inc. | Ultra thin TCS (SiCl4) cell nitride for DRAM capacitor with DCS (SiH2Cl2) interface seeding layer |
JP3930256B2 (en) | 2001-02-07 | 2007-06-13 | スパンション エルエルシー | Semiconductor device and manufacturing method thereof |
US6812515B2 (en) * | 2001-11-26 | 2004-11-02 | Hynix Semiconductor, Inc. | Polysilicon layers structure and method of forming same |
US6790755B2 (en) | 2001-12-27 | 2004-09-14 | Advanced Micro Devices, Inc. | Preparation of stack high-K gate dielectrics with nitrided layer |
US6797650B1 (en) | 2003-01-14 | 2004-09-28 | Advanced Micro Devices, Inc. | Flash memory devices with oxynitride dielectric as the charge storage media |
US7910429B2 (en) | 2004-04-07 | 2011-03-22 | Promos Technologies, Inc. | Method of forming ONO-type sidewall with reduced bird's beak |
JP4396547B2 (en) * | 2004-06-28 | 2010-01-13 | 東京エレクトロン株式会社 | Film forming method, film forming apparatus, and storage medium |
-
2006
- 2006-07-05 US US11/428,618 patent/US8283263B2/en not_active Expired - Fee Related
-
2007
- 2007-07-04 SG SG2013051792A patent/SG192473A1/en unknown
- 2007-07-04 SG SG201000004-0A patent/SG158849A1/en unknown
- 2007-07-04 SG SG200704999-2A patent/SG138595A1/en unknown
-
2012
- 2012-10-08 US US13/647,339 patent/US20130034954A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3714525A (en) * | 1970-03-02 | 1973-01-30 | Gen Electric | Field-effect transistors with self registered gate which acts as diffusion mask during formation |
US5756404A (en) * | 1995-12-07 | 1998-05-26 | Micron Technologies, Inc. | Two-step nitride deposition |
US20040110377A1 (en) * | 2002-11-22 | 2004-06-10 | Cho Yong-Joon | Method of forming a contact in a semiconductor device |
US6946349B1 (en) * | 2004-08-09 | 2005-09-20 | Chartered Semiconductor Manufacturing Ltd. | Method for integrating a SONOS gate oxide transistor into a logic/analog integrated circuit having several gate oxide thicknesses |
US7588986B2 (en) * | 2005-09-20 | 2009-09-15 | Dongbu Electronics Co., Ltd. | Method of manufacturing a semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US20080032513A1 (en) | 2008-02-07 |
US8283263B2 (en) | 2012-10-09 |
SG138595A1 (en) | 2008-01-28 |
SG192473A1 (en) | 2013-08-30 |
SG158849A1 (en) | 2010-02-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7163869B2 (en) | Shallow trench isolation structure with converted liner layer | |
US7205217B2 (en) | Method for forming trench gate dielectric layer | |
US7374997B2 (en) | Method of manufacturing flash memory device | |
US8319273B2 (en) | Self-aligned charge storage region formation for semiconductor device | |
KR100954107B1 (en) | Method for manufacturing semiconductor device | |
US7449417B2 (en) | Cleaning solution for silicon surface and methods of fabricating semiconductor device using the same | |
US20130034954A1 (en) | Integrated circuit system including nitride layer technology | |
KR100757327B1 (en) | Method of forming a non-volatile memory device | |
US7642152B2 (en) | Method of fabricating spacers and cleaning method of post-etching and semiconductor device | |
US7384869B2 (en) | Protection of silicon from phosphoric acid using thick chemical oxide | |
CN113496949A (en) | Method for improving electric leakage phenomenon after metal silicification layer is formed on surface of grid structure | |
US8012831B2 (en) | Method of forming isolation layer of flash memory device | |
JP2007165829A (en) | Gate formation method of flash memory device | |
US8017027B2 (en) | Semiconductor fabricating process | |
JPH0831797A (en) | Method of selective etching | |
KR100455847B1 (en) | Method of forming a gate electrode in semiconductor device | |
US6677255B1 (en) | Method for removing fences without reduction of ONO film thickness | |
KR100382543B1 (en) | method for forming contact plug of semiconductor device | |
CN107546230B (en) | Method for depositing gate line gap oxide of 3D NAND device | |
CN111354643B (en) | Method for manufacturing memory | |
KR101051953B1 (en) | Gate forming method of flash memory device | |
CN108630526B (en) | Method for improving cavity of interlayer dielectric layer | |
KR100792372B1 (en) | Method for fabricating semiconductor device | |
KR20070014555A (en) | Method of forming a gate in a semiconductor device | |
TW200419671A (en) | Method for polymer removal after an etching process |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |