US20130029433A1 - Process condition measuring device - Google Patents
Process condition measuring device Download PDFInfo
- Publication number
- US20130029433A1 US20130029433A1 US13/361,869 US201213361869A US2013029433A1 US 20130029433 A1 US20130029433 A1 US 20130029433A1 US 201213361869 A US201213361869 A US 201213361869A US 2013029433 A1 US2013029433 A1 US 2013029433A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- cover
- sensors
- pcmd
- instrument
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 116
- 230000008569 process Effects 0.000 title claims description 63
- 239000000758 substrate Substances 0.000 claims abstract description 157
- 238000012545 processing Methods 0.000 claims abstract description 54
- 238000004519 manufacturing process Methods 0.000 claims abstract description 52
- 239000000463 material Substances 0.000 claims abstract description 50
- 239000004020 conductor Substances 0.000 claims abstract description 38
- 229910052710 silicon Inorganic materials 0.000 claims description 25
- 239000010703 silicon Substances 0.000 claims description 25
- 238000001459 lithography Methods 0.000 claims description 19
- 229920000642 polymer Polymers 0.000 claims description 17
- 230000004044 response Effects 0.000 claims description 14
- 229920002120 photoresistant polymer Polymers 0.000 claims description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 11
- 238000005259 measurement Methods 0.000 claims description 8
- 239000002184 metal Substances 0.000 claims description 8
- 239000000523 sample Substances 0.000 claims description 8
- 230000000694 effects Effects 0.000 claims description 6
- 239000000945 filler Substances 0.000 claims description 5
- 239000012212 insulator Substances 0.000 claims description 5
- 230000003287 optical effect Effects 0.000 claims description 5
- 238000009987 spinning Methods 0.000 claims description 4
- 239000011248 coating agent Substances 0.000 claims description 3
- 238000000576 coating method Methods 0.000 claims description 3
- 230000003750 conditioning effect Effects 0.000 claims description 3
- 238000005457 optimization Methods 0.000 claims description 3
- 239000010453 quartz Substances 0.000 claims description 3
- 230000002123 temporal effect Effects 0.000 claims description 3
- 238000012546 transfer Methods 0.000 claims description 3
- 230000008859 change Effects 0.000 claims description 2
- 230000007547 defect Effects 0.000 claims description 2
- 238000005498 polishing Methods 0.000 claims description 2
- 238000012806 monitoring device Methods 0.000 claims 1
- 235000012431 wafers Nutrition 0.000 description 66
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 15
- 238000000151 deposition Methods 0.000 description 9
- 239000010408 film Substances 0.000 description 9
- 239000010410 layer Substances 0.000 description 9
- 239000000853 adhesive Substances 0.000 description 8
- 230000001070 adhesive effect Effects 0.000 description 8
- 239000004065 semiconductor Substances 0.000 description 7
- 230000008021 deposition Effects 0.000 description 6
- 239000010409 thin film Substances 0.000 description 6
- 239000004642 Polyimide Substances 0.000 description 5
- 229920001721 polyimide Polymers 0.000 description 5
- 238000005382 thermal cycling Methods 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 229920006254 polymer film Polymers 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 238000012360 testing method Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 230000002596 correlated effect Effects 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000005672 electromagnetic field Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 102100022717 Atypical chemokine receptor 1 Human genes 0.000 description 1
- 241001050985 Disco Species 0.000 description 1
- 101000678879 Homo sapiens Atypical chemokine receptor 1 Proteins 0.000 description 1
- 239000012790 adhesive layer Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000009529 body temperature measurement Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 238000002224 dissection Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 238000004880 explosion Methods 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000012010 growth Effects 0.000 description 1
- 238000003384 imaging method Methods 0.000 description 1
- 238000000671 immersion lithography Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000010943 off-gassing Methods 0.000 description 1
- 230000001151 other effect Effects 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 238000012805 post-processing Methods 0.000 description 1
- 238000004626 scanning electron microscopy Methods 0.000 description 1
- 239000013464 silicone adhesive Substances 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 238000009736 wetting Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67242—Apparatus for monitoring, sorting or marking
- H01L21/67253—Process monitoring, e.g. flow or thickness monitoring
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/70483—Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
- G03F7/70605—Workpiece metrology
- G03F7/70616—Monitoring the printed patterns
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/708—Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
- G03F7/7085—Detection arrangement, e.g. detectors of apparatus alignment possibly mounted on wafers, exposure dose, photo-cleaning flux, stray light, thermal load
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/708—Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
- G03F7/70858—Environment aspects, e.g. pressure of beam-path gas, temperature
- G03F7/70866—Environment aspects, e.g. pressure of beam-path gas, temperature of mask or workpiece
- G03F7/70875—Temperature, e.g. temperature control of masks or workpieces via control of stage temperature
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
Definitions
- Embodiments of the present invention relate to semiconductor wafer processing, LCD display glass substrate processing, magnetic memory disc processing, and other devices fabricated from thin film processes, and, more specifically, to a system that can sense and record processing conditions and transmit data to a receiver.
- the fabrication of an integrated circuit, display or disc memory generally employs numerous processing steps. Each process step must be carefully monitored in order to provide an operational device. Throughout the imaging process, deposition and growth process, etching and masking process, etc., it is critical, for example, that temperature, gas flow, vacuum, pressure, chemical, gas or plasma composition and exposure distance be carefully controlled during each step. Careful attention to the various processing conditions involved in each step is a requirement of optimal semiconductor or thin film processes. Any deviation from optimal processing conditions may cause the ensuing integrated circuit or device to perform at a substandard level or, worse yet, fail completely.
- processing conditions vary.
- the variations in processing conditions such as temperature, gas flow rate and/or gas composition greatly affect the formation and, thus, the performance of the integrated circuit.
- Using a substrate to measure the processing conditions that is of the same or similar material as the integrated circuit or other device provides the most accurate measure of the conditions because the material properties of the substrate is the same as the actual circuits that will be processed.
- Gradients and variations exist throughout the chamber for virtually all process conditions. These gradients, therefore, also exist across the surface of a substrate, as well as below and above it.
- Processing conditions include any parameter used to control semiconductor or other device fabrication or any condition a manufacturer would desire to monitor.
- the PEB and PAB hotplate stations have been measured for several years with instrumented wafer apparatuses, but not with the capability to apply photoresist in any convenient or practical manner. These wafers were only required to measure temperature from the bottom of the wafer where the hotplate was, so were not designed with thinness in mind, nor were they sealed for wet environments. The standard practice is to place the instrumentation on the top surface of the wafer.
- FIG. 1A is a plan view of an embodiment of a process condition measuring device (PCMD) and FIG. 1B a cross-section thereof taken at section B-B of FIG. 1A .
- PCMD process condition measuring device
- FIGS. 2A-2E are a sequence of cross-sectional schematic diagrams illustrating fabrication of a PDMD according to an alternative embodiment of the present invention.
- FIGS. 3A-3F are a sequence of cross-sectional schematic diagrams illustrating fabrication of a PDMD according to an alternative embodiment of the present invention.
- Embodiments of the present invention provide for accurate measurement of the thermal response of a wafer to the process conditions for the lithographic pattern transfer process in semiconductor manufacturing.
- Embodiments of the present invention provide for a process condition measuring device (PCMD) having approximately the same thickness and/or flatness as a standard production substrate. It is also often desirable that the PCMD have a top surface that is made of the same type of material as the production substrates.
- production substrates may be semiconductor wafers, e.g., silicon wafers or reticles. Reticles are often made using a quartz substrate.
- the term approximately the same thickness means that the PCMD thickness is within an acceptable thickness tolerance range for the production wafers.
- the thickness tolerance range for production wafers is largely dependent on the requirements of particular tools that process them. Some tools can tolerate a thickness variation of more than 50% from some specified average thickness.
- process condition measuring device may be delivered to a target environment, acquire a wide range of data and return to a handling system with little disruption to the target environment or the tool containing the target environment.
- the PCMD is designed to have similar characteristics to the substrates normally handled by the tool. The characteristics of such substrates are generally specified by industry standards.
- the PCMD has a silicon substrate and has similar physical dimensions to those of a 300 mm wafer. Components may be located within cavities in the substrate to keep the profile of the PCMD the same as, or close to that of a 300 mm wafer.
- the PCMD may be handled by a robot as if it were a 300 mm wafer. It may undergo the process steps undergone by wafers such as etch, clean, photolithography etc.
- the PCMD may be configured to record process conditions such as temperature, pressure, gas flow rate radiofrequency (RF) voltage and current during processing and uploads the data when requested. Conditions during transport and storage may also be monitored and recorded.
- process conditions such as temperature, pressure, gas flow rate radiofrequency (RF) voltage and current during processing and uploads the data when requested. Conditions during transport and storage may also be monitored and recorded.
- RF radiofrequency
- the PCMD may generally include a substrate having a plurality of sensors carried by and distributed at positions across a surface of the substrate that individually make measurements the parameter at those positions.
- One or more electronic processing components may be carried by the substrate surface. Electrical conductors extend across the substrate surface and are connected to the sensors and electronic processing component(s).
- the sensors and electronic component may be positioned in cavities formed into the substrate surface. A material may fill the cavities around the sensors and electronic component(s).
- the sensors, associated power supplies and interconnects may be implemented using a very thin flex circuit.
- a very thin flex circuit For discrete PCMD components, one could form cavities for the flex circuit and the components and place the flex circuit and the components in the cavities.
- the component cavities are deeper than the flex cavities.
- the interconnect lines can be made of lithographically formed thin film metal lines directly onto the surface of the wafer. In this case, for each component, there will be a two-level recessed cavity. The deeper cavity formed for component to be situated in, e.g., near center of cavity, is surrounded by shallower cavity of larger perimeter.
- the thin film interconnect lines are extended into the shallower part of the cavity to form bond pads.
- the component and its interconnects be recessed below surface of substrate.
- Wirebond interconnects or thin flex circuit interconnect e.g. in the form of a ring
- the depth of the shallow cavity can be recessed 3 mils from the wafer surface and the metal pad width greater than 5 mils
- the cover By recessing the components and interconnects the cover is disposed over a PCMD that is as flat as possible to begin with.
- PCMD components such as sensors, power supplies and the like are formed using photolithography
- electrical interconnects to these components may be formed directly on the wafer surface or a passivation layer formed on the wafer surface using photolithographic techniques.
- Various sensors and other components may be formed in recesses in a bottom substrate so that a top surface of the PCMD is totally flush.
- the flex circuit may then be covered with a thin cover over it so that the PCMD is basically the same thickness as a production substrate.
- a 12-inch diameter, 775 micron thick Silicon wafer is used as a bottom substrate and a 12-in Silicon wafer 50 microns thick is used as a cover.
- the back surface of the bottom substrate may be lapped by the same thickness as the cover (e.g., 50 microns).
- the top surface of the cover may also be lapped and polished to achieve the required tolerance.
- the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish.
- the front surface of the cover may be polished to approximately the same degree of flatness as a production substrate.
- the cover may be made of a material that is compatible with a process environment for the production substrate.
- the sensors and other circuit components of the PCMD are formed in recesses, e.g., trenches
- space between the circuit components and the trenches may be perfectly filled with a filling material, which may then be lapped so that the cover is perfectly flat.
- a wafer PCMD having features in common with the one described above may be made thin enough to enter the exposure station of a lithography or other substrate processing cell.
- Substrate processing may include, but is not limited to lithography process steps (resist deposition, pre-bake, exposure, post bake, etching, material deposition and the like), chemical mechanical polishing (CMP), substrate cleaning processes, metrology processes (e.g., scattterometry, critical dimension scanning electron microscopy (CD-SEM) and the like), material deposition, wet or dry etching, etc.
- CMP chemical mechanical polishing
- metrology processes e.g., scattterometry, critical dimension scanning electron microscopy (CD-SEM) and the like
- material deposition wet or dry etching, etc.
- deposited material may be removed from the surface of the PCMD so that the PCMD may be reused.
- the PCMD may use very thin covers of or silicon or a polymer such as polyimide. The low
- the PCMD may be made using a production grade silicon wafer as a substrate with advanced circuitry built inside the substrate.
- the circuitry may be sealed with a configurable cover.
- a very thin, flat, cover with excellent thermal conductivity may be used.
- cover types and thicknesses may be used, e.g., a polymer such as polyimide and thin silicon or silicon coated with a polymer such as polyimide. It is noted that it is desirable that the contact angle on the cover to be same or similar as for production wafer. Specifically, it is to be able to wet the surface of the PCMD substrate with the resist or other film in the same manner it wets the surface of a production substrate.
- the covers may be bonded to the substrate, sandwiching the electronics and sensors in between, and shielding the circuits from water, liquid photoresist, other environmental contaminants or electromagnetic fields.
- the wafer may be fabricated in clean environments, and carefully wetcleaned in SC1, SC2 and scrubbed prior to shipment to customers.
- the cover may be made of conductive material such as metal or doped silicon, as described in U.S. Pat. No. 7,135,852, which has been incorporated herein by reference.
- the PCMD may be made planar enough to undergo exposure in the exposure station.
- the wafer may be mechanically balanced and spinable to rotation rates up to about 5000 rpm.
- the PCMD may be sealed so it can be used in wet, or PR-on environments.
- the PCMD may have configurable skins or covers, to optimize the PCMD for the environment in which it will be used.
- the device may be mechanically balanced by distributing the weight with respect to an axis of rotation of the device. This is largely a matter properly distribution the layout of the components.
- a PCMD based on a circular wafer is shown in plan view. Only fifteen sensors 101 - 115 (e.g., temperature sensors) are shown for simplicity of explanation, many more usually being desired for a typical test wafer.
- the sensors 101 - 115 may be pressure, mechanical strain, sheer strain, humidity, air flow, electrical probes, e.g., Langmuir probes for plasma processes, optical sensor, position or orientation (tilt, roll, yaw) sensors. strips of polymer film containing electrical conductors extend between sensors attached to them and one of two half-circle polymer film segments 117 and 119 that contain an interconnecting bus therein.
- Film strips 121 - 123 may extend in straight radial lines and each have two sensors attached, and film strips 125 - 127 may be “Y” shaped with three sensors attached to each. Alternatively, all the segments may be formed in a single flex circuit. This would avoid having to join separate segments together, e.g., with solder.
- Another polymer film segment 131 positioned between the two bus segments 117 and 119 includes the micro-controller and associated electronic components attached to it. The sensors and film strips and segments may be contained within the substrate, most conveniently mounted between top and bottom plates having the same outer dimensions.
- the film segment 131 may extend to another polymer segment 132 that connects with an external center coil 133 and one or more transceivers 134 on the top exposed surface.
- the transceivers 134 may be used for data communication to or from the PCMD.
- the transceivers 134 may communicate using radiofrequency (RF) techniques, optical, e.g., infrared techniques.
- Batteries 143 and 145 may be electrically connected to the bus in respective half-circle portions 117 and 119 . There may alternatively be only one battery or more than two batteries installed, depending upon the application and resulting power needs.
- the sensors, electronic components and power source are thus connected together into a system described elsewhere herein (such as by FIG. 18 of U.S. Pat. No. 7,135,852, which has been incorporated herein by reference) by the conductors in the polymer film segments within the substrate structure.
- the polymer utilized is preferably polyimide.
- the batteries 143 and 145 may be mounted on the top surface of the substrate but are preferably also contained within the substrate.
- a closable opening (not shown) may then optionally be provided in one of the plates over each of the batteries for access to replace them during the life of the instrument. It is preferred that both sides of the completed substrate be smooth without any components mounted on these surfaces.
- cavities 135 and 137 are formed in a bottom disc 139 to contain the respective sensors 101 and 102 .
- These sensors may be pre-attached to the polymer strip 121 and directly electrically and mechanically connected to the conductors therein without the use of bond wires.
- the straight polymer strips 121 - 123 may be the same, as may each of the “Y” strips 125 - 127 , which greatly simplifies manufacturing. Only a limited number of different polymer segment structures need to be made. In this embodiment, only two different sensor assemblies are used plus the electronic component assembly in film segment 131 and the segment 132 for the coil 133 and LEDs 134 .
- the components may be attached to the polymer segments before installation as a pre-assembled unit into grooves provided in the top surface of the bottom substrate 139 for the polymer to extend between the cavities containing the sensors and other components.
- the sensors and other components on the individual polymer segments can even be tested and calibrated before installation.
- a cover 141 may be then attached to the bottom disc.
- the cover 141 may have the same outside shape as the bottom substrate 139 .
- the cover 141 and bottom substrate 139 have similar material properties to those of a production substrate that is to be processed by a substrate processing cell.
- the cover 141 may be made of silicon approximately 50 microns thick. Such silicon covers may be obtained commercially, e.g., from Disco Corporation of Tokyo, Japan.
- the cover may be bonded to the bottom substrate 139 , e.g., using an adhesive, such as a low-viscosity silicone adhesive. Examples of such adhesives are commercially available, e.g., from General Electric of Schenectady, New York.
- a cover made of silicon is often desirable, e.g., for testing of immersion lithography systems.
- the substrate 139 and cover 141 may be made of the same or different materials.
- the substrate 139 or cover 141 may include a layer of photoresist or oxide or other material on an exposed upper surface thereof
- bottom substrate 139 with sensors 101 - 115 and associated electronic components, film segments and cover 141 form a completed PCMD.
- the grooves for the film strips and segments may be formed on the bottom surface of the cover 141 .
- a more complicated layout having many more sensors is implemented in the same manner, although there may be one or a few additional different polymer segment shapes with sensors and/or other components attached.
- the sensors and other components are preferably attached to the bottom of the disc cavities, as illustrated in FIG. 1B where the temperature sensing chips 101 and 102 are attached to the bottoms of respective cavities 135 and 137 . It may be desirable for the sensors 101 - 115 to be at the same temperature as the wafer onto which they are mounted. In such cases, any space around the sensors and components within their cavities may be filled with thermally conductive material. It is noted that in many cases it may also be desirable to thermally insulate certain PCMD components, such as batteries and microprocessors, since they might not tolerate elevated temperatures.
- the adhesive and fill materials can be the same as described with respect to FIG. 1C of U.S. Pat. No. 7,135,852.
- bottom disc 139 and cover 141 may be firmly mechanically, thermally and electrically attached with an appropriate adhesive over nearly all of the area of the two discs, preferably more than eighty per-cent or even ninety per-cent of their common area.
- the bottom substrate 139 and cover 141 are circular with the same diameter.
- this particular configuration is not to be construed as a limitation on the invention.
- the sensors, electronic components, conductors, polymer and other elements within the disc perturb the temperatures measured across the wafer very little.
- the device may be used to measure temperatures a variety of hostile environments such as in plasma, wet and plating processes, as well as for tuning a photoresist process hot plate.
- the instrument is not limited to these specific applications.
- the configuration illustrated in FIGS. 1A and 1B limited to the measurement of temperature, as sensors of other parameters that can be measured from within the structure may be substituted for the temperature sensors.
- the instrument can be inverted when used, the bottom substrate 139 and cover 141 being reversed.
- the backside of the wafer may be lapped by an amount sufficient to compensate for the added thickness due to the cover 141 .
- the PCMD may be based on a bottom disc having a thickness T b .
- the cover adds a thickness T c to the PCMD so that the overall thickness is T+T c that is greater than a thickness T for a production substrate.
- the bottom disc 139 may be lapped by an amount T L so that the overall thickness of the PCMD is equal to T.
- the PCMD In addition to having approximately the same thickness as a production substrate it is also often desirable for the PCMD to have approximately the same degree of global and local flatness as a production wafer.
- global flatness refers to warpage of the PCMD substrate and local flatness refers to a surface profile or topography of the substrate relative to some average substrate surface.
- local flatness refers to a surface profile or topography of the substrate relative to some average substrate surface.
- a filler material may optionally be disposed in the trenches containing the circuit elements to fill such voids.
- the bottom substrate 139 of the PCMD may be lapped and the whole apparatus turned upside down during use, as shown in FIG. 1D so that processing (e.g., resist deposition and baking) may take place on the exposed surface of the bottom substrate 139 .
- the exposed surface of the bottom substrate 139 may be lapped so that it has the same flatness as the exposed surface of production substrates.
- the cover 141 may also be lapped, but may only need to be as flat as required for a backside surface of the production substrates. Make cover flat enough to be the bottom (e.g., flat enough for chucking).
- a PCMD may have thin film sensors built directly on a wafer using thin film technology. This avoids having to form trenches and fill trenches with a filler material.
- FIGS. 2A-2E An example of fabrication of such a PCMD is shown in FIGS. 2A-2E . Fabrication starts from a suitable substrate 202 as shown in FIG. 2A .
- the substrate 202 may be made of silicon. Sensors, power supplies interconnects may then be formed on or in the substrate 202 .
- one or more recesses 204 may be etched into the substrate 202 , e.g., using conventional photolithography and etch techniques.
- the recesses 204 may be lined with insulating material 206 as shown in FIG. 2C .
- Device material 208 e.g., semiconductor or conductor material
- the device material 208 may be covered with a cover 210 as shown in FIG. 2D .
- the cover 210 may be an insulating material, e.g., an oxide, such as silicon dioxide (SiO 2 ).
- the cover 210 may be attached to the substrate 202 using an adhesive, e.g., as described above.
- the cover 210 may be formed by depositing a layer of insulator material on the device material 208 .
- the deposition takes place at sufficiently low temperature that the circuit components made of the device material 208 are not damaged in the processes.
- an additional top layer 212 may be formed on or attached to the cover 210 as shown in FIG. 2E .
- a layer of single crystal or polycrystalline silicon may be deposited of the cover 210 .
- the top layer 212 may be made of quartz or other reticle material.
- the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish.
- a PCMD may be fabricated as depicted in schematically in FIGS. 3A-3F .
- Fabrication may start with a thin substrate 302 , e.g., a silicon wafer, of initial thickness T si .
- T si may be about 500 microns (20 mils).
- Components such as sensors, power supplies, processors and interconnects, e.g., flex circuits, may be formed on the substrate 302 in a manner similar to that shown in FIGS. 3B-3D . Specifically, Take cover that's already thinned, e.g., to 380 microns and bond the cover to the top surface of the substrate covering the components and interconnects.
- the cover down by 125 microns (5 mils) so that the thickness of the finished device is 775 microns.
- the combined thickness of the interconnect circuit and components is less than 250 microns to provide sufficient strength.
- One or more recesses 304 may be ground, photolithographically etched,or otherwise formed into the substrate 302 , as shown in FIG. 3B .
- the recesses 304 may be lined with electrically insulating and/or thermally conductive material 306 as shown in FIG. 3C .
- Device material 308 e.g., semiconductor or conductor material
- the device material 308 may be covered with a cover 310 as shown in FIG. 3D .
- the cover 310 may be an insulating material, e.g., an oxide, such as silicon dioxide (SiO 2 ) attached to the substrate 302 by an adhesive, e.g., as described above.
- the cover 310 may alternatively be formed by depositing a layer of insulator material on the device material 308 , e.g., as described above.
- the cover may have an initial cover thickness L.
- the bottom surface of the substrate 302 may be lapped to reduce its thicknesses to a final substrate thickness T sf as shown in FIG. 3E .
- the top surface of the cover 310 may be similarly lapped to reduce its thickness to a final cover thickness T ef .
- the top surface of the cover and the bottom surface of the substrate may be polished to a desired degree of smoothness.
- a top layer 312 that is made of the same material as production substrates may be added, as shown in FIG. 3F .
- the top layer 312 may also be lapped and polished to reduce the overall thickness of the PCMD.
- the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish.
- the PCMD may be processed to create structures on it, including structures that are customized by the user
- the PCMD may have sufficient resolution and accuracy to detect exposure lithography thermal effects.
- precisely located sensors e.g., 65 sensors for 300 mm wafers or 53 sensors for 200 mm wafers
- a narrow temperature range (18-28° C.
- the use of wireless wafer technology in this context allows delineation of subtle thermal responses of wafers and photoresists during exposure processes.
- exposure system designers often take great care and expense to equalize the temperature of the wafer on the exposure stage by using conditioning stations prior to delivering the wafer to the stage.
- an Integral Wafer of the type described herein lithographers can now characterize this important process and monitor the tool for proper performance.
- the flatness and thickness remain within a predetermined tolerance (e.g., thickness and flatness tolerance of no more than 5 to 10 micron variation in thickness and flatness out of 775 micron total thickness), roughly 1-2% variation in thickness and flatness.
- a predetermined tolerance e.g., thickness and flatness tolerance of no more than 5 to 10 micron variation in thickness and flatness out of 775 micron total thickness
- the PCMD may detect the thermal response to a resist application process while spinning and while actual photoresist is being applied to the surface of the PCMD.
- a PCMD may be used to measure the entire integrated process of a lithography cell, or any selected sub-sequence desired
- Embodiments of the present invention facilitate several different levels of application.
- PCMD of the type described above provide the ability to measure the thermal response of a wafer as it is processed throughout a lithography cell is believed to be unique.
- the lithography cell may include a plurality of process steps including, but not limited to Bottom Anti-Reflection Coating (BARC) or equivalent, Resist Dispense, Post Apply Bake (PAB), Pattern Transfer Exposure, Post Exposure Bake (PEB), and Develop/Rinse.
- BARC Bottom Anti-Reflection Coating
- PAB Post Apply Bake
- PEB Pattern Transfer Exposure
- PEB Post Exposure Bake
- Develop/Rinse The ability to measure the composite, complete run is believed to be unique, as well as the ability to measure several of the stations in the lithography cell.
- PCMD of the type described above also provide the ability to measure the thermal response of the lithography cell described above with a resist coated wafer so the actual process or near actual process can be measured, not just a ‘dry’ run.
- Embodiments of the present invention provide the ability to pattern the resist coated apparatus wafer allows a creative explosion of potential applications. For example, using a PCMD of the type described above temporal thermal data may be correlated with end state measurements such as optical Critical Dimension results so the process can be tuned with more precision, power and speed.
- PCMD of the type described above allow the ability to change individual or sets of process conditions within the integrated process and to measure the impact on thermal response, as well as final result. This may be extremely valuable in process tuning
- process changes may be correlated with thermal response data and defect results using a PCMD of the type described above.
- Embodiments of the present invention allow for dissection of thermal effects from other effects for a variety of process recipes as well as film integration schemes (BARC, DARC, PR thickness, Resist Apply Temp, PEB Temp, etc).
- film integration schemes BARC, DARC, PR thickness, Resist Apply Temp, PEB Temp, etc.
- the ability to measure fine temperature differences on the various stages and conditioning plates within the exposure system allow the tool to be equalized and have consistent thermal performance wafer to wafer, lot to lot, etc.
- the thermal component of the CD error budget has been modeled and empirically determined to be on the order of 1 nm per mK, depending on the model, resist, etc.
- PCMD of the type described above also allow the ability to construct special versions of the apparatus that can be used as calibration instruments, such as overlay.
- PCMD of the type described above also allow the ability to measure various stages within and exposure system for thermal optimization and the ability to use the temperature measurements to correlate and correct overlay distortion error.
Landscapes
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Public Health (AREA)
- Epidemiology (AREA)
- Environmental & Geological Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Life Sciences & Earth Sciences (AREA)
- Atmospheric Sciences (AREA)
- Toxicology (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
- Length Measuring Devices With Unspecified Measuring Means (AREA)
Abstract
An instrument comprises a substrate, a plurality of sensors distributed at positions across the substrate's surface, at least one electronic processing component on the surface, electrical conductors extending across the surface and connected to the sensors and processing component, and a cover disposed over the sensors, processing component and conductors. The cover and substrate have similar material properties to a production substrate. The cover is configured to electromagnetically shield the sensors, conductors, or processing component. The instrument has approximately the same thickness and/or flatness as the production substrate. It is emphasized that this abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
Description
- This Application is a continuation of and claims the priority benefit of U.S. patent application Ser. No. 12/034,041, filed Feb. 20, 2008, the entire contents of which are incorporated herein by reference.
- Application Ser. No. 12/034,041 is a nonprovisional of and claims the benefit of priority of commonly-assigned co-pending U.S. Provisional Patent Application No. 60/891,360, filed Feb. 23, 2007, the entire contents of which are incorporated herein by reference.
- This application claims the benefit of priority of U.S. Provisional Patent Application No. 60/891,360, filed Feb. 23, 2007, the entire contents of which are incorporated herein by reference.
- Embodiments of the present invention relate to semiconductor wafer processing, LCD display glass substrate processing, magnetic memory disc processing, and other devices fabricated from thin film processes, and, more specifically, to a system that can sense and record processing conditions and transmit data to a receiver.
- The fabrication of an integrated circuit, display or disc memory generally employs numerous processing steps. Each process step must be carefully monitored in order to provide an operational device. Throughout the imaging process, deposition and growth process, etching and masking process, etc., it is critical, for example, that temperature, gas flow, vacuum, pressure, chemical, gas or plasma composition and exposure distance be carefully controlled during each step. Careful attention to the various processing conditions involved in each step is a requirement of optimal semiconductor or thin film processes. Any deviation from optimal processing conditions may cause the ensuing integrated circuit or device to perform at a substandard level or, worse yet, fail completely.
- Within a processing chamber, processing conditions vary. The variations in processing conditions such as temperature, gas flow rate and/or gas composition greatly affect the formation and, thus, the performance of the integrated circuit. Using a substrate to measure the processing conditions that is of the same or similar material as the integrated circuit or other device provides the most accurate measure of the conditions because the material properties of the substrate is the same as the actual circuits that will be processed. Gradients and variations exist throughout the chamber for virtually all process conditions. These gradients, therefore, also exist across the surface of a substrate, as well as below and above it. In order to precisely control processing conditions at the wafer, it is critical that measurements be taken upon the wafer and the readings be available in real time to an automated control system or operator so that the optimization of the chamber processing conditions can be readily achieved. Processing conditions include any parameter used to control semiconductor or other device fabrication or any condition a manufacturer would desire to monitor.
- The PEB and PAB hotplate stations have been measured for several years with instrumented wafer apparatuses, but not with the capability to apply photoresist in any convenient or practical manner. These wafers were only required to measure temperature from the bottom of the wafer where the hotplate was, so were not designed with thinness in mind, nor were they sealed for wet environments. The standard practice is to place the instrumentation on the top surface of the wafer.
- For resist dispense step, discrete probes have been used to measure the temperature of the material as it passes through the nozzle or applicator. No wafer based metrology has existed. Resist dispense stations normally rotate at up to 5000 rpm, and the resist material could damage electronics, so the apparatus needs to be mechanically balanced, sealed, and thermally balanced. This has not existed until the Integral Wafer invention.
- To the best of the inventors' knowledge, there has never been an apparatus that measured the wafer temperature during exposure before. The exposure systems require strict flatness and thickness specifications, so a thin planar architecture is required.
- Furthermore, post processing of the wafer may induce overlay distortion effects. To the best of the inventors' knowledge there has never been a wafer-based apparatus that can measure such effects in situ.
- Some prior art methods use wafers that are not sealed and mechanically balanced for spinning. Consequently these methods are unable to make measurements at the resist application/dispense station. In addition, such methods use wafers that are not planar so exposure systems. Furthermore, previous sensor wafers are not thin enough for use at an exposure station. In addition, some prior art sensor wafers are not sealed and planar enough to enable photoresist compatibility and easy removal of the photoresist. Prior art sensor wafers typically have discrete probes and are, therefore, not sufficiently spatially resolved for many applications. In addition, such wafers do not directly measure the wafer response.
- It is within this context that embodiments of the present invention arise.
- Objects and advantages of the invention will become apparent upon reading the following detailed description and upon reference to the accompanying drawings in which:
-
FIG. 1A is a plan view of an embodiment of a process condition measuring device (PCMD) andFIG. 1B a cross-section thereof taken at section B-B ofFIG. 1A . -
FIGS. 2A-2E are a sequence of cross-sectional schematic diagrams illustrating fabrication of a PDMD according to an alternative embodiment of the present invention. -
FIGS. 3A-3F are a sequence of cross-sectional schematic diagrams illustrating fabrication of a PDMD according to an alternative embodiment of the present invention. - Although the following detailed description contains many specific details for the purposes of illustration, anyone of ordinary skill in the art will appreciate that many variations and alterations to the following details are within the scope of the invention. Accordingly, the exemplary embodiments of the invention described below are set forth without any loss of generality to, and without imposing limitations upon, the claimed invention.
- Embodiments of the present invention provide for accurate measurement of the thermal response of a wafer to the process conditions for the lithographic pattern transfer process in semiconductor manufacturing.
- Embodiments of the present invention provide for a process condition measuring device (PCMD) having approximately the same thickness and/or flatness as a standard production substrate. It is also often desirable that the PCMD have a top surface that is made of the same type of material as the production substrates. By way of non-limiting example production substrates may be semiconductor wafers, e.g., silicon wafers or reticles. Reticles are often made using a quartz substrate. As used herein, the term approximately the same thickness means that the PCMD thickness is within an acceptable thickness tolerance range for the production wafers. The thickness tolerance range for production wafers is largely dependent on the requirements of particular tools that process them. Some tools can tolerate a thickness variation of more than 50% from some specified average thickness. Other tools require a much smaller tolerance, e.g., a 20 to 25 micron variation for 12-inch (300-mm) diameter wafers that are nominally about 775 microns thick. Similarly, the term approximately the same flatness as a production wafer means that a surface of the PCMD has a flatness that is within the tolerance range for the production substrates. Again, these tolerance ranges may vary depending on the application of the substrates and the tools being used on them. However, for a substrate that undergoes a particular sequence of processes involving multiple tools, the acceptable variation in thickness or flatness is largely dependent on the tool or process having the tightest tolerance requirement.
- According to an embodiment of the present invention process condition measuring device (PCMD) is disclosed that may be delivered to a target environment, acquire a wide range of data and return to a handling system with little disruption to the target environment or the tool containing the target environment. The PCMD is designed to have similar characteristics to the substrates normally handled by the tool. The characteristics of such substrates are generally specified by industry standards. Thus, for a system designed for 300 mm silicon wafers, the PCMD has a silicon substrate and has similar physical dimensions to those of a 300 mm wafer. Components may be located within cavities in the substrate to keep the profile of the PCMD the same as, or close to that of a 300 mm wafer. Because of its dimensions and its wireless design, the PCMD may be handled by a robot as if it were a 300 mm wafer. It may undergo the process steps undergone by wafers such as etch, clean, photolithography etc. The PCMD may be configured to record process conditions such as temperature, pressure, gas flow rate radiofrequency (RF) voltage and current during processing and uploads the data when requested. Conditions during transport and storage may also be monitored and recorded.
- By way of example, the PCMD may generally include a substrate having a plurality of sensors carried by and distributed at positions across a surface of the substrate that individually make measurements the parameter at those positions. One or more electronic processing components may be carried by the substrate surface. Electrical conductors extend across the substrate surface and are connected to the sensors and electronic processing component(s). The sensors and electronic component may be positioned in cavities formed into the substrate surface. A material may fill the cavities around the sensors and electronic component(s). An example of such a PCMD, a method for its manufacture and a handling system for use with the PCMD are described in detail in U.S. Pat. No. 7,135,852 to Wayne Glenn Renkin et al., the disclosures of which are incorporated herein by reference.
- By way of example, the sensors, associated power supplies and interconnects may be implemented using a very thin flex circuit. For discrete PCMD components, one could form cavities for the flex circuit and the components and place the flex circuit and the components in the cavities. Typically the component cavities are deeper than the flex cavities. Alternatively, the interconnect lines can be made of lithographically formed thin film metal lines directly onto the surface of the wafer. In this case, for each component, there will be a two-level recessed cavity. The deeper cavity formed for component to be situated in, e.g., near center of cavity, is surrounded by shallower cavity of larger perimeter. The thin film interconnect lines are extended into the shallower part of the cavity to form bond pads. It is desirable that the component and its interconnects be recessed below surface of substrate. Wirebond interconnects or thin flex circuit interconnect (e.g. in the form of a ring) can be used to connect between pad or bump on component and pad formed from metal in shallow part of cavity. By way of example, the depth of the shallow cavity can be recessed 3 mils from the wafer surface and the metal pad width greater than 5 mils In some cases it may be desirable to passivate the metal with an oxide or nitride before depositing a cover over the components and interconnects.
- By recessing the components and interconnects the cover is disposed over a PCMD that is as flat as possible to begin with.
- Alternatively, if PCMD components such as sensors, power supplies and the like are formed using photolithography, electrical interconnects to these components may be formed directly on the wafer surface or a passivation layer formed on the wafer surface using photolithographic techniques.
- Various sensors and other components may be formed in recesses in a bottom substrate so that a top surface of the PCMD is totally flush. The flex circuit may then be covered with a thin cover over it so that the PCMD is basically the same thickness as a production substrate. For example, if a 12-inch diameter, 775 micron thick Silicon wafer is used as a bottom substrate and a 12-in Silicon wafer 50 microns thick is used as a cover. The back surface of the bottom substrate may be lapped by the same thickness as the cover (e.g., 50 microns). The top surface of the cover may also be lapped and polished to achieve the required tolerance. In some embodiments, the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish. The front surface of the cover may be polished to approximately the same degree of flatness as a production substrate. In addition, the cover may be made of a material that is compatible with a process environment for the production substrate.
- Where the sensors and other circuit components of the PCMD are formed in recesses, e.g., trenches, space between the circuit components and the trenches may be perfectly filled with a filling material, which may then be lapped so that the cover is perfectly flat.
- According to an embodiment of the invention a wafer PCMD having features in common with the one described above may be made thin enough to enter the exposure station of a lithography or other substrate processing cell. Substrate processing may include, but is not limited to lithography process steps (resist deposition, pre-bake, exposure, post bake, etching, material deposition and the like), chemical mechanical polishing (CMP), substrate cleaning processes, metrology processes (e.g., scattterometry, critical dimension scanning electron microscopy (CD-SEM) and the like), material deposition, wet or dry etching, etc. After such processing, deposited material may be removed from the surface of the PCMD so that the PCMD may be reused. To create a very low profile, the PCMD may use very thin covers of or silicon or a polymer such as polyimide. The low profile is important for both fit and function within exposure systems, affecting system access and bubble shape.
- By way of example the PCMD may be made using a production grade silicon wafer as a substrate with advanced circuitry built inside the substrate. The circuitry may be sealed with a configurable cover. For exposure lithography applications, a very thin, flat, cover with excellent thermal conductivity may be used. A variety of cover types and thicknesses, may be used, e.g., a polymer such as polyimide and thin silicon or silicon coated with a polymer such as polyimide. It is noted that it is desirable that the contact angle on the cover to be same or similar as for production wafer. Specifically, it is to be able to wet the surface of the PCMD substrate with the resist or other film in the same manner it wets the surface of a production substrate. The covers may be bonded to the substrate, sandwiching the electronics and sensors in between, and shielding the circuits from water, liquid photoresist, other environmental contaminants or electromagnetic fields. The wafer may be fabricated in clean environments, and carefully wetcleaned in SC1, SC2 and scrubbed prior to shipment to customers. Where protection from electromagnetic fields is required, the cover may be made of conductive material such as metal or doped silicon, as described in U.S. Pat. No. 7,135,852, which has been incorporated herein by reference.
- The PCMD may be made planar enough to undergo exposure in the exposure station. In addition, the wafer may be mechanically balanced and spinable to rotation rates up to about 5000 rpm. The PCMD may be sealed so it can be used in wet, or PR-on environments. In addition the PCMD may have configurable skins or covers, to optimize the PCMD for the environment in which it will be used. The device may be mechanically balanced by distributing the weight with respect to an axis of rotation of the device. This is largely a matter properly distribution the layout of the components.
- Referring to
FIG. 1A , a PCMD based on a circular wafer is shown in plan view. Only fifteen sensors 101-115 (e.g., temperature sensors) are shown for simplicity of explanation, many more usually being desired for a typical test wafer. By way of example, the sensors 101-115 may be pressure, mechanical strain, sheer strain, humidity, air flow, electrical probes, e.g., Langmuir probes for plasma processes, optical sensor, position or orientation (tilt, roll, yaw) sensors. Strips of polymer film containing electrical conductors extend between sensors attached to them and one of two half-circlepolymer film segments polymer film segment 131 positioned between the twobus segments film segment 131 may extend to anotherpolymer segment 132 that connects with anexternal center coil 133 and one ormore transceivers 134 on the top exposed surface. By way of example and without limitation, thetransceivers 134 may be used for data communication to or from the PCMD. Thetransceivers 134 may communicate using radiofrequency (RF) techniques, optical, e.g., infrared techniques.Batteries circle portions FIG. 18 of U.S. Pat. No. 7,135,852, which has been incorporated herein by reference) by the conductors in the polymer film segments within the substrate structure. The polymer utilized is preferably polyimide. - The
batteries - Referring to the cross-sectional view taken along the
polymer strip 121, shown inFIG. 1B ,cavities bottom disc 139 to contain therespective sensors polymer strip 121 and directly electrically and mechanically connected to the conductors therein without the use of bond wires. Indeed, the straight polymer strips 121-123 may be the same, as may each of the “Y” strips 125-127, which greatly simplifies manufacturing. Only a limited number of different polymer segment structures need to be made. In this embodiment, only two different sensor assemblies are used plus the electronic component assembly infilm segment 131 and thesegment 132 for thecoil 133 andLEDs 134. In each of these, the components may be attached to the polymer segments before installation as a pre-assembled unit into grooves provided in the top surface of thebottom substrate 139 for the polymer to extend between the cavities containing the sensors and other components. The sensors and other components on the individual polymer segments can even be tested and calibrated before installation. - Once all the polymer segments are installed in the
bottom substrate 139, acover 141 may be then attached to the bottom disc. Thecover 141 may have the same outside shape as thebottom substrate 139. Thecover 141 andbottom substrate 139 have similar material properties to those of a production substrate that is to be processed by a substrate processing cell. By way of example, thecover 141 may be made of silicon approximately 50 microns thick. Such silicon covers may be obtained commercially, e.g., from Disco Corporation of Tokyo, Japan. The cover may be bonded to thebottom substrate 139, e.g., using an adhesive, such as a low-viscosity silicone adhesive. Examples of such adhesives are commercially available, e.g., from General Electric of Schenectady, New York. A cover made of silicon is often desirable, e.g., for testing of immersion lithography systems. Thesubstrate 139 and cover 141 may be made of the same or different materials. In some embodiments, thesubstrate 139 or cover 141 may include a layer of photoresist or oxide or other material on an exposed upper surface thereof - The combination of
bottom substrate 139 with sensors 101-115 and associated electronic components, film segments and cover 141 form a completed PCMD. In alternative embodiments, the grooves for the film strips and segments may be formed on the bottom surface of thecover 141. A more complicated layout having many more sensors is implemented in the same manner, although there may be one or a few additional different polymer segment shapes with sensors and/or other components attached. - The sensors and other components are preferably attached to the bottom of the disc cavities, as illustrated in
FIG. 1B where thetemperature sensing chips respective cavities FIG. 1C of U.S. Pat. No. 7,135,852. Since the polymer strips and other segments cover only a small portion of the area of the resulting measuring device,bottom disc 139 and cover 141 may be firmly mechanically, thermally and electrically attached with an appropriate adhesive over nearly all of the area of the two discs, preferably more than eighty per-cent or even ninety per-cent of their common area. In this example, thebottom substrate 139 and cover 141 are circular with the same diameter. However, this particular configuration is not to be construed as a limitation on the invention. - As a result of these features, the sensors, electronic components, conductors, polymer and other elements within the disc perturb the temperatures measured across the wafer very little. Because of the protection provided the electrical elements by the structure of
FIGS. 1A and 1B , the device may be used to measure temperatures a variety of hostile environments such as in plasma, wet and plating processes, as well as for tuning a photoresist process hot plate. Of course, the instrument is not limited to these specific applications. Nor is the configuration illustrated inFIGS. 1A and 1B limited to the measurement of temperature, as sensors of other parameters that can be measured from within the structure may be substituted for the temperature sensors. And in most any application, the instrument can be inverted when used, thebottom substrate 139 and cover 141 being reversed. - To make the PCMD of
FIG. 1A-1B sufficiently thin that it has approximately the same thickness as a production wafer the backside of the wafer may be lapped by an amount sufficient to compensate for the added thickness due to thecover 141. For example, as shown inFIG. 1C , the PCMD may be based on a bottom disc having a thickness Tb. The cover adds a thickness Tc to the PCMD so that the overall thickness is T+Tc that is greater than a thickness T for a production substrate. To compensate for the additional thickness, thebottom disc 139 may be lapped by an amount TL so that the overall thickness of the PCMD is equal to T. By way of example, thebottom substrate 139 may have an initial thickness Tb=T, in which case TL=Tc. - In addition to having approximately the same thickness as a production substrate it is also often desirable for the PCMD to have approximately the same degree of global and local flatness as a production wafer. As used herein, global flatness refers to warpage of the PCMD substrate and local flatness refers to a surface profile or topography of the substrate relative to some average substrate surface. There are a number of different techniques for achieving this. In some cases, where a flex circuit is built on to of the
bottom substrate 139, it may not be possible to achieve the desired flatness by lapping the cover. Such flex circuits are often made of polyimide, which may tend to conform to voids between the circuit elements and the recesses in which they reside. A filler material may optionally be disposed in the trenches containing the circuit elements to fill such voids. To achieve a desired flatness, thebottom substrate 139 of the PCMD may be lapped and the whole apparatus turned upside down during use, as shown inFIG. 1D so that processing (e.g., resist deposition and baking) may take place on the exposed surface of thebottom substrate 139. The exposed surface of thebottom substrate 139 may be lapped so that it has the same flatness as the exposed surface of production substrates. Thecover 141 may also be lapped, but may only need to be as flat as required for a backside surface of the production substrates. Make cover flat enough to be the bottom (e.g., flat enough for chucking). - In another alternative embodiment a PCMD may have thin film sensors built directly on a wafer using thin film technology. This avoids having to form trenches and fill trenches with a filler material. An example of fabrication of such a PCMD is shown in
FIGS. 2A-2E . Fabrication starts from asuitable substrate 202 as shown inFIG. 2A . By way of example, thesubstrate 202 may be made of silicon. Sensors, power supplies interconnects may then be formed on or in thesubstrate 202. For example, as shown inFIG. 2B one ormore recesses 204 may be etched into thesubstrate 202, e.g., using conventional photolithography and etch techniques. Therecesses 204 may be lined with insulatingmaterial 206 as shown inFIG. 2C . Device material 208 (e.g., semiconductor or conductor material) may then be disposed, e.g., deposited or otherwise formed, on the remaining spaces in therecesses 204. - The
device material 208 may be covered with acover 210 as shown inFIG. 2D . By way of example, thecover 210 may be an insulating material, e.g., an oxide, such as silicon dioxide (SiO2). Thecover 210 may be attached to thesubstrate 202 using an adhesive, e.g., as described above. Alternatively, thecover 210 may be formed by depositing a layer of insulator material on thedevice material 208. Preferably, the deposition takes place at sufficiently low temperature that the circuit components made of thedevice material 208 are not damaged in the processes. To provide a surface that is made of the same material as production substrates an additionaltop layer 212 may be formed on or attached to thecover 210 as shown inFIG. 2E . By way of example, a layer of single crystal or polycrystalline silicon may be deposited of thecover 210. Alternatively, e.g., for a PCMD to be used to test processing of reticles, thetop layer 212 may be made of quartz or other reticle material. As noted above, the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish. - In an alternative embodiment a PCMD may be fabricated as depicted in schematically in
FIGS. 3A-3F . Fabrication may start with athin substrate 302, e.g., a silicon wafer, of initial thickness Tsi. By way of example and without loss of generality, Tsi may be about 500 microns (20 mils). Components such as sensors, power supplies, processors and interconnects, e.g., flex circuits, may be formed on thesubstrate 302 in a manner similar to that shown inFIGS. 3B-3D . Specifically, Take cover that's already thinned, e.g., to 380 microns and bond the cover to the top surface of the substrate covering the components and interconnects. Then lap the cover down by 125 microns (5 mils) so that the thickness of the finished device is 775 microns. In this case it's very important that if any discrete components are used, the combined thickness of the interconnect circuit and components is less than 250 microns to provide sufficient strength. - One or
more recesses 304 may be ground, photolithographically etched,or otherwise formed into thesubstrate 302, as shown inFIG. 3B . Therecesses 304 may be lined with electrically insulating and/or thermallyconductive material 306 as shown inFIG. 3C . Device material 308 (e.g., semiconductor or conductor material) may then be disposed, e.g., deposited, or attached, or otherwise formed, on the remaining spaces in therecesses 304. - The
device material 308 may be covered with acover 310 as shown inFIG. 3D . Thecover 310 may be an insulating material, e.g., an oxide, such as silicon dioxide (SiO2) attached to thesubstrate 302 by an adhesive, e.g., as described above. Thecover 310 may alternatively be formed by depositing a layer of insulator material on thedevice material 308, e.g., as described above. The cover may have an initial cover thickness L. To reduce the overall thickness of the PCMD to a desired thickness, the bottom surface of thesubstrate 302 may be lapped to reduce its thicknesses to a final substrate thickness Tsf as shown inFIG. 3E . The top surface of thecover 310 may be similarly lapped to reduce its thickness to a final cover thickness Tef. The top surface of the cover and the bottom surface of the substrate may be polished to a desired degree of smoothness. In addition, atop layer 312 that is made of the same material as production substrates may be added, as shown inFIG. 3F . Thetop layer 312 may also be lapped and polished to reduce the overall thickness of the PCMD. - As noted above, the PCMD may be subjected to thermal cycling to stabilize thickness variation before a final lap and polish.
- According to one alternative embodiment, the PCMD may be processed to create structures on it, including structures that are customized by the user
- According to another alternative embodiment the PCMD may have sufficient resolution and accuracy to detect exposure lithography thermal effects. Specifically, for exposure lithography applications, precisely located sensors (e.g., 65 sensors for 300 mm wafers or 53 sensors for 200 mm wafers) may be very tightly calibrated across a narrow temperature range (18-28° C.). This yields accuracy and resolution suitable for use with wireless wafer technology. The use of wireless wafer technology in this context allows delineation of subtle thermal responses of wafers and photoresists during exposure processes. Given the importance of temperature on the lithography process, exposure system designers often take great care and expense to equalize the temperature of the wafer on the exposure stage by using conditioning stations prior to delivering the wafer to the stage. With an Integral Wafer of the type described herein, lithographers can now characterize this important process and monitor the tool for proper performance.
- In addition it is desirable that the flatness and thickness remain within a predetermined tolerance (e.g., thickness and flatness tolerance of no more than 5 to 10 micron variation in thickness and flatness out of 775 micron total thickness), roughly 1-2% variation in thickness and flatness.
- Also want to maintain a high degree of flatness and thickness tolerance after elevated temperature (>120° C.) thermal cycling. Can do this by match thermal expansion coefficients of cover and substrate and/or use a very thin adhesive layer, less than 10 microns for 775 micron total thickness, so about 1-2% of total thickness depending on mismatch of thermal expansion coefficient of adhesive material to expansion coefficients of substrate and cover. You also want to avoid outgassing by the adhesive during thermal cycling and other processing.
- According to another embodiment the PCMD may detect the thermal response to a resist application process while spinning and while actual photoresist is being applied to the surface of the PCMD.
- Various aspects of the above embodiments may be combined so that a PCMD may be used to measure the entire integrated process of a lithography cell, or any selected sub-sequence desired
- Embodiments of the present invention, facilitate several different levels of application. For example, PCMD of the type described above provide the ability to measure the thermal response of a wafer as it is processed throughout a lithography cell is believed to be unique. The lithography cell may include a plurality of process steps including, but not limited to Bottom Anti-Reflection Coating (BARC) or equivalent, Resist Dispense, Post Apply Bake (PAB), Pattern Transfer Exposure, Post Exposure Bake (PEB), and Develop/Rinse. The ability to measure the composite, complete run is believed to be unique, as well as the ability to measure several of the stations in the lithography cell.
- PCMD of the type described above also provide the ability to measure the thermal response of the lithography cell described above with a resist coated wafer so the actual process or near actual process can be measured, not just a ‘dry’ run.
- Embodiments of the present invention provide the ability to pattern the resist coated apparatus wafer allows a creative explosion of potential applications. For example, using a PCMD of the type described above temporal thermal data may be correlated with end state measurements such as optical Critical Dimension results so the process can be tuned with more precision, power and speed.
- Furthermore PCMD of the type described above allow the ability to change individual or sets of process conditions within the integrated process and to measure the impact on thermal response, as well as final result. This may be extremely valuable in process tuning In addition process changes may be correlated with thermal response data and defect results using a PCMD of the type described above.
- Embodiments of the present invention allow for dissection of thermal effects from other effects for a variety of process recipes as well as film integration schemes (BARC, DARC, PR thickness, Resist Apply Temp, PEB Temp, etc).
- The ability to characterize the thermal behavior of the wafer during exposure would allow modelers to accurately predict overlay errors. These models could then be used to shave nm of CD error due to displacement variation. It is possible to create a correction algorithm which servos the exposure process to the real data results taken from wafer apparatus.
- The ability to measure fine temperature differences on the various stages and conditioning plates within the exposure system allow the tool to be equalized and have consistent thermal performance wafer to wafer, lot to lot, etc. The thermal component of the CD error budget has been modeled and empirically determined to be on the order of 1 nm per mK, depending on the model, resist, etc.
- PCMD of the type described above also allow the ability to construct special versions of the apparatus that can be used as calibration instruments, such as overlay.
- PCMD of the type described above also allow the ability to measure various stages within and exposure system for thermal optimization and the ability to use the temperature measurements to correlate and correct overlay distortion error.
- Test results and examples illustrating the usefulness of embodiments of the present invention are described in Appendix A and Appendix B which are included explicitly as part of the present specification and which are incorporated herein by reference. While the above is a complete description of the preferred embodiment of the present invention, it is possible to use various alternatives, modifications and equivalents. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claims, along with their full scope of equivalents. Any feature, whether preferred or not, may be combined with any other feature, whether preferred or not. In the claims that follow, the indefinite article “A”, or “An” refers to a quantity of one or more of the item following the article, except where expressly stated otherwise. The appended claims are not to be interpreted as including means-plus-function limitations, unless such a limitation is explicitly recited in a given claim using the phrase “means for.”
Claims (62)
1. An instrument for measuring a parameter, comprising: a substrate, a plurality of sensors carried by and distributed at positions across a surface of the substrate that individually measure the parameter at those positions, at least one electronic processing component carried by the substrate surface, electrical conductors connected to the plurality of sensors and said at least one electronic processing component; and
a cover that is separate and distinct from the substrate disposed over the sensors, electronic processing component and conductors, wherein the cover is configured to provide electromagnetic shielding of the sensors, conductors, or at least one electronic processing component, wherein the instrument has approximately the same thickness and/or flatness as a production substrate, wherein the sensors, electronic processing component and conductors are disposed between the cover and the substrate, wherein the cover and substrate have similar material properties to those of the production substrate that is to be processed by a substrate processing cell.
2. The instrument of claim 1 , wherein the cover and substrate are made of the same material.
3. The instrument of claim 1 , wherein the cover includes silicon.
4. The instrument of claim 1 , wherein the cover is made of doped silicon or metal.
5. The instrument of claim 1 , wherein the cover includes silicon and an insulator disposed between the cover and the substrate.
6. The instrument of claim 1 , wherein the cover has a top layer made of the same material as the production substrate that is to be processed by a substrate processing cell.
7. The instrument of claim 1 , wherein the conductors are included in a flex circuit.
8. The instrument of claim 1 , wherein the conductors are formed on a surface of the substrate.
9. The instrument of claim 1 , wherein the sensors, conductors, or at least one electronic processing component is disposed in a recess in a surface of the substrate and filler material occupies a portion of the recess not occupied by the sensors, conductors, or at least one electronic processing component.
10. The instrument of claim 1 , wherein the substrate has been lapped by a sufficient amount to compensate for the thickness of the cover.
11. The instrument of claim 1 wherein a back surface of the substrate has been polished to approximately the same degree of flatness as a production substrate.
12. The instrument of claim 1 wherein a front surface of the cover has been polished to approximately the same degree of flatness as a production substrate.
13. The instrument of claim 1 wherein the cover comprises silicon, quartz, an oxide, polymer, or a photoresist material.
14. The instrument of claim 1 wherein the cover is made of a material that is compatible with a process environment for the production substrate.
15. The instrument of claim 1 wherein a surface of the substrate or cover is made sufficiently planar enough to undergo exposure in an exposure station of a lithography cell.
16. The instrument of claim 1 wherein the instrument is mechanically balanced and spinable to rotation rates up to about 5000 rpm.
17. The instrument of claim 1 wherein the instrument is sealed so it can be used in wet, or PR-on environments.
18. The instrument of claim 1 wherein the cover is configurable to optimize the PCMD for the environment in which it will be used.
19. The instrument of claim 1 wherein the sensors are sufficient in number and spacing to provide resolution and accuracy to detect exposure lithography thermal effects.
20. The instrument of claim 1 wherein the instrument is configured to detect a thermal response to a resist application process while spinning and while actual photoresist is being applied to a surface of the substrate or cover.
21. The instrument of claim 1 wherein the one or more sensors comprise one or more pressure, mechanical strain, sheer strain, humidity, air flow, electrical probes, Langmuir probes for plasma processes, optical sensors, position or orientation (tilt, roll, yaw) sensors.
22. The instrument of claim 1 , wherein the substrate or cover has been lapped by a sufficient amount to reduce a thickness of the instrument to a desired thickness.
23. A method for measuring parameters of a substrate process, comprising, subjecting a process condition monitoring device (PCMD) to the substrate process and measuring one or more parameters with the PCMD during the substrate process, wherein the PCMD comprises a substrate, a plurality of sensors carried by and distributed at positions across a surface of the substrate that individually measure the one or more parameters at those positions, at least one electronic processing component carried by the substrate surface, electrical conductors extending across the substrate surface and connected to the plurality of sensors and said at least one electronic processing component; and
a cover disposed over the sensors, electronic processing component and conductors, wherein the instrument has approximately the same thickness and/or flatness as the production substrate, wherein the sensors, electronic processing component and conductors are disposed between the cover and the substrate, wherein the cover is separate and distinct from the substrate, wherein the cover is configured to provide electromagnetic shielding of the sensors, conductors, or at least one electronic processing component,
wherein the cover and substrate have similar material properties to those of a production substrate that is to be processed by a substrate process; and
characterizing the behavior of a production wafer in the substrate process based on measurements of the parameters made with the one or more sensors.
24. The method of claim 23 , wherein the cover and substrate are made of the same material.
25. The method of claim 23 , wherein the cover includes silicon.
26. The method of claim 23 , wherein the cover is made of doped silicon or metal.
27. The method of claim 23 , wherein the cover includes silicon and an insulator disposed between the cover and the substrate.
28. The method of claim 23 , wherein the cover has a top layer made of the same material as the production substrate that is to be processed by a substrate processing cell.
29. The method of claim 23 , wherein the conductors are included in a flex circuit.
30. The method of claim 23 , wherein the conductors are formed on a surface of the substrate.
31. The method of claim 23 , wherein the sensors, conductors, or at least one electronic processing component is disposed in a recess in a surface of the substrate and filler material occupies a portion of the recess not occupied by the sensors, conductors, or at least one electronic processing component
32. The method of claim 23 wherein subjecting the PCMD to the substrate process includes creating one or more structures on a surface of the PCMD.
33. The method of claim 23 wherein the PCMD may have sufficient resolution and accuracy to detect exposure lithography thermal effects.
34. The method of claim 33 wherein the substrate process is a lithography process.
35. The method of claim 33 wherein the sensors include one or more precisely located sensors.
36. The method of claim 35 wherein the one or more sensors comprise one or more pressure, mechanical strain, sheer strain, humidity, air flow, electrical probes, Langmuir probes for plasma processes, optical sensors, position or orientation (tilt, roll, yaw) sensors.
37. The method of claim 34 wherein subjecting the PCMD to the substrate process includes subjecting the PCMD to an entire integrated process of a lithography cell, or selected sub-sequence thereof
38. The method of claim 37 wherein characterizing the behavior of the production wafer includes measuring a thermal response of the PCMD as it is processed throughout the lithography cell.
39. The method of claim 37 , wherein the lithography cell comprises Bottom Anti-Reflection Coating (BARC) or equivalent, Resist Dispense, Post Apply Bake (PAB), Pattern Transfer Exposure, Post Exposure Bake (PEB), and Develop/Rinse processes.
40. The method of claim 23 wherein the one or more sensors are very tightly calibrated across a narrow temperature range.
41. The method of claim 23 wherein measuring the one or more parameters with the PCMD includes detecting a thermal response to a resist application process with the PCMD while spinning the PCMD and while applying photoresist to a surface of the PCMD.
42. The method of claim 23 wherein measuring the one or more parameters with the PCMD includes coating the PCMD with a resist and measuring a thermal response of the lithography cell with PCMD coated with the resist.
43. The method of claim 23 wherein characterizing the behavior of the production wafer in the substrate process includes obtaining temporal thermal data with the one or more sensors and correlating the temporal thermal data with end state measurements.
44. The method of claim 23 , further comprising, changing one or more process conditions within the substrate process and measuring an impact of the change in process conditions on thermal response of the PCMD.
45. The method of claim 44 , further comprising correlate the changes in process conditions with thermal response data and defect results using the PCMD.
46. The method of claim 23 wherein measuring the one or more parameters includes measuring one or more temperature differences on various stages and conditioning plates within an exposure system for thermal optimization.
47. The method of claim 23 wherein characterizing the behavior of a production wafer in the substrate process includes correlating and correcting an overlay distortion error.
48. The method of claim 23 wherein subject the PCMD to the substrate process comprises forming one or more layers of material on a surface of the PCMD.
49. The method of claim 48 , further comprising subjecting the PCMD to the processing, removing the one or more layers of material from the surface of the PCMD so that the PCMD may be reused.
50. The method of claim 23 , wherein the substrate or cover has been lapped by a sufficient amount to reduce a thickness of the PCMD to a desired thickness.
51. A method for fabricating a process condition measuring device (PCMD), comprising:
distributing a plurality of sensors at positions across a surface of a substrate such that the substrate carries the sensors, wherein each of the sensors individually measures one or more parameters at their respective positions,
disposing at least one electronic processing component on the substrate surface, such that the electronic component is carried by the substrate,
disposing one or more electrical conductors extending across the substrate surface such that the conductors are connected to the plurality of sensors and said at least one electronic processing component; and
disposing a cover over the sensors, electronic processing component and conductors, wherein the instrument has approximately the same thickness and/or flatness as the production substrate, wherein the sensors, electronic processing component and conductors are disposed between the cover and the substrate, wherein the cover is separate and distinct from the substrate, wherein the cover and substrate have similar material properties to those of a production substrate that is to be processed by a substrate process, wherein the cover is configured to provide electromagnetic shielding of the sensors, conductors, or at least one electronic processing component.
52. The method of claim 51 , wherein the cover and substrate are made of the same material.
53. The method of claim 51 , wherein the cover includes silicon.
54. The method of claim 51 , wherein the cover is made of doped silicon or metal.
55. The method of claim 51 , wherein the cover includes silicon and an insulator disposed between the cover and the substrate.
56. The method of claim 51 , wherein the cover has a top layer made of the same material as the production substrate that is to be processed by a substrate processing cell.
57. The method of claim 51 , wherein the conductors are included in a flex circuit.
58. The method of claim 51 , wherein the conductors are formed on a surface of the substrate.
59. The method of claim 51 , wherein the sensors, conductors, or at least one electronic processing component is disposed in a recess in a surface of the substrate and filler material occupies a portion of the recess not occupied by the sensors, conductors, or at least one electronic processing component.
60. The method of claim 51 , further comprising lapping the cover and/or substrate to reduce a thickness of the PCMD to a desired thickness.
61. The method of claim 51 , further comprising polishing a top surface of the cover to approximately the same degree of flatness as a production substrate.
62. The method of claim 51 , further comprising disposing a top layer on a top surface of the cover, wherein the top layer is made of the same material as the production substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/361,869 US20130029433A1 (en) | 2007-02-23 | 2012-01-30 | Process condition measuring device |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US89136007P | 2007-02-23 | 2007-02-23 | |
US12/034,041 US8104342B2 (en) | 2007-02-23 | 2008-02-20 | Process condition measuring device |
US13/361,869 US20130029433A1 (en) | 2007-02-23 | 2012-01-30 | Process condition measuring device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/034,041 Continuation US8104342B2 (en) | 2007-02-23 | 2008-02-20 | Process condition measuring device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130029433A1 true US20130029433A1 (en) | 2013-01-31 |
Family
ID=39710714
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/034,041 Active 2030-04-04 US8104342B2 (en) | 2007-02-23 | 2008-02-20 | Process condition measuring device |
US13/361,869 Abandoned US20130029433A1 (en) | 2007-02-23 | 2012-01-30 | Process condition measuring device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/034,041 Active 2030-04-04 US8104342B2 (en) | 2007-02-23 | 2008-02-20 | Process condition measuring device |
Country Status (3)
Country | Link |
---|---|
US (2) | US8104342B2 (en) |
JP (2) | JP2010519768A (en) |
WO (1) | WO2008103700A2 (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017089391A1 (en) * | 2015-11-25 | 2017-06-01 | Asml Netherlands B.V. | A measurement substrate and a measurement method |
WO2018077517A1 (en) * | 2016-10-28 | 2018-05-03 | Asml Netherlands B.V. | A measurement substrate, a measurement method and a measurement system |
WO2020040381A1 (en) * | 2018-08-22 | 2020-02-27 | 한국표준과학연구원 | Multi-layered resistive-thermocouple type temperature measuring wafer sensor and method for manufacturing same |
WO2020050982A1 (en) * | 2018-09-04 | 2020-03-12 | Applied Materials, Inc. | Method and apparatus for measuring wafer movement and placement using vibration data |
US10794681B2 (en) | 2018-09-04 | 2020-10-06 | Applied Materials, Inc. | Long range capacitive gap measurement in a wafer form sensor system |
US10847393B2 (en) | 2018-09-04 | 2020-11-24 | Applied Materials, Inc. | Method and apparatus for measuring process kit centering |
US11404296B2 (en) * | 2018-09-04 | 2022-08-02 | Applied Materials, Inc. | Method and apparatus for measuring placement of a substrate on a heater pedestal |
TWI780334B (en) * | 2018-06-05 | 2022-10-11 | 美商克萊譚克公司 | In-situ temperature sensing substrate, system, and method |
US11521872B2 (en) | 2018-09-04 | 2022-12-06 | Applied Materials, Inc. | Method and apparatus for measuring erosion and calibrating position for a moving process kit |
US11756815B2 (en) | 2019-10-31 | 2023-09-12 | Semes Co., Ltd. | Apparatus for and method of monitoring warpage of substrate, substrate treatment apparatus, and substrate-type sensor |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10320357B4 (en) * | 2003-05-07 | 2010-05-12 | Perkinelmer Optoelectronics Gmbh & Co.Kg | Radiation sensor, wafer, sensor array and sensor module |
US8712571B2 (en) * | 2009-08-07 | 2014-04-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for wireless transmission of diagnostic information |
JP2011192991A (en) | 2010-03-12 | 2011-09-29 | Asml Netherlands Bv | Lithographic apparatus and method |
US9625823B1 (en) * | 2010-06-17 | 2017-04-18 | Kla-Tencor Corporation | Calculation method for local film stress measurements using local film thickness values |
US10720350B2 (en) | 2010-09-28 | 2020-07-21 | Kla-Tencore Corporation | Etch-resistant coating on sensor wafers for in-situ measurement |
US9134186B2 (en) * | 2011-02-03 | 2015-09-15 | Kla-Tencor Corporation | Process condition measuring device (PCMD) and method for measuring process conditions in a workpiece processing tool configured to process production workpieces |
US8681493B2 (en) | 2011-05-10 | 2014-03-25 | Kla-Tencor Corporation | Heat shield module for substrate-like metrology device |
CN102543788A (en) * | 2011-11-29 | 2012-07-04 | 上海华力微电子有限公司 | Device for plasma detection |
US9420639B2 (en) | 2013-11-11 | 2016-08-16 | Applied Materials, Inc. | Smart device fabrication via precision patterning |
US9823121B2 (en) * | 2014-10-14 | 2017-11-21 | Kla-Tencor Corporation | Method and system for measuring radiation and temperature exposure of wafers along a fabrication process line |
US11569138B2 (en) | 2015-06-16 | 2023-01-31 | Kla Corporation | System and method for monitoring parameters of a semiconductor factory automation system |
US10083883B2 (en) * | 2016-06-20 | 2018-09-25 | Applied Materials, Inc. | Wafer processing equipment having capacitive micro sensors |
US10651095B2 (en) | 2016-08-11 | 2020-05-12 | Applied Materials, Inc. | Thermal profile monitoring wafer and methods of monitoring temperature |
US10916411B2 (en) | 2018-08-13 | 2021-02-09 | Tokyo Electron Limited | Sensor-to-sensor matching methods for chamber matching |
US11315811B2 (en) * | 2018-09-06 | 2022-04-26 | Kla Corporation | Process temperature measurement device fabrication techniques and methods of calibration and data interpolation of the same |
JP7353209B2 (en) | 2020-02-20 | 2023-09-29 | 東京エレクトロン株式会社 | dummy wafer |
EP4376050A1 (en) | 2022-11-25 | 2024-05-29 | Impedans Ltd | Shielded apparatus for ion energy analysis of plasma processes |
Family Cites Families (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4137451A (en) | 1977-12-22 | 1979-01-30 | Westinghouse Electric Corp. | Detecting circuit for a photocell pattern sensing assembly |
US4438394A (en) | 1981-04-13 | 1984-03-20 | The United States Of America As Represented By The United States Department Of Energy | Capacitively-coupled inductive sensor |
US4458202A (en) | 1981-09-17 | 1984-07-03 | Institut Vysokikh Temperatur Akademii Nauk Sssr | Device for measuring local electric conductivity of low-temperature plasma |
US5444637A (en) | 1993-09-28 | 1995-08-22 | Advanced Micro Devices, Inc. | Programmable semiconductor wafer for sensing, recording and retrieving fabrication process conditions to which the wafer is exposed |
US5989349A (en) | 1997-06-24 | 1999-11-23 | Applied Materials, Inc. | Diagnostic pedestal assembly for a semiconductor wafer processing system |
US6244121B1 (en) | 1998-03-06 | 2001-06-12 | Applied Materials, Inc. | Sensor device for non-intrusive diagnosis of a semiconductor processing system |
US6140833A (en) | 1998-11-16 | 2000-10-31 | Siemens Aktiengesellschaft | In-situ measurement method and apparatus for semiconductor processing |
US6553277B1 (en) | 1999-05-07 | 2003-04-22 | Tokyo Electron Limited | Method and apparatus for vacuum treatment |
KR20010099831A (en) | 1999-10-21 | 2001-11-09 | 롤페스 요하네스 게라투스 알베르투스 | Solid-state imaging device |
US6691068B1 (en) | 2000-08-22 | 2004-02-10 | Onwafer Technologies, Inc. | Methods and apparatus for obtaining data for process operation, optimization, monitoring, and control |
US6542835B2 (en) | 2001-03-22 | 2003-04-01 | Onwafer Technologies, Inc. | Data collection methods and apparatus |
US7960670B2 (en) | 2005-05-03 | 2011-06-14 | Kla-Tencor Corporation | Methods of and apparatuses for measuring electrical parameters of a plasma process |
JP4041797B2 (en) | 2001-06-28 | 2008-01-30 | ポラック ラボラトリーズ インコーポレイテッド | Built-in sensor device |
US6703169B2 (en) * | 2001-07-23 | 2004-03-09 | Applied Materials, Inc. | Method of preparing optically imaged high performance photomasks |
US20040003828A1 (en) * | 2002-03-21 | 2004-01-08 | Jackson David P. | Precision surface treatments using dense fluids and a plasma |
US6882143B2 (en) | 2002-04-04 | 2005-04-19 | Clymer Technologies, Llc | Inductive sensor |
US6830650B2 (en) | 2002-07-12 | 2004-12-14 | Advanced Energy Industries, Inc. | Wafer probe for measuring plasma and surface characteristics in plasma processing environments |
US20050011611A1 (en) | 2002-07-12 | 2005-01-20 | Mahoney Leonard J. | Wafer probe for measuring plasma and surface characteristics in plasma processing environments |
US6807503B2 (en) | 2002-11-04 | 2004-10-19 | Brion Technologies, Inc. | Method and apparatus for monitoring integrated circuit fabrication |
US7135852B2 (en) * | 2002-12-03 | 2006-11-14 | Sensarray Corporation | Integrated process condition sensing wafer and data analysis system |
US7151366B2 (en) | 2002-12-03 | 2006-12-19 | Sensarray Corporation | Integrated process condition sensing wafer and data analysis system |
DE10314150A1 (en) | 2003-03-28 | 2004-10-21 | Infineon Technologies Ag | Detecting environmental or process parameters in process-wafer manufacturing environment for semiconductor integrated circuit manufacture, by exposing wafer comprising sensors to manufacturing environment |
DE10320357B4 (en) | 2003-05-07 | 2010-05-12 | Perkinelmer Optoelectronics Gmbh & Co.Kg | Radiation sensor, wafer, sensor array and sensor module |
US6902646B2 (en) | 2003-08-14 | 2005-06-07 | Advanced Energy Industries, Inc. | Sensor array for measuring plasma characteristics in plasma processing environments |
US20050217796A1 (en) | 2004-03-31 | 2005-10-06 | Carter Daniel C | Techniques for packaging and encapsulating components of diagnostic plasma measurement devices |
TWI235407B (en) * | 2004-05-10 | 2005-07-01 | Mosel Vitelic Inc | Wafer and the manufacturing and reclaiming method therefor |
JP2005340291A (en) * | 2004-05-24 | 2005-12-08 | Komatsu Ltd | Substrate heat state measuring device and substrate heat state analysis control method |
US20050284570A1 (en) | 2004-06-24 | 2005-12-29 | Doran Daniel B | Diagnostic plasma measurement device having patterned sensors and features |
US7403264B2 (en) * | 2004-07-08 | 2008-07-22 | Asml Netherlands B.V. | Lithographic projection apparatus and a device manufacturing method using such lithographic projection apparatus |
TWI336823B (en) | 2004-07-10 | 2011-02-01 | Onwafer Technologies Inc | Methods of and apparatuses for maintenance, diagnosis, and optimization of processes |
US20060043063A1 (en) | 2004-09-02 | 2006-03-02 | Mahoney Leonard J | Electrically floating diagnostic plasma probe with ion property sensors |
US7482576B2 (en) | 2005-05-03 | 2009-01-27 | Kla-Tencor Corporation | Apparatuses for and methods of monitoring optical radiation parameters for substrate processing operations |
WO2007119359A1 (en) * | 2006-03-16 | 2007-10-25 | Tokyo Electron Limited | Wafer-shaped measuring apparatus and method for manufacturing same |
-
2008
- 2008-02-20 US US12/034,041 patent/US8104342B2/en active Active
- 2008-02-20 JP JP2009550983A patent/JP2010519768A/en active Pending
- 2008-02-20 WO PCT/US2008/054369 patent/WO2008103700A2/en active Application Filing
-
2012
- 2012-01-30 US US13/361,869 patent/US20130029433A1/en not_active Abandoned
-
2014
- 2014-02-21 JP JP2014031279A patent/JP5805808B2/en active Active
Cited By (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017089391A1 (en) * | 2015-11-25 | 2017-06-01 | Asml Netherlands B.V. | A measurement substrate and a measurement method |
IL259462A (en) * | 2015-11-25 | 2018-07-31 | Asml Netherlands Bv | A measurement substrate and a measurement method |
CN108604064A (en) * | 2015-11-25 | 2018-09-28 | Asml荷兰有限公司 | Measurement substrate and measurement method |
US20180340767A1 (en) * | 2015-11-25 | 2018-11-29 | Asml Netherlands B.V. | Measurement substrate and a measurement method |
TWI647773B (en) * | 2015-11-25 | 2019-01-11 | 荷蘭商Asml荷蘭公司 | Measuring substrate and measuring method |
US10508896B2 (en) | 2015-11-25 | 2019-12-17 | Asml Netherlands B.V. | Measurement substrate and a measurement method |
WO2018077517A1 (en) * | 2016-10-28 | 2018-05-03 | Asml Netherlands B.V. | A measurement substrate, a measurement method and a measurement system |
TWI658272B (en) * | 2016-10-28 | 2019-05-01 | 荷蘭商Asml荷蘭公司 | A measurement substrate, a measurement method and a measurement system |
CN109891325A (en) * | 2016-10-28 | 2019-06-14 | Asml荷兰有限公司 | Measure substrate, measurement method and measuring system |
US10451981B2 (en) | 2016-10-28 | 2019-10-22 | Asml Netherlands B.V. | Measurement substrate, a measurement method and a measurement system |
TWI780334B (en) * | 2018-06-05 | 2022-10-11 | 美商克萊譚克公司 | In-situ temperature sensing substrate, system, and method |
WO2020040381A1 (en) * | 2018-08-22 | 2020-02-27 | 한국표준과학연구원 | Multi-layered resistive-thermocouple type temperature measuring wafer sensor and method for manufacturing same |
US10794681B2 (en) | 2018-09-04 | 2020-10-06 | Applied Materials, Inc. | Long range capacitive gap measurement in a wafer form sensor system |
US10847393B2 (en) | 2018-09-04 | 2020-11-24 | Applied Materials, Inc. | Method and apparatus for measuring process kit centering |
KR20210014203A (en) * | 2018-09-04 | 2021-02-08 | 어플라이드 머티어리얼스, 인코포레이티드 | Method and apparatus for measuring wafer movement and placement using vibration data |
US11342210B2 (en) | 2018-09-04 | 2022-05-24 | Applied Materials, Inc. | Method and apparatus for measuring wafer movement and placement using vibration data |
US11387122B2 (en) | 2018-09-04 | 2022-07-12 | Applied Materials, Inc. | Method and apparatus for measuring process kit centering |
US11404296B2 (en) * | 2018-09-04 | 2022-08-02 | Applied Materials, Inc. | Method and apparatus for measuring placement of a substrate on a heater pedestal |
US20220319887A1 (en) * | 2018-09-04 | 2022-10-06 | Applied Materials, Inc. | Method and apparatus for measuring placement of a substrate on a heater pedestal |
WO2020050982A1 (en) * | 2018-09-04 | 2020-03-12 | Applied Materials, Inc. | Method and apparatus for measuring wafer movement and placement using vibration data |
US11521872B2 (en) | 2018-09-04 | 2022-12-06 | Applied Materials, Inc. | Method and apparatus for measuring erosion and calibrating position for a moving process kit |
KR102556890B1 (en) | 2018-09-04 | 2023-07-17 | 어플라이드 머티어리얼스, 인코포레이티드 | Method and Apparatus for Measuring Wafer Movement and Placement Using Vibration Data |
US11908724B2 (en) * | 2018-09-04 | 2024-02-20 | Applied Materials, Inc. | Method and apparatus for measuring placement of a substrate on a heater pedestal |
US11978647B2 (en) | 2018-09-04 | 2024-05-07 | Applied Materials, Inc. | Method and apparatus for measuring erosion and calibrating position for a moving process kit |
US11756815B2 (en) | 2019-10-31 | 2023-09-12 | Semes Co., Ltd. | Apparatus for and method of monitoring warpage of substrate, substrate treatment apparatus, and substrate-type sensor |
Also Published As
Publication number | Publication date |
---|---|
WO2008103700A2 (en) | 2008-08-28 |
US20090056441A1 (en) | 2009-03-05 |
US8104342B2 (en) | 2012-01-31 |
JP2010519768A (en) | 2010-06-03 |
JP2014123762A (en) | 2014-07-03 |
WO2008103700A3 (en) | 2008-11-20 |
JP5805808B2 (en) | 2015-11-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8104342B2 (en) | Process condition measuring device | |
US20160372353A1 (en) | Overlay and Semiconductor Process Control Using a Wafer Geometry Metric | |
US7227370B2 (en) | Semiconductor inspection apparatus and manufacturing method of semiconductor device | |
US7851233B2 (en) | E-chuck for automated clamped force adjustment and calibration | |
US8049345B2 (en) | Overlay mark | |
JP5309304B2 (en) | Method for reducing overlay error and apparatus for generating a thermal profile for a manufacturing process | |
TW202027133A (en) | Apparatus and method for aligning integrated circuit layers using multiple grating materials | |
US11366031B2 (en) | Semiconductor device and method for forming a semiconductor device | |
US6733936B1 (en) | Method for generating a swing curve and photoresist feature formed using swing curve | |
KR20230085936A (en) | Real-time bias detection and correction for electrostatic chucks | |
US20190214319A1 (en) | In-situ calibration structures and methods of use in semiconductor processing | |
KR20060022726A (en) | Substrate processing method, solid state imaging device manufacturing method, thin film device manufacturing method, and program recording medium | |
US20090224410A1 (en) | Wafer translator having a silicon core fabricated with printed circuit board manufacturing techniques | |
CN109560002A (en) | The monitoring method of silicon wafer warpage degree | |
KR100997179B1 (en) | Method of making probe and probe card | |
KR20020009365A (en) | Apparatus and Fabrication Method of Substrate Temperature Mesurement | |
TWI764376B (en) | Testing structure and manufacturing method of the same, semiconductor structure testing method using testing structure | |
US20240120242A1 (en) | Process Control Monitor Device Structure for Buried TSV Formation in IC Wafers | |
US20200135519A1 (en) | Shape-Distortion Standards for Calibrating Measurement Tools for Nominally Flat Objects | |
US7500781B1 (en) | Method and apparatus for detecting substrate temperature in a track lithography tool | |
KR100412136B1 (en) | Method for etching oxide layer of semiconductor device | |
CN118173474A (en) | Multi-physical-quantity monitoring device for wafer type semiconductor process | |
JP2002350248A (en) | Temperature measurement device and temperature measurement method using it | |
KR100828295B1 (en) | Manufacturing method of semiconductor device | |
JP2002083792A (en) | Manufacturing method for semiconductor device, and the semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |