US20120159054A1 - Flash memory device with multi-level cells and method of writing data therein - Google Patents

Flash memory device with multi-level cells and method of writing data therein Download PDF

Info

Publication number
US20120159054A1
US20120159054A1 US13/406,862 US201213406862A US2012159054A1 US 20120159054 A1 US20120159054 A1 US 20120159054A1 US 201213406862 A US201213406862 A US 201213406862A US 2012159054 A1 US2012159054 A1 US 2012159054A1
Authority
US
United States
Prior art keywords
block
data
blocks
flash memory
pages
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/406,862
Inventor
Won-Moon CHEON
Seon-Taek Kim
Chan-ik Park
Sung-Up Choi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority to US13/406,862 priority Critical patent/US20120159054A1/en
Publication of US20120159054A1 publication Critical patent/US20120159054A1/en
Priority to US13/777,816 priority patent/US8843699B2/en
Priority to US14/479,472 priority patent/US9122592B2/en
Priority to US14/840,220 priority patent/US9886202B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/0223User address space allocation, e.g. contiguous or non contiguous base addressing
    • G06F12/023Free address space management
    • G06F12/0238Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory
    • G06F12/0246Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory in block erasable memory, e.g. flash memory
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0602Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
    • G06F3/061Improving I/O performance
    • G06F3/0613Improving I/O performance in relation to throughput
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0629Configuration or reconfiguration of storage systems
    • G06F3/0631Configuration or reconfiguration of storage systems by allocating resources to storage systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0629Configuration or reconfiguration of storage systems
    • G06F3/0632Configuration or reconfiguration of storage systems by initialisation or re-initialisation of storage systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0638Organizing or formatting or addressing of data
    • G06F3/064Management of blocks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0668Interfaces specially adapted for storage systems adopting a particular infrastructure
    • G06F3/0671In-line storage system
    • G06F3/0673Single storage device
    • G06F3/0679Non-volatile semiconductor memory device, e.g. flash memory, one time programmable memory [OTP]
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/14Circuits for erasing electrically, e.g. erase voltage switching circuits
    • G11C16/16Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/10Providing a specific technical effect
    • G06F2212/1016Performance improvement
    • G06F2212/1021Hit rate improvement
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/20Employing a main memory using a specific memory technology
    • G06F2212/202Non-volatile memory
    • G06F2212/2022Flash memory
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/72Details relating to flash memory management
    • G06F2212/7202Allocation control and policies
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/72Details relating to flash memory management
    • G06F2212/7208Multiple device management, e.g. distributing data over multiple flash devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/5641Multilevel memory having cells with different number of storage levels

Definitions

  • the present invention generally relates to flash memory devices, and more particularly, the present invention relates to address mapping techniques for flash memory devices.
  • flash memory devices In an effort to increase storage capacity, flash memory devices have been developed in which each flash cell is capable of storing two or more bits. These types of multi-bit memory devices are typically referred to as “multi-level cell” or “MLC” devices. In contrast, flash memory devices storing 1-bit data per memory cell are typically referred to a “single-level cell” or “SLC” devices. When compared to SLC flash memory devices, MLC flash memory devices offer the advantage of increased storage capacity, but suffer the disadvantage of increased write times. In addition, there have been relatively recent proposals relating to hybrid NAND flash memories which selectively utilize memory cells in either MLC or SLC modes.
  • flash memory In flash memories, each unit memory cell must be in an erased state prior to programming. In addition, erase functions are typically executed in units of erase blocks or erase zones containing large quantities of memory cells. These and other characteristics of flash memory necessitate the use of a “flash translation layer” (FTL) between the flash memory and the file system of the device.
  • FTL flash translation layer
  • FTL generally functions to conceal the erase operations of the flash memory, and to emulate a storage device such as a disc drive or other mass-storage device. For example, during a write operation, the FTL functions to map physical addresses of the flash memory with logical addresses generated by the file system. In order to achieve a fast mapping operation, FTL uses an address mapping table typically composed of static random access memory (RAM).
  • RAM static random access memory
  • FTL includes log block mapping scheme.
  • log block mapping utilizes log blocks as write buffers. This address mapping function of FTL allows a host to identify flash memory as a hard disk drive (HDD) or static RAM, and to access the flash memory in the same manner as an HDD or static RAM.
  • HDD hard disk drive
  • static RAM static random access memory
  • FTL functionality relates address mapping, and one example thereof is disclosed in U.S. Pat. No. 6,381,176 entitled ‘METHOD OF DRIVING REMAPPING IN FLASH MEMORY AND FLASH MEMORY ARCHITECTURE SUITABLE THEREFOR’, which is incorporated by reference.
  • mapping schemes are generally unsuitable or inefficient for an MLC flash memory device.
  • writing speeds may not be desirable in the MLC flash memory device operable with conventional the log block mapping.
  • a method of writing data in a flash memory system forms an address mapping pattern according to a log block mapping scheme.
  • the method includes determining a writing pattern of data to be written in a log block, and allocating one of SLC and MLC blocks to the log block in accordance with the writing pattern of the data.
  • a method of writing data in an MLC flash memory system forms an address mapping pattern according to a log block mapping scheme.
  • the method includes determining a writing pattern of data to be written in the MLC flash memory, allocating one of first and second blocks to a log block for a write buffer in accordance with the writing pattern of the data.
  • a method of mapping addresses in a flash memory system forms an address mapping pattern in accordance with a log block mapping scheme.
  • the method includes including a plurality of SLC blocks in a log block, and using an MLC block for a data block corresponding to the log block.
  • a method of writing data in a flash memory system forms an address mapping pattern in accordance with a log block mapping scheme.
  • the method includes allocating at least first and second blocks to a log block, writing the data into the first block, determining a size of valid pages of the first block, copying data of the valid pages into the second block, writing the data into the second block, and determining a size of valid pages of the second block.
  • a memory system which forms an address mapping pattern on accordance with a log block mapping scheme.
  • the memory system includes a flash memory device including pluralities of SLC and MLC blocks as storage fields, and a controller which detects a writing pattern of externally supplied data and which selects a part of the SLC blocks or one of the plural MLC blocks as a log block in accordance with the detected writing pattern.
  • FIG. 1A is a block diagram illustrating a flash memory system according to an embodiment of the present invention.
  • FIG. 1B is a block diagram illustrating a system equipped with a hybrid flash memory device according to an embodiment of the present invention
  • FIG. 2A is a block diagram illustrating a layer structure of software for driving the systems shown in FIGS. 1A and 1B ;
  • FIG. 2B is a block diagram illustrating an internal organization of the flash translation layer (FTL) shown in FIG. 2A ;
  • FTL flash translation layer
  • FIG. 3 is a schematic diagram for describing the allocation of a log block according to an embodiment of the present invention.
  • FIG. 4A is a schematic diagram for describing a 1:2 mapping scheme according to an embodiment of the present invention.
  • FIG. 4B is a schematic diagram for describing a 1:N mapping scheme according to an embodiment of the present invention.
  • FIG. 5 is a flow chart for explaining the estimation of a writing pattern in accordance with an embodiment of the present invention.
  • FIG. 6 is a schematic diagram for describing a merged operation in a random-writing pattern
  • FIG. 7 is a schematic diagram for describing a merged operation in a sequential-writing pattern
  • FIG. 8 is a block diagram of a flash memory system according to another embodiment of the present invention.
  • FIG. 9 is a schematic diagram for describing a page structure of the MLC block shown in FIG. 8 ;
  • FIG. 10 is a schematic diagram for describing the allocation of a log block in the flash memory device of FIG. 8 ;
  • FIG. 11A is a schematic diagram for describing a 1:2 mapping scheme according to another embodiment of the present invention.
  • FIG. 11B is a schematic diagram for describing a 1:N mapping scheme according to another embodiment of the present invention.
  • FIG. 12 is a schematic diagram for describing a merged operation in a random-writing pattern
  • FIG. 13 is a schematic diagram for describing a merged operation in a sequential-writing pattern.
  • FIGS. 14A and 14B are schematic diagrams for describing operating a log block in accordance with embodiments of the present invention.
  • FIG. 1A is a block diagram illustrating a flash memory system which includes an SLC block and an MLC block according to an embodiment of the present invention.
  • the system includes a central processing unit (CPU) 10 , a random access memory (RAM) 20 , a system bus 30 , and a flash memory device 40 .
  • the flash memory device 40 includes a controller 41 which interfaces with the bus system 30 , an SLC block 42 , and an MLC block 43 .
  • a log block mapping scheme is formed by the CPU 10 , the RAM 20 , and the flash memory device 40 .
  • An FTL (flash translation layer) that maps logical addresses present on the bus system 30 to physical addresses of the SLC block 42 and MLC block 43 may be constituted by the flash memory controller 41 of the flash memory device 40 .
  • FIG. 1B is a block diagram illustrating a system equipped with a hybrid NAND flash memory block according to another embodiment of the present invention.
  • the system includes a central processing unit (CPU) 10 , a random access memory (RAM) 20 , a system bus 30 , and a flash memory device 50 .
  • the flash memory device 50 includes a controller 51 which interfaces with the bus system 30 , and a hybrid NAND flash memory 50 which includes memory cells usable as either SLC cells or MLC cells. That is, the hybrid flash memory 50 may be operable in an SLC mode which is capable of conducting relatively fast writing and reading operations, or in an MLC mode which is capable of larger quantities of data but at lower operating speeds.
  • an FTL that maps logical addresses present on the bus system 30 to physical addresses of the hybrid NAND memory 52 may be constituted by the flash memory controller 51 .
  • FIG. 2A is a block diagram illustrating an FTL software structure for driving the systems shown in FIGS. 1A and 1B .
  • the FTL 120 conducts address translation for writing and reading operations in the flash memory 130 with parameters of logical addresses (e.g., sector addresses and the number of sectors) transferred from an application software 100 and layers of a file system 110 .
  • the FTL 100 forms a mapping table for mapping physical addresses of the flash memory in correspondence with logical addresses.
  • FIG. 2B is a block diagram illustrating an internal organization of the FTL 120 shown in FIG. 2A .
  • the FTL 120 in accordance with an embodiment of the present invention adopts a log block mapping scheme and includes a block mapping table 121 and a log block page mapping table 122 .
  • the log block mapping scheme basically maintains the block mapping table in response to requests for reading and writing from the file system 110 .
  • the page mapping table 32 is formed restrictive to a log block used for a write buffer.
  • data are written into a log block without just updating a block when there is a need of overwriting in compliance with a request for writing.
  • the data written in the log lock, in need of an unused log block are put into a merged operation with erasing the corresponding log block.
  • blocks of the flash memory device include a log block 200 , and a data block 210 into which buffering data are copied from the log block 200 by way of a merged operation.
  • the block assigned to the log block 200 is a block for the write buffer temporarily storing data input by a request for writing data into the data block 210 .
  • the blocks allocated to the log block 200 include SLC blocks 201 and 202 .
  • the FTL allocates the SLC blocks 201 and 202 to the log block 200 if an offset value of a page with the logical address is not 0, i.e., a random-writing pattern (out-place order).
  • two SLC blocks forms a unit. This feature of allocation derives from the characteristics of a flash memory device which is erasable in units of blocks and readable in the units of pages.
  • the FTL allocates a single MLC block 203 to the log block.
  • the MLC block 203 allocated to the log block may be swapped with a data block without data copy or erasure after a sequential data storage operation.
  • the data block 210 is allocated with MLC blocks by means of the sequence of FTL.
  • the log block is assigned with the SLC blocks in the random-writing pattern (out-space order) while with the MLC block in the pattern of in-place order, so that a buffering speed is enhanced, providing all functions for large-capacity storage.
  • the log block allocation data writing speed is enhanced by means of the log block operable in faster writing and reading operations relative to the MLC mode. Further, the block allocation scheme selecting the SLC or MLC block for the log block in accordance with writing pattern (randomly or sequentially) provides the log block mapping technique optimized to each writing pattern.
  • FIGS. 4A and 4B schematically show embodiments of mapping physical blocks corresponding to a single logical block in accordance with embodiments of the present invention.
  • FIGS. 4A and 4B there are illustrated an organization of the physical blocks allocated to the logical block by means of the log block mapping scheme.
  • FIG. 4A illustrates a 1:2 mapping scheme by which two SLC blocks are allocated to a log block 220 , for one logical block, and an MLC block 231 is allocated to a data block.
  • the two SLC blocks are assigned to the log block 220 for one logical block and writing data are buffered to the SLC blocks assigned to the log block 220 . If all pages of the SLC blocks are filled up by the buffering operation to the log block 220 , data programmed in the two SLC blocks are copied into their corresponding data block 231 .
  • FIG. 4B is a schematic diagram illustrating a 1:N mapping scheme by which at least two or more SLC blocks and one MLC block are allocated to a log block corresponding to one logical block.
  • one logical block is assigned with a plurality of SLC blocks 241 and 242 and one MLC block 243 .
  • the log blocks may be correspondent with a single one of the data block 251 .
  • a data buffering operation is accomplished such that the SLC blocks 241 and 242 are assigned to the log block 240 in the random-writing mode while the MLC block 243 is assigned to the log block 240 in the sequential-writing mode.
  • mapping protocol for physical blocks corresponding to a logical block, it is possible to organize a mapping table with optimum performance for each of the random and sequential writing modes.
  • FIG. 5 is a flow chart for explaining a procedure of estimating a writing pattern in accordance with an embodiment of the present invention.
  • the procedure is a pattern analyzing algorithm carried out by the FTL for determining the random and sequential writing patterns. If there is a request for writing from the file system, the FTL determines a writing pattern of input data with reference to logical addresses LBN provided thereto. In particular, a pattern of a writing operation requested is determined by analyzing a pattern of page allocation on the log block.
  • the FTL begins to analyze a pattern of the writing operation. A determination is made as to whether a page input according to the request for writing is a first page (S 10 ). If an input page is the first page, an offset value of the page is determined in accordance with whether an address of the page requested for writing is a start page address “0” (S 20 ). If an input page is not the first one, or if the start page address is “0”, a determination is made as to whether the input page is successive to the previous page (S 30 ).
  • start page address is not “0”
  • a mode is entered for a pattern of out-space order which randomly writes data in pages (S 40 ). If the start page address is “0”, an offset value of the page requested for writing is 0, and if the page requested for writing is the first page with an offset value of 0 and successive to the next requested pages, it may be regarded as being operable in the sequential-writing pattern (in-space order) (S 50 ). However, when the page requested for writing is not successive to the next requested pages even with the offset value of “0”, it is regarded as being operable in a random-writing pattern (out-space order) (S 60 ).
  • the step S 30 is not restrictive to a page size unit. Namely, the procedure shown in FIG. 5 is correspondent with a case where the minimum unit of the page requested for writing is one page unit, that is, 2K bytes. However, when the minimum unit of the page requested for writing is correspondent with a plurality of pages (e.g., 2K bytes ⁇ 4) in accordance with trends of large storage capacity, the step S 30 is determined in consideration of such a unit.
  • page allocation on the log block means the random-writing pattern when an offset value of the page requested for writing is not 0, the number of cycles for copying pages increases during a merged operation succeeding hereinafter.
  • a time for writing data can be shortened by allocating the SLC blocks to the log block. If the pages requested for writing are successive in order, it is the sequential-writing pattern (i.e., in-space order).
  • the log block is assigned with the MLC block and then the allocated log block is swapped with the data block in the merged operation to be carried out later.
  • FIG. 6 is a schematic diagram illustrating the merged operation in a random-writing pattern after SLC block 311 and 312 of SLC 1 +SLC 2 are allocated to a log block 310 .
  • Data programmed in the log block 310 operating as a write buffer are copied into a data block 320 in accordance with information of a mapping table. If data buffered in the log block 310 is overwritten data, only valid data finally updated are copied into the data block 320 . However, the previous data except the latest page data among data programmed in the same log page are invalid data which are excluded from the merged operation. Therefore, it is possible to enhance a writing speed by assisting a rapid buffering operation through allocating the SLC blocks to the log block in the condition with repetitive overwriting operations.
  • FIG. 7 is a schematic diagram illustrating the merged operation when there is a request for writing in a sequential-writing pattern (in-place order).
  • an MLC block is allocated to a log block 330 .
  • data requested for writing are sequentially programmed (or written) into the MLC block 330 assigned to the log block 330 for the write buffer.
  • data of the log block 330 are used to swap block mapping information into the data block without a copy operation to the data block.
  • the swapping operation it is permissible to skip a merged operation for copying data into the data block from the log block and an erasing operation proceeding thereafter.
  • the merged operation by swapping is capable of minimizing a time consumed therefor.
  • the aforementioned embodiment is described with respect to a flash memory device including SLC and MLC blocks, and a system including such a flash memory device.
  • the log block for a write buffer is allocated with the SLC blocks operable in high-frequency reading and writing functions.
  • the flash memory device or system is able to reduce a cost for the merged operation by using the SLC block, which is operable in a high frequency relative to the MLC block, as the log block for a write buffer.
  • the swapping operation without page copy and erasure makes it possible to conduct the merged operation and hence to allocate the MLC block with the log block for a write buffer. It is preferred to allocate the data block with the MLC blocks in order to assure maximum storage capacity. According to the allocation with the data block and the log block for a write buffer, the embodiment of the present invention offers an effective writing operation in the flash memory device capable of storing multi-bit data and including an SLC memory cell array.
  • FIG. 8 is a block diagram of a system according to another embodiment of the present invention.
  • the system includes a central processing unit (CPU) 400 , a random access memory (RAM) 4100 , a system bus 420 , and a flash memory device 430 .
  • the flash memory device 430 includes a controller 431 which interfaces with the bus system 420 , and a MLC NAND flash memory 4320
  • the central processing unit 400 the RAM 410 , and a system bus 420 , a file system and an application program request the flash memory device 430 to conduct a writing operation and the FTL organizes an address mapping table for the flash memory device 430 .
  • the flash memory device 430 is a NAND flash memory including only an MLC array 432 .
  • it is not possible to form a log block with SLC blocks that are operable in a higher frequency relative to the MLC block.
  • a reduction of buffering speed is expected to a log block for the writing operation.
  • it is able to accomplish a high-frequency buffering operation even with allocating the MLC blocks to the log block. This effect arises from the log block mapping scheme, renewing a page allocation mode for the log block, although the MLC blocks are allocated to the log block.
  • the page allocation scheme for the log block will be described with reference to the accompanying figures.
  • FIG. 9 is a schematic diagram illustrating a structure of page allocation in the MLC block.
  • the MLC block includes fast pages operable in relatively shorter programming and reading times. Further, the MLC block also includes slow pages operable in relatively shorter programming time and reading times. The fast and slow pages are alternately arranged in the MLC block. This differential arrangement with the fast and slow pages is involved in the presence of MSB (most significant bit) and LSB (least significant bit) pages generally required of relatively long periods for writing and reading operations. For instance, in programming data in a single memory cell, it is known such that if a time for programming data into an LSB page is about 200 ⁇ s, a time for programming data into an MSB page is 800 ⁇ 1000 ⁇ s. Therefore, a page structure of the flash memory device in which an MSB is programmed next to an LSB may be represented as shown in FIG. 9 .
  • an LSB page is first written prior to an MSB page.
  • the even-numbered pages (0, 2, 4, and 6) are assigned to the fast pages and the odd-numbered pages are assigned to the slow pages (1, 3, 5, and 7), it will not be restrictive hereto in the pattern of assignment by the embodiment of the present invention.
  • an MLC block assigned only with fast pages as being effective in storing data is referred to as a fast-half MLC block (FH MLC block).
  • FIG. 10 is a schematic diagram for describing the allocation of a log block in the flash memory device including the MLC block only.
  • a log block 500 is composed plural FH MLC blocks 501 ⁇ 503 which use the fast pages and a data block 510 is composed of MLC blocks which use all of the fast and slow pages.
  • the log block 500 is organized such that a pair of the FH MLC blocks (e.g., 501 ) makes up a unit.
  • the MLC blocks using the fast pages may be allocated to one data block with each unit by two thereof. This is because the MLC blocks only with the fast pages use their half spaces, for data storage, relative to those using all of pages.
  • the data block 510 is allocated with MLC blocks simultaneously using the fast and slow pages. Data buffered in the log block 500 are copied into the MLC blocks of the data block 510 by way of a merged operation.
  • Such an organization with the MLC blocks enables even a flash memory device, which supports operations only with MLCs, to be operable in fast writing operations.
  • FIGS. 11A and 11B are schematic diagrams illustrating structures of the log and data blocks corresponding to a single logical block under the block allocation scheme shown in FIG. 10 .
  • the single logical block is allocated with the log block by two KH MLC blocks 521 and 522 and with the data block by an MLC block 523 .
  • Fast pages included in the two FH MLC blocks 521 and 533 are correspondent to the data storage capacity of one MLC block.
  • This allocation protocol is preferred as a mapping scheme suitable for the case where a writing pattern requested from a file system is ascertained as a random-writing pattern (i.e., out-place order), which is referred to as a 1:2 mapping scheme.
  • one logical block is allocated with a log block of fast blocks 531 , 532 , and 533 each of which is composed of two FH MLC blocks. Further, a data block is allocated with one MLC block 534 .
  • This allocation protocol is referred to as a 1:N mapping scheme.
  • N denotes the number of blocks summing up the log and data blocks.
  • FIG. 12 is a schematic diagram illustrating a merged operation in the random-writing pattern. Analysis for confirming the ransom and sequential-writing patterns complies with the algorithm aforementioned in conjunction with FIG. 5 .
  • the FTL estimates a current writing pattern is in the out-place order (i.e., the random-writing pattern)
  • a log block 600 is allocated with fast pages of the FH MLC block.
  • Data recorded in fast pages of the log block 600 are copied into fast and slow pages of a data block 610 during the merged operation.
  • Page data requested for writing are written into fast pages (hatch-marked pages in FIG. 12 ) of the FH MLC blocks 601 and 602 of the log block 600 .
  • Slow pages are excluded from the log block as a write buffer.
  • data of valid data among page data written in the fast pages, are only copied into the data block 610 allocated thereto.
  • the valid page data provided from the fast pages of the log block are sequentially programmed into the fast and slow pages of the data block 610 in a general MLC programming sequence.
  • FIG. 13 is a schematic diagram for describing a merged operation in the sequential-writing pattern.
  • the log block 600 is allocated with an MLC block using all of fast and slow pages, not an FH MLC block just using fast pages. Further, after completely writing data in the log block of the MLC block 601 , the MLC block 601 is swapped into the data block from the log block in mapping information.
  • FIGS. 14A and 14B are schematic diagrams sequentially illustrating features of operating the log block, minimizing the number of merged operations from the log block into the data block. In particular, the number of merged operation cycles may be minimized in repeatedly allocating a specific page to the log block. The manner of operating the log block will be described through steps (1) ⁇ (4) with reference to FIGS. 14A and 14B .
  • Step (1) is relevant to an operation of the write buffer to a FH MLC block B 1 . If a request for writing from the file system is generated in the sequence of pages 0 ⁇ 1 ⁇ 0 ⁇ 1, this means that a current writing mode is the random-writing pattern. Thus, the log block is allocated with two FH MLC blocks. In a case of writing pattern with frequent over-writings, only the two pages (e.g., the pages 4 and 6) updated last are regarded as being valid. If the fast pages 0, 2, 4, and 6 of the block B 1 are all used for the allocation, it counts the number of valid pages. If the number of valid pages is less than a half of the used page number, the valid pages may be identified as a pattern with frequent over-writings.
  • step (2) Being identified as a frequently overwriting pattern, only the valid patterns of the FH MLC block B 1 are copied into an FH MLC block B 2 . This operation is carried out in step (2).
  • step (3) the log block is formed by using only fast pages to pages (0 and 2) into which valid data are copied from the previous FH MLC block B 1 in the FH MLC block B 2 .
  • block allocation of the FH MLC block B 2 proceeds in the sequence of page 1->page 1->page 1, it accounts the number of pages from the time of filling the fast pages and the pages may be identified as being in the overwriting pattern.
  • only the valid page data are copied into the FH MLC block B 1 .
  • step (4) Such a data transfer operation with valid page data between the log blocks continues until the number of valid pages are filled up to make it impossible therebetween.
  • the aforementioned mode of operating the log blocks for write buffers may be a called ping-pong log block operation scheme.
  • This ping-pong log block operation scheme is useful for frequent overwriting operations, e.g., updating cluster allocation information (FAT), directory entry, or data base file in a file system.
  • FAT cluster allocation information
  • directory entry e.g., e.g., e.g., a directory entry
  • data base file e.g., data base file system.
  • the ping-pong log block operation scheme according to the embodiment of the present invention is able to substantially reduce the number of page copying and erasing cycles, greatly improving the writing performance.
  • the log block mapping and operation scheme according to embodiments of the present invention is advantageous to enhance a speed in writing data in a flash memory system using multi-level cells.
  • embodiments of the present invention provide a flash memory device or system, which employs an MLC array, with an advanced mapping and managing schemes for log blocks as write buffers.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Human Computer Interaction (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Read Only Memory (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Information Retrieval, Db Structures And Fs Structures Therefor (AREA)

Abstract

In one aspect, a method of writing data in a flash memory system is provided. The flash memory system forms an address mapping pattern according to a log block mapping scheme. The method includes determining a writing pattern of data to be written in a log block, and allocating one of SLC and MLC blocks to the log block in accordance with the writing pattern of the data.

Description

  • This is a continuation of application Ser. No. 13/110,572, filed May 18, 2011, which is a continuation of application Ser. No. 11/702,573, filed Feb. 6, 2007, now U.S. Pat. No. 7,970,981, issued Jun. 28, 2011, which claims of priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2006-0105692, filed Oct. 30, 2006, the entire contents of which are hereby incorporated by reference.
  • BACKGROUND
  • The present invention generally relates to flash memory devices, and more particularly, the present invention relates to address mapping techniques for flash memory devices.
  • In an effort to increase storage capacity, flash memory devices have been developed in which each flash cell is capable of storing two or more bits. These types of multi-bit memory devices are typically referred to as “multi-level cell” or “MLC” devices. In contrast, flash memory devices storing 1-bit data per memory cell are typically referred to a “single-level cell” or “SLC” devices. When compared to SLC flash memory devices, MLC flash memory devices offer the advantage of increased storage capacity, but suffer the disadvantage of increased write times. In addition, there have been relatively recent proposals relating to hybrid NAND flash memories which selectively utilize memory cells in either MLC or SLC modes.
  • In flash memories, each unit memory cell must be in an erased state prior to programming. In addition, erase functions are typically executed in units of erase blocks or erase zones containing large quantities of memory cells. These and other characteristics of flash memory necessitate the use of a “flash translation layer” (FTL) between the flash memory and the file system of the device. FTL generally functions to conceal the erase operations of the flash memory, and to emulate a storage device such as a disc drive or other mass-storage device. For example, during a write operation, the FTL functions to map physical addresses of the flash memory with logical addresses generated by the file system. In order to achieve a fast mapping operation, FTL uses an address mapping table typically composed of static random access memory (RAM).
  • One type of FTL includes log block mapping scheme. Generally, log block mapping utilizes log blocks as write buffers. This address mapping function of FTL allows a host to identify flash memory as a hard disk drive (HDD) or static RAM, and to access the flash memory in the same manner as an HDD or static RAM.
  • As suggested above, one important aspect of FTL functionality relates address mapping, and one example thereof is disclosed in U.S. Pat. No. 6,381,176 entitled ‘METHOD OF DRIVING REMAPPING IN FLASH MEMORY AND FLASH MEMORY ARCHITECTURE SUITABLE THEREFOR’, which is incorporated by reference.
  • Conventionally mapping schemes, however, are generally unsuitable or inefficient for an MLC flash memory device. In particular, writing speeds may not be desirable in the MLC flash memory device operable with conventional the log block mapping.
  • SUMMARY OF THE INVENTION
  • According to an aspect of the present invention, a method of writing data in a flash memory system is provided. The flash memory system forms an address mapping pattern according to a log block mapping scheme. The method includes determining a writing pattern of data to be written in a log block, and allocating one of SLC and MLC blocks to the log block in accordance with the writing pattern of the data.
  • According to another aspect of the present invention, a method of writing data in an MLC flash memory system is provided. The flash memory system forms an address mapping pattern according to a log block mapping scheme. The method includes determining a writing pattern of data to be written in the MLC flash memory, allocating one of first and second blocks to a log block for a write buffer in accordance with the writing pattern of the data.
  • According to still another aspect of the present invention, a method of mapping addresses in a flash memory system is provided. The flash memory system forms an address mapping pattern in accordance with a log block mapping scheme. The method includes including a plurality of SLC blocks in a log block, and using an MLC block for a data block corresponding to the log block.
  • According to yet another aspect of the present invention, a method of writing data in a flash memory system is provided. The flash memory system forms an address mapping pattern in accordance with a log block mapping scheme. The method includes allocating at least first and second blocks to a log block, writing the data into the first block, determining a size of valid pages of the first block, copying data of the valid pages into the second block, writing the data into the second block, and determining a size of valid pages of the second block.
  • According to another aspect of the present invention, a memory system is provided which forms an address mapping pattern on accordance with a log block mapping scheme. The memory system includes a flash memory device including pluralities of SLC and MLC blocks as storage fields, and a controller which detects a writing pattern of externally supplied data and which selects a part of the SLC blocks or one of the plural MLC blocks as a log block in accordance with the detected writing pattern.
  • BRIEF DESCRIPTION OF THE FIGURES
  • Non-limiting and non-exhaustive embodiments of the present invention will be described with reference to the accompanying figures, wherein like reference numerals refer to like parts throughout the various figures unless otherwise specified. In the figures:
  • FIG. 1A is a block diagram illustrating a flash memory system according to an embodiment of the present invention;
  • FIG. 1B is a block diagram illustrating a system equipped with a hybrid flash memory device according to an embodiment of the present invention;
  • FIG. 2A is a block diagram illustrating a layer structure of software for driving the systems shown in FIGS. 1A and 1B;
  • FIG. 2B is a block diagram illustrating an internal organization of the flash translation layer (FTL) shown in FIG. 2A;
  • FIG. 3 is a schematic diagram for describing the allocation of a log block according to an embodiment of the present invention;
  • FIG. 4A is a schematic diagram for describing a 1:2 mapping scheme according to an embodiment of the present invention;
  • FIG. 4B is a schematic diagram for describing a 1:N mapping scheme according to an embodiment of the present invention;
  • FIG. 5 is a flow chart for explaining the estimation of a writing pattern in accordance with an embodiment of the present invention;
  • FIG. 6 is a schematic diagram for describing a merged operation in a random-writing pattern;
  • FIG. 7 is a schematic diagram for describing a merged operation in a sequential-writing pattern;
  • FIG. 8 is a block diagram of a flash memory system according to another embodiment of the present invention;
  • FIG. 9 is a schematic diagram for describing a page structure of the MLC block shown in FIG. 8;
  • FIG. 10 is a schematic diagram for describing the allocation of a log block in the flash memory device of FIG. 8;
  • FIG. 11A is a schematic diagram for describing a 1:2 mapping scheme according to another embodiment of the present invention;
  • FIG. 11B is a schematic diagram for describing a 1:N mapping scheme according to another embodiment of the present invention;
  • FIG. 12 is a schematic diagram for describing a merged operation in a random-writing pattern;
  • FIG. 13 is a schematic diagram for describing a merged operation in a sequential-writing pattern; and
  • FIGS. 14A and 14B are schematic diagrams for describing operating a log block in accordance with embodiments of the present invention.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • Preferred embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be constructed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Like reference numerals refer to like elements throughout the accompanying figures.
  • FIG. 1A is a block diagram illustrating a flash memory system which includes an SLC block and an MLC block according to an embodiment of the present invention. As shown, the system includes a central processing unit (CPU) 10, a random access memory (RAM) 20, a system bus 30, and a flash memory device 40. The flash memory device 40 includes a controller 41 which interfaces with the bus system 30, an SLC block 42, and an MLC block 43.
  • A log block mapping scheme is formed by the CPU 10, the RAM 20, and the flash memory device 40. An FTL (flash translation layer) that maps logical addresses present on the bus system 30 to physical addresses of the SLC block 42 and MLC block 43 may be constituted by the flash memory controller 41 of the flash memory device 40.
  • FIG. 1B is a block diagram illustrating a system equipped with a hybrid NAND flash memory block according to another embodiment of the present invention. In this example, the system includes a central processing unit (CPU) 10, a random access memory (RAM) 20, a system bus 30, and a flash memory device 50. Here, the flash memory device 50 includes a controller 51 which interfaces with the bus system 30, and a hybrid NAND flash memory 50 which includes memory cells usable as either SLC cells or MLC cells. That is, the hybrid flash memory 50 may be operable in an SLC mode which is capable of conducting relatively fast writing and reading operations, or in an MLC mode which is capable of larger quantities of data but at lower operating speeds. Like the embodiment of FIG. 1A, an FTL that maps logical addresses present on the bus system 30 to physical addresses of the hybrid NAND memory 52 may be constituted by the flash memory controller 51.
  • FIG. 2A is a block diagram illustrating an FTL software structure for driving the systems shown in FIGS. 1A and 1B. Referring to FIG. 2A, the FTL 120 conducts address translation for writing and reading operations in the flash memory 130 with parameters of logical addresses (e.g., sector addresses and the number of sectors) transferred from an application software 100 and layers of a file system 110. The FTL 100 forms a mapping table for mapping physical addresses of the flash memory in correspondence with logical addresses.
  • FIG. 2B is a block diagram illustrating an internal organization of the FTL 120 shown in FIG. 2A. The FTL 120 in accordance with an embodiment of the present invention adopts a log block mapping scheme and includes a block mapping table 121 and a log block page mapping table 122. The log block mapping scheme basically maintains the block mapping table in response to requests for reading and writing from the file system 110. Further, the page mapping table 32 is formed restrictive to a log block used for a write buffer. According to the log block mapping scheme, data are written into a log block without just updating a block when there is a need of overwriting in compliance with a request for writing. The data written in the log lock, in need of an unused log block, are put into a merged operation with erasing the corresponding log block.
  • Referring to FIG. 3, blocks of the flash memory device include a log block 200, and a data block 210 into which buffering data are copied from the log block 200 by way of a merged operation.
  • The block assigned to the log block 200 is a block for the write buffer temporarily storing data input by a request for writing data into the data block 210. The blocks allocated to the log block 200 include SLC blocks 201 and 202. In further detail, the FTL allocates the SLC blocks 201 and 202 to the log block 200 if an offset value of a page with the logical address is not 0, i.e., a random-writing pattern (out-place order). In order to allocate the SLC blocks 201 and 202 to the log block 200, two SLC blocks forms a unit. This feature of allocation derives from the characteristics of a flash memory device which is erasable in units of blocks and readable in the units of pages. According to the aforementioned organization, it is possible to conduct a fast buffering operation because a time for writing data in the SLC block is shorter than that in the MLC block. Otherwise, when a request for writing from the file system 110 is determined as a pattern of in-place order. The FTL allocates a single MLC block 203 to the log block. In the in-place order pattern, the MLC block 203 allocated to the log block may be swapped with a data block without data copy or erasure after a sequential data storage operation.
  • The data block 210 is allocated with MLC blocks by means of the sequence of FTL. The log block is assigned with the SLC blocks in the random-writing pattern (out-space order) while with the MLC block in the pattern of in-place order, so that a buffering speed is enhanced, providing all functions for large-capacity storage.
  • According to the log block allocation, data writing speed is enhanced by means of the log block operable in faster writing and reading operations relative to the MLC mode. Further, the block allocation scheme selecting the SLC or MLC block for the log block in accordance with writing pattern (randomly or sequentially) provides the log block mapping technique optimized to each writing pattern.
  • FIGS. 4A and 4B schematically show embodiments of mapping physical blocks corresponding to a single logical block in accordance with embodiments of the present invention. In FIGS. 4A and 4B, there are illustrated an organization of the physical blocks allocated to the logical block by means of the log block mapping scheme.
  • FIG. 4A illustrates a 1:2 mapping scheme by which two SLC blocks are allocated to a log block 220, for one logical block, and an MLC block 231 is allocated to a data block. Referring to FIG. 4A, the two SLC blocks are assigned to the log block 220 for one logical block and writing data are buffered to the SLC blocks assigned to the log block 220. If all pages of the SLC blocks are filled up by the buffering operation to the log block 220, data programmed in the two SLC blocks are copied into their corresponding data block 231.
  • FIG. 4B is a schematic diagram illustrating a 1:N mapping scheme by which at least two or more SLC blocks and one MLC block are allocated to a log block corresponding to one logical block. Referring to FIG. 4B, one logical block is assigned with a plurality of SLC blocks 241 and 242 and one MLC block 243. The log blocks may be correspondent with a single one of the data block 251. A data buffering operation is accomplished such that the SLC blocks 241 and 242 are assigned to the log block 240 in the random-writing mode while the MLC block 243 is assigned to the log block 240 in the sequential-writing mode.
  • Through the mapping protocol for physical blocks corresponding to a logical block, it is possible to organize a mapping table with optimum performance for each of the random and sequential writing modes.
  • FIG. 5 is a flow chart for explaining a procedure of estimating a writing pattern in accordance with an embodiment of the present invention. The procedure is a pattern analyzing algorithm carried out by the FTL for determining the random and sequential writing patterns. If there is a request for writing from the file system, the FTL determines a writing pattern of input data with reference to logical addresses LBN provided thereto. In particular, a pattern of a writing operation requested is determined by analyzing a pattern of page allocation on the log block.
  • If a request for writing is transferred from the file system 110, the FTL begins to analyze a pattern of the writing operation. A determination is made as to whether a page input according to the request for writing is a first page (S10). If an input page is the first page, an offset value of the page is determined in accordance with whether an address of the page requested for writing is a start page address “0” (S20). If an input page is not the first one, or if the start page address is “0”, a determination is made as to whether the input page is successive to the previous page (S30).
  • If the start page address is not “0”, a mode is entered for a pattern of out-space order which randomly writes data in pages (S40). If the start page address is “0”, an offset value of the page requested for writing is 0, and if the page requested for writing is the first page with an offset value of 0 and successive to the next requested pages, it may be regarded as being operable in the sequential-writing pattern (in-space order) (S50). However, when the page requested for writing is not successive to the next requested pages even with the offset value of “0”, it is regarded as being operable in a random-writing pattern (out-space order) (S60).
  • Here, the step S30 is not restrictive to a page size unit. Namely, the procedure shown in FIG. 5 is correspondent with a case where the minimum unit of the page requested for writing is one page unit, that is, 2K bytes. However, when the minimum unit of the page requested for writing is correspondent with a plurality of pages (e.g., 2K bytes×4) in accordance with trends of large storage capacity, the step S30 is determined in consideration of such a unit.
  • According to the aforementioned manner of analyzing a writing pattern, since page allocation on the log block means the random-writing pattern when an offset value of the page requested for writing is not 0, the number of cycles for copying pages increases during a merged operation succeeding hereinafter. In this case, a time for writing data can be shortened by allocating the SLC blocks to the log block. If the pages requested for writing are successive in order, it is the sequential-writing pattern (i.e., in-space order). In this case, the log block is assigned with the MLC block and then the allocated log block is swapped with the data block in the merged operation to be carried out later.
  • FIG. 6 is a schematic diagram illustrating the merged operation in a random-writing pattern after SLC block 311 and 312 of SLC1+SLC2 are allocated to a log block 310. Data programmed in the log block 310 operating as a write buffer are copied into a data block 320 in accordance with information of a mapping table. If data buffered in the log block 310 is overwritten data, only valid data finally updated are copied into the data block 320. However, the previous data except the latest page data among data programmed in the same log page are invalid data which are excluded from the merged operation. Therefore, it is possible to enhance a writing speed by assisting a rapid buffering operation through allocating the SLC blocks to the log block in the condition with repetitive overwriting operations.
  • FIG. 7 is a schematic diagram illustrating the merged operation when there is a request for writing in a sequential-writing pattern (in-place order). Referring to FIG. 7, if there is a request for writing large-capacity data such as media data, an MLC block is allocated to a log block 330. Then, data requested for writing are sequentially programmed (or written) into the MLC block 330 assigned to the log block 330 for the write buffer. After completing the sequential writing operation into the log block 330, data of the log block 330 are used to swap block mapping information into the data block without a copy operation to the data block. According to the swapping operation, it is permissible to skip a merged operation for copying data into the data block from the log block and an erasing operation proceeding thereafter. Thus, the merged operation by swapping is capable of minimizing a time consumed therefor.
  • The aforementioned embodiment is described with respect to a flash memory device including SLC and MLC blocks, and a system including such a flash memory device. In the random-writing pattern with increasing the number of page copying cycles during the merged operation, the log block for a write buffer is allocated with the SLC blocks operable in high-frequency reading and writing functions. Even with the increasing number of page copying cycles, the flash memory device or system is able to reduce a cost for the merged operation by using the SLC block, which is operable in a high frequency relative to the MLC block, as the log block for a write buffer. Further, when there is a request for writing in the sequential pattern, the swapping operation without page copy and erasure makes it possible to conduct the merged operation and hence to allocate the MLC block with the log block for a write buffer. It is preferred to allocate the data block with the MLC blocks in order to assure maximum storage capacity. According to the allocation with the data block and the log block for a write buffer, the embodiment of the present invention offers an effective writing operation in the flash memory device capable of storing multi-bit data and including an SLC memory cell array.
  • FIG. 8 is a block diagram of a system according to another embodiment of the present invention. In this example, the system includes a central processing unit (CPU) 400, a random access memory (RAM) 4100, a system bus 420, and a flash memory device 430. Here, the flash memory device 430 includes a controller 431 which interfaces with the bus system 420, and a MLC NAND flash memory 4320
  • Through the system shown in FIG. 8, the central processing unit 400, the RAM 410, and a system bus 420, a file system and an application program request the flash memory device 430 to conduct a writing operation and the FTL organizes an address mapping table for the flash memory device 430.
  • The flash memory device 430 is a NAND flash memory including only an MLC array 432. In this case, it is not possible to form a log block with SLC blocks that are operable in a higher frequency relative to the MLC block. Thus, a reduction of buffering speed is expected to a log block for the writing operation. However, according to a log block mapping scheme of the embodiment of the present invention, it is able to accomplish a high-frequency buffering operation even with allocating the MLC blocks to the log block. This effect arises from the log block mapping scheme, renewing a page allocation mode for the log block, although the MLC blocks are allocated to the log block. Hereinafter, the page allocation scheme for the log block will be described with reference to the accompanying figures.
  • FIG. 9 is a schematic diagram illustrating a structure of page allocation in the MLC block. Referring to FIG. 9, the MLC block includes fast pages operable in relatively shorter programming and reading times. Further, the MLC block also includes slow pages operable in relatively shorter programming time and reading times. The fast and slow pages are alternately arranged in the MLC block. This differential arrangement with the fast and slow pages is involved in the presence of MSB (most significant bit) and LSB (least significant bit) pages generally required of relatively long periods for writing and reading operations. For instance, in programming data in a single memory cell, it is known such that if a time for programming data into an LSB page is about 200 μs, a time for programming data into an MSB page is 800˜1000 μs. Therefore, a page structure of the flash memory device in which an MSB is programmed next to an LSB may be represented as shown in FIG. 9.
  • Generally, in programming pages of the MLC block, an LSB page is first written prior to an MSB page. In FIG. 9, while the even-numbered pages (0, 2, 4, and 6) are assigned to the fast pages and the odd-numbered pages are assigned to the slow pages (1, 3, 5, and 7), it will not be restrictive hereto in the pattern of assignment by the embodiment of the present invention. As times for programming/reading data into/from the slow page are relatively longer, it is necessary to allocate the fast pages to effective data storage spaces in order to make the MLC blocks operate effectively as like the SLC blocks. Hereinafter, an MLC block assigned only with fast pages as being effective in storing data is referred to as a fast-half MLC block (FH MLC block).
  • FIG. 10 is a schematic diagram for describing the allocation of a log block in the flash memory device including the MLC block only. According to the log block mapping scheme of an embodiment of the present invention, a log block 500 is composed plural FH MLC blocks 501˜503 which use the fast pages and a data block 510 is composed of MLC blocks which use all of the fast and slow pages.
  • The log block 500 is organized such that a pair of the FH MLC blocks (e.g., 501) makes up a unit. The MLC blocks using the fast pages may be allocated to one data block with each unit by two thereof. This is because the MLC blocks only with the fast pages use their half spaces, for data storage, relative to those using all of pages.
  • The data block 510 is allocated with MLC blocks simultaneously using the fast and slow pages. Data buffered in the log block 500 are copied into the MLC blocks of the data block 510 by way of a merged operation.
  • Such an organization with the MLC blocks enables even a flash memory device, which supports operations only with MLCs, to be operable in fast writing operations.
  • FIGS. 11A and 11B are schematic diagrams illustrating structures of the log and data blocks corresponding to a single logical block under the block allocation scheme shown in FIG. 10.
  • Referring to FIG. 11A, the single logical block is allocated with the log block by two KH MLC blocks 521 and 522 and with the data block by an MLC block 523. Fast pages included in the two FH MLC blocks 521 and 533 are correspondent to the data storage capacity of one MLC block. This allocation protocol is preferred as a mapping scheme suitable for the case where a writing pattern requested from a file system is ascertained as a random-writing pattern (i.e., out-place order), which is referred to as a 1:2 mapping scheme.
  • Referring to FIG. 11B, one logical block is allocated with a log block of fast blocks 531, 532, and 533 each of which is composed of two FH MLC blocks. Further, a data block is allocated with one MLC block 534. This allocation protocol is referred to as a 1:N mapping scheme. Here, N denotes the number of blocks summing up the log and data blocks.
  • FIG. 12 is a schematic diagram illustrating a merged operation in the random-writing pattern. Analysis for confirming the ransom and sequential-writing patterns complies with the algorithm aforementioned in conjunction with FIG. 5. Referring to FIG. 12, when the FTL estimates a current writing pattern is in the out-place order (i.e., the random-writing pattern), a log block 600 is allocated with fast pages of the FH MLC block.
  • Data recorded in fast pages of the log block 600 are copied into fast and slow pages of a data block 610 during the merged operation. Page data requested for writing are written into fast pages (hatch-marked pages in FIG. 12) of the FH MLC blocks 601 and 602 of the log block 600. Slow pages are excluded from the log block as a write buffer. During a merged operation subsequent thereto, data of valid data, among page data written in the fast pages, are only copied into the data block 610 allocated thereto. The valid page data provided from the fast pages of the log block are sequentially programmed into the fast and slow pages of the data block 610 in a general MLC programming sequence.
  • FIG. 13 is a schematic diagram for describing a merged operation in the sequential-writing pattern. The log block 600 is allocated with an MLC block using all of fast and slow pages, not an FH MLC block just using fast pages. Further, after completely writing data in the log block of the MLC block 601, the MLC block 601 is swapped into the data block from the log block in mapping information.
  • FIGS. 14A and 14B are schematic diagrams sequentially illustrating features of operating the log block, minimizing the number of merged operations from the log block into the data block. In particular, the number of merged operation cycles may be minimized in repeatedly allocating a specific page to the log block. The manner of operating the log block will be described through steps (1)˜(4) with reference to FIGS. 14A and 14B.
  • Step (1) is relevant to an operation of the write buffer to a FH MLC block B1. If a request for writing from the file system is generated in the sequence of pages 0→1→0→1, this means that a current writing mode is the random-writing pattern. Thus, the log block is allocated with two FH MLC blocks. In a case of writing pattern with frequent over-writings, only the two pages (e.g., the pages 4 and 6) updated last are regarded as being valid. If the fast pages 0, 2, 4, and 6 of the block B1 are all used for the allocation, it counts the number of valid pages. If the number of valid pages is less than a half of the used page number, the valid pages may be identified as a pattern with frequent over-writings.
  • Being identified as a frequently overwriting pattern, only the valid patterns of the FH MLC block B1 are copied into an FH MLC block B2. This operation is carried out in step (2).
  • Next, in step (3), the log block is formed by using only fast pages to pages (0 and 2) into which valid data are copied from the previous FH MLC block B1 in the FH MLC block B2. In other words, block allocation of the FH MLC block B2 proceeds in the sequence of page 1->page 1->page 1, it accounts the number of pages from the time of filling the fast pages and the pages may be identified as being in the overwriting pattern. Further, only the valid page data are copied into the FH MLC block B1. This operation is correspondent with step (4). Such a data transfer operation with valid page data between the log blocks continues until the number of valid pages are filled up to make it impossible therebetween.
  • The aforementioned mode of operating the log blocks for write buffers may be a called ping-pong log block operation scheme. This ping-pong log block operation scheme is useful for frequent overwriting operations, e.g., updating cluster allocation information (FAT), directory entry, or data base file in a file system. In generally operating log blocks for write buffers, there are generated unnecessary page copying and erasing steps due to the large number of merged operations, which can adversely affect performance. However, the ping-pong log block operation scheme according to the embodiment of the present invention is able to substantially reduce the number of page copying and erasing cycles, greatly improving the writing performance.
  • Throughout the aforementioned operations for writing data under the log block mapping scheme by embodiments of the present invention, the number of pages included in blocks is exemplarily shown in convenience of description, not restrictive hereto. The log block mapping and operation scheme according to embodiments of the present invention is advantageous to enhance a speed in writing data in a flash memory system using multi-level cells.
  • In summary, embodiments of the present invention provide a flash memory device or system, which employs an MLC array, with an advanced mapping and managing schemes for log blocks as write buffers.
  • The above-disclosed subject matter is to be considered illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the true spirit and scope of the present invention. Thus, to the maximum extent allowed by law, the scope of the present invention is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.

Claims (17)

1. A method of writing data in a flash memory system, the flash memory system forming an address mapping pattern in accordance with a log block mapping scheme, the method comprising:
allocating a first block and a second block to a log block;
writing data into the first block; and
copying valid pages of the first block into the second block.
2. The method as set forth in claim 1, wherein the first and second blocks are single-level cell (SLC) blocks.
3. The method as set forth in claim 1, wherein the first and second blocks are multi-level cell (MLC) blocks in which fast pages are allocated to available storage fields.
4. The method as set forth in claim 1, further comprising:
determining a size of valid pages of the first block for copying the valid pages into the second block.
5. The method as set forth in claim 4, further comprising:
copying the valid pages into data block when the size of valid pages corresponds to a full size of the second block.
6. The method as set forth in claim 5, wherein the full size of the second block corresponds to a number of single-level cell (SLC) pages of the second block.
7. The method as set forth in claim 2, wherein after data of the valid pages of the first block are copied into the second block, the first block is erased.
8. The method as set forth in claim 2, further comprising:
writing data into the second block; and
determining a size of valid pages of the second block for copying the valid pages of the second block into the first block or a data block.
9. The method as set forth in claim 8, wherein after data of the valid pages of the second block are copied into the first block, the second block is erased.
10. A memory system which forms an address mapping pattern on accordance with a log block mapping scheme, comprising:
a flash memory device including pluralities of single-level cell (SLC) and multi-level cell (MLC) blocks as storage fields; and
a controller configured to control the flash memory device and to allocate a first block and a second block to a log block for writing an externally supplied data,
wherein the controller controls the flash memory device to exchange valid pages between the first block and the second block during a write operation of the externally supplied data until a size of the valid pages reaches a predetermined value.
11. The memory system of claim 10, wherein the first and second blocks are SLC blocks.
12. The memory system of claim 10, wherein the predetermined value corresponds to full size of the SLC block.
13. The memory system of claim 10, wherein the first and second blocks are MLC blocks in which fast pages are allocated to available storage fields.
14. The memory system of claim 13, wherein the predetermined value corresponds to a size of SLC pages in a single MLC block.
15. The memory system of claim 10, wherein the controller controls the flash memory device to copy the valid pages into a data block when the size of the valid pages reach a predetermined value.
16. The memory system of claim 10, wherein the externally supplied data is correspondent to a overwriting pattern.
17. The memory system of claim 10, wherein the controller controls the flash memory device to erase the first block after the valid pages of the first block are copied into the second block.
US13/406,862 2006-10-30 2012-02-28 Flash memory device with multi-level cells and method of writing data therein Abandoned US20120159054A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US13/406,862 US20120159054A1 (en) 2006-10-30 2012-02-28 Flash memory device with multi-level cells and method of writing data therein
US13/777,816 US8843699B2 (en) 2006-10-30 2013-02-26 Flash memory device with multi-level cells and method of writing data therein
US14/479,472 US9122592B2 (en) 2006-10-30 2014-09-08 Flash memory device with multi-level cells and method of writing data therein
US14/840,220 US9886202B2 (en) 2006-10-30 2015-08-31 Flash memory device with multi-level cells and method of performing operations therein according to a detected writing patter

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
KR1020060105692A KR100771521B1 (en) 2006-10-30 2006-10-30 Flash memory device having a multi-leveled cell and programming method thereof
KR10-2006-0105692 2006-10-30
US11/702,573 US7970981B2 (en) 2006-10-30 2007-02-06 Flash memory device with multi-level cells and method of writing data therein
US13/110,572 US20110219180A1 (en) 2006-10-30 2011-05-18 Flash memory device with multi-level cells and method of writing data therein
US13/406,862 US20120159054A1 (en) 2006-10-30 2012-02-28 Flash memory device with multi-level cells and method of writing data therein

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/110,572 Continuation US20110219180A1 (en) 2006-10-30 2011-05-18 Flash memory device with multi-level cells and method of writing data therein

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/777,816 Continuation US8843699B2 (en) 2006-10-30 2013-02-26 Flash memory device with multi-level cells and method of writing data therein

Publications (1)

Publication Number Publication Date
US20120159054A1 true US20120159054A1 (en) 2012-06-21

Family

ID=38816331

Family Applications (6)

Application Number Title Priority Date Filing Date
US11/702,573 Active 2030-02-23 US7970981B2 (en) 2006-10-30 2007-02-06 Flash memory device with multi-level cells and method of writing data therein
US13/110,572 Abandoned US20110219180A1 (en) 2006-10-30 2011-05-18 Flash memory device with multi-level cells and method of writing data therein
US13/406,862 Abandoned US20120159054A1 (en) 2006-10-30 2012-02-28 Flash memory device with multi-level cells and method of writing data therein
US13/777,816 Active US8843699B2 (en) 2006-10-30 2013-02-26 Flash memory device with multi-level cells and method of writing data therein
US14/479,472 Active US9122592B2 (en) 2006-10-30 2014-09-08 Flash memory device with multi-level cells and method of writing data therein
US14/840,220 Active 2027-10-30 US9886202B2 (en) 2006-10-30 2015-08-31 Flash memory device with multi-level cells and method of performing operations therein according to a detected writing patter

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US11/702,573 Active 2030-02-23 US7970981B2 (en) 2006-10-30 2007-02-06 Flash memory device with multi-level cells and method of writing data therein
US13/110,572 Abandoned US20110219180A1 (en) 2006-10-30 2011-05-18 Flash memory device with multi-level cells and method of writing data therein

Family Applications After (3)

Application Number Title Priority Date Filing Date
US13/777,816 Active US8843699B2 (en) 2006-10-30 2013-02-26 Flash memory device with multi-level cells and method of writing data therein
US14/479,472 Active US9122592B2 (en) 2006-10-30 2014-09-08 Flash memory device with multi-level cells and method of writing data therein
US14/840,220 Active 2027-10-30 US9886202B2 (en) 2006-10-30 2015-08-31 Flash memory device with multi-level cells and method of performing operations therein according to a detected writing patter

Country Status (2)

Country Link
US (6) US7970981B2 (en)
KR (1) KR100771521B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110082976A1 (en) * 2007-08-20 2011-04-07 Zining Wu Method and system for object-oriented data storage
US20130346674A1 (en) * 2012-06-26 2013-12-26 Phison Electronics Corp. Data writing method, memory controller and memory storage device
US20160070493A1 (en) * 2014-09-04 2016-03-10 Samsung Electronics Co., Ltd. Data storage device and method of operating the same
CN106293841A (en) * 2016-08-11 2017-01-04 青岛海信移动通信技术股份有限公司 A kind of method and apparatus of burning data
US9575886B2 (en) 2013-01-29 2017-02-21 Marvell World Trade Ltd. Methods and apparatus for storing data to a solid state storage device based on data classification
US11392318B2 (en) 2019-06-12 2022-07-19 Samsung Electronics Co., Ltd. Electronic device and method of utilizing storage space thereof

Families Citing this family (293)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8027194B2 (en) 1988-06-13 2011-09-27 Samsung Electronics Co., Ltd. Memory system and method of accessing a semiconductor memory device
US8078794B2 (en) * 2000-01-06 2011-12-13 Super Talent Electronics, Inc. Hybrid SSD using a combination of SLC and MLC flash memory arrays
JP2007305210A (en) * 2006-05-10 2007-11-22 Toshiba Corp Semiconductor storage device
KR101202537B1 (en) 2006-05-12 2012-11-19 애플 인크. Combined distortion estimation and error correction coding for memory devices
WO2007132452A2 (en) 2006-05-12 2007-11-22 Anobit Technologies Reducing programming error in memory devices
US8239735B2 (en) 2006-05-12 2012-08-07 Apple Inc. Memory Device with adaptive capacity
CN103280239B (en) 2006-05-12 2016-04-06 苹果公司 Distortion estimation in memory device and elimination
WO2008026203A2 (en) 2006-08-27 2008-03-06 Anobit Technologies Estimation of non-linear distortion in memory devices
KR100771521B1 (en) 2006-10-30 2007-10-30 삼성전자주식회사 Flash memory device having a multi-leveled cell and programming method thereof
US7975192B2 (en) 2006-10-30 2011-07-05 Anobit Technologies Ltd. Reading memory cells using multiple thresholds
WO2008053473A2 (en) 2006-10-30 2008-05-08 Anobit Technologies Ltd. Memory cell readout using successive approximation
KR100833188B1 (en) * 2006-11-03 2008-05-28 삼성전자주식회사 Non-volatile memory system storing data at single-level cell or multi-level cell based on the feature of data
US7924648B2 (en) 2006-11-28 2011-04-12 Anobit Technologies Ltd. Memory power and performance management
US8151163B2 (en) 2006-12-03 2012-04-03 Anobit Technologies Ltd. Automatic defect management in memory devices
US7900102B2 (en) 2006-12-17 2011-03-01 Anobit Technologies Ltd. High-speed programming of memory devices
US7751240B2 (en) 2007-01-24 2010-07-06 Anobit Technologies Ltd. Memory device with negative thresholds
US8151166B2 (en) 2007-01-24 2012-04-03 Anobit Technologies Ltd. Reduction of back pattern dependency effects in memory devices
WO2008111058A2 (en) 2007-03-12 2008-09-18 Anobit Technologies Ltd. Adaptive estimation of memory cell read thresholds
JP5224706B2 (en) * 2007-03-23 2013-07-03 キヤノン株式会社 Storage device and storage device control method
US8135900B2 (en) 2007-03-28 2012-03-13 Kabushiki Kaisha Toshiba Integrated memory management and memory management method
TW200841343A (en) * 2007-04-02 2008-10-16 Apacer Technology Inc A data storage device consisting of NAND (Not-AND) flash memory and its data storing method
US20080250220A1 (en) * 2007-04-06 2008-10-09 Takafumi Ito Memory system
US8001320B2 (en) 2007-04-22 2011-08-16 Anobit Technologies Ltd. Command interface for memory devices
US8234545B2 (en) 2007-05-12 2012-07-31 Apple Inc. Data storage with incremental redundancy
WO2008139441A2 (en) 2007-05-12 2008-11-20 Anobit Technologies Ltd. Memory device with internal signal processing unit
KR101434567B1 (en) * 2007-05-18 2014-08-27 삼성전자 주식회사 Apparatus and method of managing mapping table of non-volatile memory
US7525870B2 (en) * 2007-05-21 2009-04-28 Sandisk Il, Ltd. Methods for optimizing page selection in flash-memory devices
US7719889B2 (en) * 2007-06-25 2010-05-18 Sandisk Corporation Methods of programming multilevel cell nonvolatile memory
US7630252B2 (en) * 2007-06-25 2009-12-08 Sandisk Corporation Systems for programming multilevel cell nonvolatile memory
US7925936B1 (en) 2007-07-13 2011-04-12 Anobit Technologies Ltd. Memory device with non-uniform programming levels
KR101447188B1 (en) * 2007-07-31 2014-10-08 삼성전자주식회사 Method and apparatus for controlling I/O to optimize flash memory
US8259497B2 (en) 2007-08-06 2012-09-04 Apple Inc. Programming schemes for multi-level analog memory cells
KR101498673B1 (en) * 2007-08-14 2015-03-09 삼성전자주식회사 Solid state drive, data storing method thereof, and computing system including the same
US8174905B2 (en) 2007-09-19 2012-05-08 Anobit Technologies Ltd. Programming orders for reducing distortion in arrays of multi-level analog memory cells
WO2009095902A2 (en) 2008-01-31 2009-08-06 Densbits Technologies Ltd. Systems and methods for handling immediate data errors in flash memory
WO2009037697A2 (en) * 2007-09-20 2009-03-26 Densbits Technologies Ltd. Improved systems and methods for determining logical values of coupled flash memory cells
US7773413B2 (en) 2007-10-08 2010-08-10 Anobit Technologies Ltd. Reliable data storage in analog memory cells in the presence of temperature variations
US8527819B2 (en) 2007-10-19 2013-09-03 Apple Inc. Data storage in analog memory cell arrays having erase failures
US8068360B2 (en) 2007-10-19 2011-11-29 Anobit Technologies Ltd. Reading analog memory cells using built-in multi-threshold commands
US8000141B1 (en) 2007-10-19 2011-08-16 Anobit Technologies Ltd. Compensation for voltage drifts in analog memory cells
US8694715B2 (en) 2007-10-22 2014-04-08 Densbits Technologies Ltd. Methods for adaptively programming flash memory devices and flash memory systems incorporating same
WO2009053961A2 (en) 2007-10-25 2009-04-30 Densbits Technologies Ltd. Systems and methods for multiple coding rates in flash devices
KR101509836B1 (en) 2007-11-13 2015-04-06 애플 인크. Optimized selection of memory units in multi-unit memory devices
US8225181B2 (en) 2007-11-30 2012-07-17 Apple Inc. Efficient re-read operations from memory devices
WO2009072105A2 (en) * 2007-12-05 2009-06-11 Densbits Technologies Ltd. A low power chien-search based bch/rs decoding system for flash memory, mobile communications devices and other applications
US8453022B2 (en) 2007-12-05 2013-05-28 Densbits Technologies Ltd. Apparatus and methods for generating row-specific reading thresholds in flash memory
WO2009072103A2 (en) 2007-12-05 2009-06-11 Densbits Technologies Ltd. Flash memory apparatus and methods using a plurality of decoding stages including optional use of concatenated bch codes and/or designation of 'first below' cells
WO2009074979A2 (en) * 2007-12-12 2009-06-18 Densbits Technologies Ltd. Chien-search system employing a clock-gating scheme to save power for error correction decoder and other applications
US8359516B2 (en) 2007-12-12 2013-01-22 Densbits Technologies Ltd. Systems and methods for error correction and decoding on multi-level physical media
US8209588B2 (en) 2007-12-12 2012-06-26 Anobit Technologies Ltd. Efficient interference cancellation in analog memory cell arrays
US8456905B2 (en) 2007-12-16 2013-06-04 Apple Inc. Efficient data storage in multi-plane memory devices
WO2009078006A2 (en) 2007-12-18 2009-06-25 Densbits Technologies Ltd. Apparatus for coding at a plurality of rates in multi-level flash memory systems, and methods useful in conjunction therewith
US8085586B2 (en) 2007-12-27 2011-12-27 Anobit Technologies Ltd. Wear level estimation in analog memory cells
EP2225643B1 (en) * 2007-12-28 2020-05-06 Toshiba Memory Corporation Semiconductor storage device
TWI404076B (en) * 2008-01-07 2013-08-01 Powerchip Technology Corp Memory devices and data read method
TWI373768B (en) 2008-02-05 2012-10-01 Phison Electronics Corp System, controller and method for data storage
US8156398B2 (en) 2008-02-05 2012-04-10 Anobit Technologies Ltd. Parameter estimation based on error correction code parity check equations
TWI397912B (en) * 2008-02-13 2013-06-01 Genesys Logic Inc Flash memory storage device for adjusting efficiency in accessing flash memory
US7924587B2 (en) 2008-02-21 2011-04-12 Anobit Technologies Ltd. Programming of analog memory cells using a single programming pulse per state transition
US7864573B2 (en) 2008-02-24 2011-01-04 Anobit Technologies Ltd. Programming analog memory cells for reduced variance after retention
US8230300B2 (en) 2008-03-07 2012-07-24 Apple Inc. Efficient readout from analog memory cells using data compression
US8059457B2 (en) 2008-03-18 2011-11-15 Anobit Technologies Ltd. Memory device with multiple-accuracy read commands
US8400858B2 (en) 2008-03-18 2013-03-19 Apple Inc. Memory device with reduced sense time readout
TWI425523B (en) * 2008-03-25 2014-02-01 Asmedia Technology Inc Hybrid flash memory storage device and method of controlling the same
US8972472B2 (en) * 2008-03-25 2015-03-03 Densbits Technologies Ltd. Apparatus and methods for hardware-efficient unbiased rounding
CN101552028A (en) * 2008-03-31 2009-10-07 深圳市朗科科技股份有限公司 Storage device for combining and using storage equipment and method for realizing storage
TWI385519B (en) * 2008-04-18 2013-02-11 Phison Electronics Corp Data writing method, and flash storage system and controller using the same
US8060719B2 (en) * 2008-05-28 2011-11-15 Micron Technology, Inc. Hybrid memory management
TWI388986B (en) * 2008-06-19 2013-03-11 Silicon Motion Inc Flash memory apparatus and method for operating a flash memory apparatus
US8843691B2 (en) 2008-06-25 2014-09-23 Stec, Inc. Prioritized erasure of data blocks in a flash storage device
TWI416524B (en) * 2008-06-25 2013-11-21 Silicon Motion Inc Memory device and data storing method
KR101086857B1 (en) * 2008-07-25 2011-11-25 주식회사 팍스디스크 Control Method of Solid State Storage System for Data Merging
JP5216463B2 (en) * 2008-07-30 2013-06-19 株式会社日立製作所 Storage device, storage area management method thereof, and flash memory package
US7924613B1 (en) 2008-08-05 2011-04-12 Anobit Technologies Ltd. Data storage in analog memory cells with protection against programming interruption
US7995388B1 (en) 2008-08-05 2011-08-09 Anobit Technologies Ltd. Data storage using modified voltages
US8332725B2 (en) 2008-08-20 2012-12-11 Densbits Technologies Ltd. Reprogramming non volatile memory portions
US8169825B1 (en) 2008-09-02 2012-05-01 Anobit Technologies Ltd. Reliable data storage in analog memory cells subjected to long retention periods
US8949684B1 (en) 2008-09-02 2015-02-03 Apple Inc. Segmented data storage
US8482978B1 (en) 2008-09-14 2013-07-09 Apple Inc. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8000135B1 (en) 2008-09-14 2011-08-16 Anobit Technologies Ltd. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
KR101515525B1 (en) 2008-10-02 2015-04-28 삼성전자주식회사 Memory device and operating method of memory device
US8566562B2 (en) * 2008-10-03 2013-10-22 Skymedi Corporation Method for sequentially writing data with an offset to a non-volatile memory
US9128821B2 (en) * 2008-10-10 2015-09-08 Seagate Technology Llc Data updating in non-volatile memory
US8239734B1 (en) 2008-10-15 2012-08-07 Apple Inc. Efficient data storage in storage device arrays
US8261159B1 (en) 2008-10-30 2012-09-04 Apple, Inc. Data scrambling schemes for memory devices
US8208304B2 (en) 2008-11-16 2012-06-26 Anobit Technologies Ltd. Storage at M bits/cell density in N bits/cell analog memory cell devices, M>N
KR101515098B1 (en) 2008-11-20 2015-04-24 삼성전자주식회사 Flash memory device and reading method thereof
KR101469771B1 (en) 2008-12-03 2014-12-08 삼성전자주식회사 Semiconductor device comprising flash memory and address mapping method thereof
JP5175703B2 (en) * 2008-12-11 2013-04-03 株式会社東芝 Memory device
US8239613B2 (en) * 2008-12-30 2012-08-07 Intel Corporation Hybrid memory device
US8248831B2 (en) 2008-12-31 2012-08-21 Apple Inc. Rejuvenation of analog memory cells
KR101028929B1 (en) * 2008-12-31 2011-04-12 성균관대학교산학협력단 Methods of Distributing Log Block Associativity in Real-time System And Flash Memory Device Performing the Same
US8174857B1 (en) 2008-12-31 2012-05-08 Anobit Technologies Ltd. Efficient readout schemes for analog memory cell devices using multiple read threshold sets
US8094500B2 (en) * 2009-01-05 2012-01-10 Sandisk Technologies Inc. Non-volatile memory and method with write cache partitioning
EP2374063B1 (en) * 2009-01-05 2017-11-22 SanDisk Technologies LLC Non-volatile memory and method with write cache partitioning
US8244960B2 (en) * 2009-01-05 2012-08-14 Sandisk Technologies Inc. Non-volatile memory and method with write cache partition management methods
US8700840B2 (en) * 2009-01-05 2014-04-15 SanDisk Technologies, Inc. Nonvolatile memory with write cache having flush/eviction methods
US8040744B2 (en) * 2009-01-05 2011-10-18 Sandisk Technologies Inc. Spare block management of non-volatile memories
KR20100082185A (en) * 2009-01-08 2010-07-16 삼성전자주식회사 User device including flash memory, cache memory and controller
US8924661B1 (en) 2009-01-18 2014-12-30 Apple Inc. Memory system including a controller and processors associated with memory devices
TWI385527B (en) * 2009-02-10 2013-02-11 Phison Electronics Corp Multi level cell nand flash memory storage system, and controller and accessing method thereof
KR101581859B1 (en) * 2009-02-27 2016-01-21 삼성전자주식회사 Memory system and data managing method of flash translation layer therof
US8228701B2 (en) 2009-03-01 2012-07-24 Apple Inc. Selective activation of programming schemes in analog memory cell arrays
US8259506B1 (en) 2009-03-25 2012-09-04 Apple Inc. Database of memory read thresholds
US8832354B2 (en) 2009-03-25 2014-09-09 Apple Inc. Use of host system resources by memory controller
US8819385B2 (en) * 2009-04-06 2014-08-26 Densbits Technologies Ltd. Device and method for managing a flash memory
US8458574B2 (en) 2009-04-06 2013-06-04 Densbits Technologies Ltd. Compact chien-search based decoding apparatus and method
US8238157B1 (en) 2009-04-12 2012-08-07 Apple Inc. Selective re-programming of analog memory cells
US8566510B2 (en) 2009-05-12 2013-10-22 Densbits Technologies Ltd. Systems and method for flash memory management
JP5400875B2 (en) * 2009-05-21 2014-01-29 パナソニック株式会社 MEMORY CONTROLLER, NONVOLATILE STORAGE DEVICE, ACCESS DEVICE, NONVOLATILE STORAGE SYSTEM, DATA WRITE METHOD, AND PROGRAM
US20100332726A1 (en) * 2009-06-26 2010-12-30 Solid State System Co., Ltd. Structure and method for managing writing operation on mlc flash memory
US8364931B2 (en) * 2009-06-29 2013-01-29 Mediatek Inc. Memory system and mapping methods using a random write page mapping table
US20110002169A1 (en) 2009-07-06 2011-01-06 Yan Li Bad Column Management with Bit Information in Non-Volatile Memory Systems
US8479080B1 (en) 2009-07-12 2013-07-02 Apple Inc. Adaptive over-provisioning in memory systems
US7948798B1 (en) 2009-07-22 2011-05-24 Marvell International Ltd. Mixed multi-level cell and single level cell storage device
JP5330136B2 (en) * 2009-07-22 2013-10-30 株式会社東芝 Semiconductor memory device
US8305812B2 (en) * 2009-08-26 2012-11-06 Densbits Technologies Ltd. Flash memory module and method for programming a page of flash memory cells
US8868821B2 (en) 2009-08-26 2014-10-21 Densbits Technologies Ltd. Systems and methods for pre-equalization and code design for a flash memory
US8995197B1 (en) 2009-08-26 2015-03-31 Densbits Technologies Ltd. System and methods for dynamic erase and program control for flash memory device memories
US9330767B1 (en) 2009-08-26 2016-05-03 Avago Technologies General Ip (Singapore) Pte. Ltd. Flash memory module and method for programming a page of flash memory cells
US8730729B2 (en) * 2009-10-15 2014-05-20 Densbits Technologies Ltd. Systems and methods for averaging error rates in non-volatile devices and storage systems
US8495465B1 (en) 2009-10-15 2013-07-23 Apple Inc. Error correction coding over multiple memory pages
US8724387B2 (en) 2009-10-22 2014-05-13 Densbits Technologies Ltd. Method, system, and computer readable medium for reading and programming flash memory cells using multiple bias voltages
US8626988B2 (en) 2009-11-19 2014-01-07 Densbits Technologies Ltd. System and method for uncoded bit error rate equalization via interleaving
TW201120900A (en) * 2009-12-07 2011-06-16 Jmicron Technology Corp Method and control unit for performing storage management upon storage apparatus and related storage apparatus thereof
US8677054B1 (en) 2009-12-16 2014-03-18 Apple Inc. Memory management schemes for non-volatile memory devices
US20110153912A1 (en) * 2009-12-18 2011-06-23 Sergey Anatolievich Gorobets Maintaining Updates of Multi-Level Non-Volatile Memory in Binary Non-Volatile Memory
US8725935B2 (en) 2009-12-18 2014-05-13 Sandisk Technologies Inc. Balanced performance for on-chip folding of non-volatile memories
US8468294B2 (en) * 2009-12-18 2013-06-18 Sandisk Technologies Inc. Non-volatile memory with multi-gear control using on-chip folding of data
CN102103546A (en) * 2009-12-21 2011-06-22 智微科技股份有限公司 Method and control unit for carrying out storage management on storage devices as well as related storage devices
US9037777B2 (en) 2009-12-22 2015-05-19 Densbits Technologies Ltd. Device, system, and method for reducing program/read disturb in flash arrays
US8607124B2 (en) * 2009-12-24 2013-12-10 Densbits Technologies Ltd. System and method for setting a flash memory cell read threshold
TWI414940B (en) * 2009-12-30 2013-11-11 Phison Electronics Corp Block management and data writing method, flash memory storage system and controller
US8694814B1 (en) 2010-01-10 2014-04-08 Apple Inc. Reuse of host hibernation storage space by memory controller
US8572311B1 (en) 2010-01-11 2013-10-29 Apple Inc. Redundant data storage in multi-die memory systems
US8700970B2 (en) * 2010-02-28 2014-04-15 Densbits Technologies Ltd. System and method for multi-dimensional decoding
US8756387B2 (en) * 2010-03-05 2014-06-17 International Business Machines Corporation Method and apparatus for optimizing the performance of a storage system
US8527840B2 (en) 2010-04-06 2013-09-03 Densbits Technologies Ltd. System and method for restoring damaged data programmed on a flash device
US9104610B2 (en) 2010-04-06 2015-08-11 Densbits Technologies Ltd. Method, system and medium for analog encryption in a flash memory
US8745317B2 (en) 2010-04-07 2014-06-03 Densbits Technologies Ltd. System and method for storing information in a multi-level cell memory
US9021177B2 (en) 2010-04-29 2015-04-28 Densbits Technologies Ltd. System and method for allocating and using spare blocks in a flash memory
US8694853B1 (en) 2010-05-04 2014-04-08 Apple Inc. Read commands for reading interfering memory cells
US9104546B2 (en) * 2010-05-24 2015-08-11 Silicon Motion Inc. Method for performing block management using dynamic threshold, and associated memory device and controller thereof
KR101635446B1 (en) * 2010-05-25 2016-07-04 삼성전자주식회사 Method of merging blocks for a semiconductor memory device
US8572423B1 (en) 2010-06-22 2013-10-29 Apple Inc. Reducing peak current in memory systems
US8510639B2 (en) 2010-07-01 2013-08-13 Densbits Technologies Ltd. System and method for multi-dimensional encoding and decoding
US8539311B2 (en) 2010-07-01 2013-09-17 Densbits Technologies Ltd. System and method for data recovery in multi-level cell memories
KR101662827B1 (en) 2010-07-02 2016-10-06 삼성전자주식회사 Memory system selecting write mode of data block and data write method thereof
US20120008414A1 (en) 2010-07-06 2012-01-12 Michael Katz Systems and methods for storing, retrieving, and adjusting read thresholds in flash memory storage system
US8595591B1 (en) 2010-07-11 2013-11-26 Apple Inc. Interference-aware assignment of programming levels in analog memory cells
US8898374B2 (en) * 2010-07-21 2014-11-25 Silicon Motion, Inc. Flash memory device and method for managing flash memory device
TWI442222B (en) * 2010-07-21 2014-06-21 Silicon Motion Inc Flash memory device and method for managing a flash memory device
US9104580B1 (en) 2010-07-27 2015-08-11 Apple Inc. Cache memory for hybrid disk drives
US8767459B1 (en) 2010-07-31 2014-07-01 Apple Inc. Data storage in analog memory cells across word lines using a non-integer number of bits per cell
US8856475B1 (en) 2010-08-01 2014-10-07 Apple Inc. Efficient selection of memory blocks for compaction
US8694854B1 (en) 2010-08-17 2014-04-08 Apple Inc. Read threshold setting based on soft readout statistics
US8850160B2 (en) 2010-08-23 2014-09-30 Apple Inc. Adaptive write behavior for a system having non-volatile memory
US8964464B2 (en) 2010-08-24 2015-02-24 Densbits Technologies Ltd. System and method for accelerated sampling
US11614893B2 (en) * 2010-09-15 2023-03-28 Pure Storage, Inc. Optimizing storage device access based on latency
US8508995B2 (en) 2010-09-15 2013-08-13 Densbits Technologies Ltd. System and method for adjusting read voltage thresholds in memories
US12008266B2 (en) 2010-09-15 2024-06-11 Pure Storage, Inc. Efficient read by reconstruction
JP5066241B2 (en) 2010-09-24 2012-11-07 株式会社東芝 Memory system
US9021181B1 (en) 2010-09-27 2015-04-28 Apple Inc. Memory management for unifying memory cell conditions by using maximum time intervals
US9063878B2 (en) 2010-11-03 2015-06-23 Densbits Technologies Ltd. Method, system and computer readable medium for copy back
US8850100B2 (en) 2010-12-07 2014-09-30 Densbits Technologies Ltd. Interleaving codeword portions between multiple planes and/or dies of a flash memory device
US10079068B2 (en) 2011-02-23 2018-09-18 Avago Technologies General Ip (Singapore) Pte. Ltd. Devices and method for wear estimation based memory management
US8693258B2 (en) 2011-03-17 2014-04-08 Densbits Technologies Ltd. Obtaining soft information using a hard interface
KR101800444B1 (en) 2011-03-28 2017-12-20 삼성전자주식회사 Control method of nonvolatile memory and memory system including the same
US9342446B2 (en) 2011-03-29 2016-05-17 SanDisk Technologies, Inc. Non-volatile memory system allowing reverse eviction of data updates to non-volatile binary cache
US8537613B2 (en) * 2011-03-31 2013-09-17 Sandisk Technologies Inc. Multi-layer memory system
US8990665B1 (en) 2011-04-06 2015-03-24 Densbits Technologies Ltd. System, method and computer program product for joint search of a read threshold and soft decoding
US9501392B1 (en) 2011-05-12 2016-11-22 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of a non-volatile memory module
US9110785B1 (en) 2011-05-12 2015-08-18 Densbits Technologies Ltd. Ordered merge of data sectors that belong to memory space portions
US9195592B1 (en) 2011-05-12 2015-11-24 Densbits Technologies Ltd. Advanced management of a non-volatile memory
US8996790B1 (en) 2011-05-12 2015-03-31 Densbits Technologies Ltd. System and method for flash memory management
US9372792B1 (en) 2011-05-12 2016-06-21 Avago Technologies General Ip (Singapore) Pte. Ltd. Advanced management of a non-volatile memory
US9396106B2 (en) 2011-05-12 2016-07-19 Avago Technologies General Ip (Singapore) Pte. Ltd. Advanced management of a non-volatile memory
US8782370B2 (en) * 2011-05-15 2014-07-15 Apple Inc. Selective data storage in LSB and MSB pages
US8667211B2 (en) 2011-06-01 2014-03-04 Densbits Technologies Ltd. System and method for managing a non-volatile memory
US8588003B1 (en) 2011-08-01 2013-11-19 Densbits Technologies Ltd. System, method and computer program product for programming and for recovering from a power failure
KR101319589B1 (en) * 2011-08-12 2013-10-16 아주대학교산학협력단 Method for distinguishing write data of solid state drive and controller thereof
US8553468B2 (en) 2011-09-21 2013-10-08 Densbits Technologies Ltd. System and method for managing erase operations in a non-volatile memory
KR101856506B1 (en) 2011-09-22 2018-05-11 삼성전자주식회사 Data storage device and data write method thereof
US9690694B2 (en) * 2011-09-27 2017-06-27 Sandisk Technologies, Llc Apparatus, system, and method for an address translation layer
KR101889298B1 (en) 2011-11-08 2018-08-20 삼성전자주식회사 Memory device including nonvolatile memory and controling method of nonvolatile memory
US8977803B2 (en) * 2011-11-21 2015-03-10 Western Digital Technologies, Inc. Disk drive data caching using a multi-tiered memory
KR20130087936A (en) * 2012-01-30 2013-08-07 삼성전자주식회사 Memory device, memory system and program method of the same
US8996788B2 (en) 2012-02-09 2015-03-31 Densbits Technologies Ltd. Configurable flash interface
US8947941B2 (en) 2012-02-09 2015-02-03 Densbits Technologies Ltd. State responsive operations relating to flash memory cells
US9251055B2 (en) * 2012-02-23 2016-02-02 Kabushiki Kaisha Toshiba Memory system and control method of memory system
JP5687649B2 (en) * 2012-03-16 2015-03-18 株式会社東芝 Method for controlling semiconductor memory device
TWI476680B (en) * 2012-02-29 2015-03-11 Innostor Technology Corp Archives System for File Management of Flash Memory
US8996793B1 (en) 2012-04-24 2015-03-31 Densbits Technologies Ltd. System, method and computer readable medium for generating soft information
TWI605458B (en) 2012-04-25 2017-11-11 Sony Corp Non-volatile memory devices, non-volatile memory control devices, and non-volatile memory control methods
US8681548B2 (en) 2012-05-03 2014-03-25 Sandisk Technologies Inc. Column redundancy circuitry for non-volatile memory
US8838937B1 (en) 2012-05-23 2014-09-16 Densbits Technologies Ltd. Methods, systems and computer readable medium for writing and reading data
US8879325B1 (en) 2012-05-30 2014-11-04 Densbits Technologies Ltd. System, method and computer program product for processing read threshold information and for reading a flash memory module
US8923045B2 (en) * 2012-05-31 2014-12-30 Seagate Technology Llc Multi-level cell (MLC) update with protected mode capability
KR101997572B1 (en) * 2012-06-01 2019-07-09 삼성전자주식회사 Storage device having nonvolatile memory device and write method tererof
KR101989018B1 (en) 2012-06-25 2019-06-13 에스케이하이닉스 주식회사 Operating method for data storage device
KR101985952B1 (en) * 2012-08-27 2019-06-05 에스케이하이닉스 주식회사 Nonvolatile memory device and method for driving the nonvolatile memory device
US9921954B1 (en) 2012-08-27 2018-03-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Method and system for split flash memory management between host and storage controller
US9076506B2 (en) 2012-09-28 2015-07-07 Sandisk Technologies Inc. Variable rate parallel to serial shift register
US8897080B2 (en) 2012-09-28 2014-11-25 Sandisk Technologies Inc. Variable rate serial to parallel shift register
US9490035B2 (en) 2012-09-28 2016-11-08 SanDisk Technologies, Inc. Centralized variable rate serializer and deserializer for bad column management
CN103811054B (en) * 2012-11-15 2017-09-19 北京兆易创新科技股份有限公司 A kind of NAND flash storages, NAND flash storages implementation method and its system
US9368225B1 (en) 2012-11-21 2016-06-14 Avago Technologies General Ip (Singapore) Pte. Ltd. Determining read thresholds based upon read error direction statistics
CN103034586B (en) * 2012-11-30 2016-03-23 记忆科技(深圳)有限公司 By method and the system thereof of flash translation layer (FTL) identification upper layer application
US9348746B2 (en) 2012-12-31 2016-05-24 Sandisk Technologies Method and system for managing block reclaim operations in a multi-layer memory
US9734911B2 (en) 2012-12-31 2017-08-15 Sandisk Technologies Llc Method and system for asynchronous die operations in a non-volatile memory
US9223693B2 (en) 2012-12-31 2015-12-29 Sandisk Technologies Inc. Memory system having an unequal number of memory die on different control channels
US9734050B2 (en) 2012-12-31 2017-08-15 Sandisk Technologies Llc Method and system for managing background operations in a multi-layer memory
US9465731B2 (en) * 2012-12-31 2016-10-11 Sandisk Technologies Llc Multi-layer non-volatile memory system having multiple partitions in a layer
US9336133B2 (en) 2012-12-31 2016-05-10 Sandisk Technologies Inc. Method and system for managing program cycles including maintenance programming operations in a multi-layer memory
US9069659B1 (en) 2013-01-03 2015-06-30 Densbits Technologies Ltd. Read threshold determination using reference read threshold
US9489148B2 (en) 2013-03-13 2016-11-08 Seagate Technology Llc Selecting between non-volatile memory units having different minimum addressable data unit sizes
US9715445B2 (en) 2013-03-14 2017-07-25 Sandisk Technologies Llc File differentiation based on data block identification
KR101460881B1 (en) 2013-03-28 2014-11-20 주식회사 티엘아이 Apparatus and method for knowledge information management
US9136876B1 (en) 2013-06-13 2015-09-15 Densbits Technologies Ltd. Size limited multi-dimensional decoding
US9413491B1 (en) 2013-10-08 2016-08-09 Avago Technologies General Ip (Singapore) Pte. Ltd. System and method for multiple dimension decoding and encoding a message
US9397706B1 (en) 2013-10-09 2016-07-19 Avago Technologies General Ip (Singapore) Pte. Ltd. System and method for irregular multiple dimension decoding and encoding
US9786388B1 (en) 2013-10-09 2017-10-10 Avago Technologies General Ip (Singapore) Pte. Ltd. Detecting and managing bad columns
US9348694B1 (en) 2013-10-09 2016-05-24 Avago Technologies General Ip (Singapore) Pte. Ltd. Detecting and managing bad columns
US20150120988A1 (en) * 2013-10-28 2015-04-30 Skymedi Corporation Method of Accessing Data in Multi-Layer Cell Memory and Multi-Layer Cell Storage Device Using the Same
US9043537B1 (en) 2013-11-21 2015-05-26 Sandisk Technologies Inc. Update block programming order
KR101655508B1 (en) * 2013-11-28 2016-09-07 한양대학교 에리카산학협력단 Memory device and method of operating for the same
US9244631B2 (en) * 2013-12-06 2016-01-26 Sandisk Technologies Inc. Lower page only host burst writes
US9684568B2 (en) 2013-12-26 2017-06-20 Silicon Motion, Inc. Data storage device and flash memory control method
US9536612B1 (en) 2014-01-23 2017-01-03 Avago Technologies General Ip (Singapore) Pte. Ltd Digital signaling processing for three dimensional flash memory arrays
US9495101B2 (en) * 2014-01-29 2016-11-15 Sandisk Technologies Llc Methods for balancing write operations of SLC blocks in different memory areas and apparatus implementing the same
US10120792B1 (en) 2014-01-29 2018-11-06 Avago Technologies General Ip (Singapore) Pte. Ltd. Programming an embedded flash storage device
CN103870214A (en) * 2014-02-26 2014-06-18 深圳市安信达存储技术有限公司 Method for enabling MLC (Multi Level Cell) to have function of SLC (Single Level Cell)
US9542262B1 (en) 2014-05-29 2017-01-10 Avago Technologies General Ip (Singapore) Pte. Ltd. Error correction
US9892033B1 (en) 2014-06-24 2018-02-13 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of memory units
US9972393B1 (en) 2014-07-03 2018-05-15 Avago Technologies General Ip (Singapore) Pte. Ltd. Accelerating programming of a flash memory module
US9584159B1 (en) 2014-07-03 2017-02-28 Avago Technologies General Ip (Singapore) Pte. Ltd. Interleaved encoding
US9449702B1 (en) 2014-07-08 2016-09-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Power management
US10083117B2 (en) * 2014-09-09 2018-09-25 Hua Zhong University of Technology Filtering write request sequences
US9934872B2 (en) 2014-10-30 2018-04-03 Sandisk Technologies Llc Erase stress and delta erase loop count methods for various fail modes in non-volatile memory
KR20160052278A (en) 2014-11-04 2016-05-12 에스케이하이닉스 주식회사 Semiconductor device and operating method thereof
US9524211B1 (en) 2014-11-18 2016-12-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Codeword management
KR102295223B1 (en) 2015-01-13 2021-09-01 삼성전자주식회사 Storage device and user device including speed mode manager
US9224502B1 (en) 2015-01-14 2015-12-29 Sandisk Technologies Inc. Techniques for detection and treating memory hole to local interconnect marginality defects
US10305515B1 (en) 2015-02-02 2019-05-28 Avago Technologies International Sales Pte. Limited System and method for encoding using multiple linear feedback shift registers
US10032524B2 (en) 2015-02-09 2018-07-24 Sandisk Technologies Llc Techniques for determining local interconnect defects
KR102320864B1 (en) * 2015-03-24 2021-11-03 에스케이하이닉스 주식회사 Memory system and operating method thereof
US9269446B1 (en) 2015-04-08 2016-02-23 Sandisk Technologies Inc. Methods to improve programming of slow cells
US9564219B2 (en) 2015-04-08 2017-02-07 Sandisk Technologies Llc Current based detection and recording of memory hole-interconnect spacing defects
US10628255B1 (en) 2015-06-11 2020-04-21 Avago Technologies International Sales Pte. Limited Multi-dimensional decoding
US9851921B1 (en) 2015-07-05 2017-12-26 Avago Technologies General Ip (Singapore) Pte. Ltd. Flash memory chip processing
US10042553B2 (en) 2015-10-30 2018-08-07 Sandisk Technologies Llc Method and system for programming a multi-layer non-volatile memory having a single fold data path
US10120613B2 (en) 2015-10-30 2018-11-06 Sandisk Technologies Llc System and method for rescheduling host and maintenance operations in a non-volatile memory
US10133490B2 (en) 2015-10-30 2018-11-20 Sandisk Technologies Llc System and method for managing extended maintenance scheduling in a non-volatile memory
US9778855B2 (en) 2015-10-30 2017-10-03 Sandisk Technologies Llc System and method for precision interleaving of data writes in a non-volatile memory
KR102060736B1 (en) * 2015-11-27 2020-02-11 후아웨이 테크놀러지 컴퍼니 리미티드 Method for storing data by storage device and storage device
US9954558B1 (en) 2016-03-03 2018-04-24 Avago Technologies General Ip (Singapore) Pte. Ltd. Fast decoding of data stored in a flash memory
US10019198B2 (en) * 2016-04-01 2018-07-10 Intel Corporation Method and apparatus for processing sequential writes to portions of an addressable unit
US10031845B2 (en) 2016-04-01 2018-07-24 Intel Corporation Method and apparatus for processing sequential writes to a block group of physical blocks in a memory device
CN111679787B (en) * 2016-04-27 2023-07-18 慧荣科技股份有限公司 Flash memory device, flash memory controller and flash memory storage management method
US10019314B2 (en) 2016-04-27 2018-07-10 Silicon Motion Inc. Flash memory apparatus and storage management method for flash memory
US10223252B2 (en) * 2017-03-31 2019-03-05 Samsung Electronics Co., Ltd. Hybrid DRAM array including dissimilar memory cells
US10275170B2 (en) * 2017-04-10 2019-04-30 Sandisk Technologies Llc Folding operations in memory systems with single address updates
US10643707B2 (en) * 2017-07-25 2020-05-05 Western Digital Technologies, Inc. Group write operations for a data storage device
US10572388B2 (en) * 2017-08-30 2020-02-25 Micron Technology, Inc. Managed NVM adaptive cache management
US10515008B2 (en) 2017-10-25 2019-12-24 Western Digital Technologies, Inc. Performance based memory block usage
US11354058B2 (en) 2018-09-06 2022-06-07 Pure Storage, Inc. Local relocation of data stored at a storage device of a storage system
US11314635B1 (en) * 2017-12-12 2022-04-26 Amazon Technologies, Inc. Tracking persistent memory usage
US10541037B2 (en) * 2018-06-07 2020-01-21 Sandisk Technologies Llc Non-volatile memory with countermeasure for program disturb including delayed ramp down during program verify
CN109144896B (en) * 2018-08-10 2022-09-27 暨南大学 Perceptible type data cache management method based on MLC parity symmetry
CN111324281B (en) * 2018-12-14 2024-02-06 兆易创新科技集团股份有限公司 Memory and control method and device thereof
US11199991B2 (en) * 2019-01-03 2021-12-14 Silicon Motion, Inc. Method and apparatus for controlling different types of storage units
TWI696074B (en) 2019-01-24 2020-06-11 慧榮科技股份有限公司 Method for managing flash memory module and associated flash memory controller and electronic device
TWI768336B (en) * 2019-01-24 2022-06-21 慧榮科技股份有限公司 Method for managing flash memory module and associated flash memory controller and electronic device
CN110223726B (en) * 2019-06-04 2020-12-01 深圳忆联信息系统有限公司 Method and system for prolonging service life of SSD
CN110531928B (en) * 2019-08-09 2023-04-25 深圳大普微电子科技有限公司 Random data writing method and device for DRAM-Less solid state disk and DRAM-Less solid state disk
KR20210034378A (en) 2019-09-20 2021-03-30 에스케이하이닉스 주식회사 Memory controller and operating method thereof
US11243709B2 (en) * 2019-08-22 2022-02-08 SK Hynix Inc. Data storage apparatus and operating method thereof
KR20210076497A (en) 2019-12-16 2021-06-24 에스케이하이닉스 주식회사 Storage device and operating method thereof
US11734175B2 (en) 2019-08-22 2023-08-22 SK Hynix Inc. Storage device and method of operating the same
US11294827B2 (en) * 2019-09-12 2022-04-05 Western Digital Technologies, Inc. Non-sequential zoned namespaces
US11762769B2 (en) 2019-09-20 2023-09-19 SK Hynix Inc. Memory controller based on flush operation and method of operating the same
CN110750215A (en) * 2019-10-14 2020-02-04 深圳忆联信息系统有限公司 Method and device for improving random reading performance of solid state disk and computer equipment
KR102694542B1 (en) 2019-11-07 2024-08-13 에스케이하이닉스 주식회사 Storage device and operating method thereof
US11669464B1 (en) * 2020-04-24 2023-06-06 Xilinx, Inc. Multi-addressing mode for DMA and non-sequential read and write patterns
US11403032B2 (en) 2020-09-10 2022-08-02 Micron Technology, Inc. Data transfer management within a memory device having multiple memory regions with different memory densities
CN114327240A (en) * 2020-09-29 2022-04-12 慧荣科技股份有限公司 Computer readable storage medium, data storage method and device of flash memory
US12093545B2 (en) 2020-12-31 2024-09-17 Pure Storage, Inc. Storage system with selectable write modes
US11614880B2 (en) 2020-12-31 2023-03-28 Pure Storage, Inc. Storage system with selectable write paths
US12067282B2 (en) 2020-12-31 2024-08-20 Pure Storage, Inc. Write path selection
US11847324B2 (en) 2020-12-31 2023-12-19 Pure Storage, Inc. Optimizing resiliency groups for data regions of a storage system
US11556416B2 (en) 2021-05-05 2023-01-17 Apple Inc. Controlling memory readout reliability and throughput by adjusting distance between read thresholds
US11847342B2 (en) 2021-07-28 2023-12-19 Apple Inc. Efficient transfer of hard data and confidence levels in reading a nonvolatile memory
CN114415944A (en) * 2021-12-27 2022-04-29 深圳忆联信息系统有限公司 Solid state disk physical block management method and device, computer equipment and storage medium

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020116555A1 (en) * 2000-12-20 2002-08-22 Jeffrey Somers Method and apparatus for efficiently moving portions of a memory block

Family Cites Families (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6804760B2 (en) * 1994-12-23 2004-10-12 Micron Technology, Inc. Method for determining a type of memory present in a system
US5737599A (en) * 1995-09-25 1998-04-07 Rowe; Edward R. Method and apparatus for downloading multi-page electronic documents with hint information
US5745418A (en) * 1996-11-25 1998-04-28 Macronix International Co., Ltd. Flash memory mass storage system
US6018789A (en) * 1997-11-24 2000-01-25 Western Digital Corporation Disk drive with cache segment providing adaptively managed chunks
TW527604B (en) * 1998-10-05 2003-04-11 Toshiba Corp A memory systems
JP2000173281A (en) 1998-12-04 2000-06-23 Sony Corp Semiconductor memory
JP2001006374A (en) 1999-06-17 2001-01-12 Hitachi Ltd Semiconductor memory and system
JP2001306393A (en) 2000-04-20 2001-11-02 Mitsubishi Electric Corp Storage device
US6763424B2 (en) * 2001-01-19 2004-07-13 Sandisk Corporation Partial block data programming and reading operations in a non-volatile memory
KR100389867B1 (en) 2001-06-04 2003-07-04 삼성전자주식회사 Flash memory management method
JP4248772B2 (en) 2001-07-05 2009-04-02 Tdk株式会社 MEMORY CONTROLLER, FLASH MEMORY SYSTEM PROVIDED WITH MEMORY CONTROLLER, AND FLASH MEMORY CONTROL METHOD
US6717847B2 (en) 2001-09-17 2004-04-06 Sandisk Corporation Selective operation of a multi-state non-volatile memory system in a binary mode
US6456528B1 (en) 2001-09-17 2002-09-24 Sandisk Corporation Selective operation of a multi-state non-volatile memory system in a binary mode
US6678785B2 (en) * 2001-09-28 2004-01-13 M-Systems Flash Disk Pioneers Ltd. Flash management system using only sequential write
US7076606B2 (en) * 2002-09-20 2006-07-11 Quantum Corporation Accelerated RAID with rewind capability
JP2004310650A (en) * 2003-04-10 2004-11-04 Renesas Technology Corp Memory device
CA2433254A1 (en) * 2003-06-25 2004-12-25 Ibm Canada Limited - Ibm Canada Limitee System and method for warm shutdown and restart of a buffer pool
US6988175B2 (en) * 2003-06-30 2006-01-17 M-Systems Flash Disk Pioneers Ltd. Flash memory management method that is resistant to data corruption by power loss
US7383375B2 (en) * 2003-12-30 2008-06-03 Sandisk Corporation Data run programming
US7873885B1 (en) * 2004-01-20 2011-01-18 Super Talent Electronics, Inc. SSD test systems and methods
KR100627872B1 (en) * 2004-09-02 2006-09-25 삼성전자주식회사 Data write method of nand flash memory
US7315916B2 (en) * 2004-12-16 2008-01-01 Sandisk Corporation Scratch pad block
JP4871260B2 (en) * 2005-03-03 2012-02-08 パナソニック株式会社 MEMORY MODULE, MEMORY CONTROLLER, NONVOLATILE STORAGE DEVICE, NONVOLATILE STORAGE SYSTEM, AND MEMORY READ / WRITE METHOD
US7275140B2 (en) * 2005-05-12 2007-09-25 Sandisk Il Ltd. Flash memory management method that is resistant to data corruption by power loss
JP5130646B2 (en) * 2005-06-06 2013-01-30 ソニー株式会社 Storage device
US7366013B2 (en) * 2005-12-09 2008-04-29 Micron Technology, Inc. Single level cell programming in a multiple level cell non-volatile memory device
US8250316B2 (en) * 2006-06-06 2012-08-21 Seagate Technology Llc Write caching random data and sequential data simultaneously
US7451265B2 (en) * 2006-08-04 2008-11-11 Sandisk Corporation Non-volatile memory storage systems for phased garbage collection
KR100771521B1 (en) 2006-10-30 2007-10-30 삼성전자주식회사 Flash memory device having a multi-leveled cell and programming method thereof
US7975109B2 (en) * 2007-05-30 2011-07-05 Schooner Information Technology, Inc. System including a fine-grained memory and a less-fine-grained memory
TW201120900A (en) * 2009-12-07 2011-06-16 Jmicron Technology Corp Method and control unit for performing storage management upon storage apparatus and related storage apparatus thereof
KR101662827B1 (en) * 2010-07-02 2016-10-06 삼성전자주식회사 Memory system selecting write mode of data block and data write method thereof
US8990477B2 (en) * 2012-04-19 2015-03-24 Sandisk Technologies Inc. System and method for limiting fragmentation

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020116555A1 (en) * 2000-12-20 2002-08-22 Jeffrey Somers Method and apparatus for efficiently moving portions of a memory block
US6948010B2 (en) * 2000-12-20 2005-09-20 Stratus Technologies Bermuda Ltd. Method and apparatus for efficiently moving portions of a memory block

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110082976A1 (en) * 2007-08-20 2011-04-07 Zining Wu Method and system for object-oriented data storage
US8583857B2 (en) * 2007-08-20 2013-11-12 Marvell World Trade Ltd. Method and system for object-oriented data storage
US20130346674A1 (en) * 2012-06-26 2013-12-26 Phison Electronics Corp. Data writing method, memory controller and memory storage device
US9141530B2 (en) * 2012-06-26 2015-09-22 Phison Electronics Corp. Data writing method, memory controller and memory storage device
US9575886B2 (en) 2013-01-29 2017-02-21 Marvell World Trade Ltd. Methods and apparatus for storing data to a solid state storage device based on data classification
US10157022B2 (en) 2013-01-29 2018-12-18 Marvell World Trade Ltd. Methods and apparatus for storing data to a solid state storage device based on data classification
US20160070493A1 (en) * 2014-09-04 2016-03-10 Samsung Electronics Co., Ltd. Data storage device and method of operating the same
CN106293841A (en) * 2016-08-11 2017-01-04 青岛海信移动通信技术股份有限公司 A kind of method and apparatus of burning data
US11392318B2 (en) 2019-06-12 2022-07-19 Samsung Electronics Co., Ltd. Electronic device and method of utilizing storage space thereof
US11704072B2 (en) 2019-06-12 2023-07-18 Samsung Electronics Co., Ltd. Electronic device and method of utilizing storage space thereof

Also Published As

Publication number Publication date
US20140379970A1 (en) 2014-12-25
KR100771521B1 (en) 2007-10-30
US20150370491A1 (en) 2015-12-24
US9122592B2 (en) 2015-09-01
US20110219180A1 (en) 2011-09-08
US9886202B2 (en) 2018-02-06
US7970981B2 (en) 2011-06-28
US8843699B2 (en) 2014-09-23
US20130173857A1 (en) 2013-07-04
US20080104309A1 (en) 2008-05-01

Similar Documents

Publication Publication Date Title
US9886202B2 (en) Flash memory device with multi-level cells and method of performing operations therein according to a detected writing patter
JP5728672B2 (en) Hybrid memory management
US7516295B2 (en) Method of remapping flash memory
US8180955B2 (en) Computing systems and methods for managing flash memory device
KR101465789B1 (en) Write and merge methods in memory card systems for reducing the number of page copies
TWI399644B (en) Block management method for a non-volatile memory
CN101639808B (en) Methods of data management in non-volatile memory devices and related non-volatile memory systems
US20080120488A1 (en) Apparatus and method of managing nonvolatile memory
US20140122783A1 (en) Solid state memory (ssm), computer system including an ssm, and method of operating an ssm
US20130173845A1 (en) Command Aware Partial Page Programming
US7287117B2 (en) Flash memory and mapping control apparatus and method for flash memory
US8225050B2 (en) Memory storage device and a control method thereof
KR20110121678A (en) Spare block management in non-volatile memories
JP2008524706A (en) Non-volatile memory and method with multi-stream update tracking
US20100042775A1 (en) Block management method for flash memory, and storage system and controller using the same
US9342446B2 (en) Non-volatile memory system allowing reverse eviction of data updates to non-volatile binary cache
US20100318726A1 (en) Memory system and memory system managing method
KR100914646B1 (en) Management Scheme for Flash Memory with the Multi-Plane Architecture
CN116540950B (en) Memory device and control method for writing data thereof
KR101027687B1 (en) Solid State Storage System for Controlling Write Operation and Method of Controlling the Same
KR100780963B1 (en) Memory card and driving method thereof
KR101155566B1 (en) Page mapping method of space data
TW202414217A (en) Data processing method and the associated data storage device
TW202414221A (en) Data processing method and the associated data storage device
CN118035133A (en) Read and write address translation of reserved memory pages using multi-page translation units

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION