US20120037994A1 - Semiconductor device and manufacturing method of same - Google Patents
Semiconductor device and manufacturing method of same Download PDFInfo
- Publication number
- US20120037994A1 US20120037994A1 US13/283,264 US201113283264A US2012037994A1 US 20120037994 A1 US20120037994 A1 US 20120037994A1 US 201113283264 A US201113283264 A US 201113283264A US 2012037994 A1 US2012037994 A1 US 2012037994A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor
- channel region
- film
- semiconductor substrate
- semiconductor layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 349
- 238000004519 manufacturing process Methods 0.000 title abstract description 32
- 239000000758 substrate Substances 0.000 claims abstract description 133
- 239000012535 impurity Substances 0.000 claims description 59
- 229910052751 metal Inorganic materials 0.000 claims description 34
- 239000002184 metal Substances 0.000 claims description 34
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 22
- 229910052710 silicon Inorganic materials 0.000 claims description 17
- 239000010703 silicon Substances 0.000 claims description 17
- 239000012212 insulator Substances 0.000 abstract description 34
- 239000002070 nanowire Substances 0.000 abstract description 26
- 239000010408 film Substances 0.000 description 180
- 239000010410 layer Substances 0.000 description 177
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 76
- 238000010586 diagram Methods 0.000 description 40
- 238000000034 method Methods 0.000 description 27
- 230000000694 effects Effects 0.000 description 14
- 230000006872 improvement Effects 0.000 description 13
- 238000005468 ion implantation Methods 0.000 description 13
- 230000008569 process Effects 0.000 description 12
- 230000000295 complement effect Effects 0.000 description 10
- 239000013078 crystal Substances 0.000 description 9
- 230000001965 increasing effect Effects 0.000 description 8
- 238000000059 patterning Methods 0.000 description 8
- 238000009826 distribution Methods 0.000 description 5
- 229910052698 phosphorus Inorganic materials 0.000 description 5
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 4
- 238000000137 annealing Methods 0.000 description 4
- 230000008859 change Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- 239000011574 phosphorus Substances 0.000 description 4
- 230000001133 acceleration Effects 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 229910052732 germanium Inorganic materials 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 239000002356 single layer Substances 0.000 description 3
- 238000001069 Raman spectroscopy Methods 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 239000002800 charge carrier Substances 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000006731 degradation reaction Methods 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000002474 experimental method Methods 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- NFFIWVVINABMKP-UHFFFAOYSA-N methylidynetantalum Chemical compound [Ta]#C NFFIWVVINABMKP-UHFFFAOYSA-N 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 230000001629 suppression Effects 0.000 description 2
- 229910003468 tantalcarbide Inorganic materials 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000005452 bending Methods 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000005728 strengthening Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0673—Nanowires or nanotubes oriented parallel to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0676—Nanowires or nanotubes oriented perpendicular or at an angle to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7843—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being an applied insulating layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823807—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
Definitions
- Examplary embodiments described herein relates to semiconductor devices having “fin” type channel transistors or nano-wire channel transistors and manufacturing methodology of the devices.
- a fin channel MISFET (FinFET) structure and nano-wire channel transistor (nanowire transistor) with enhanced tolerance against short-channel effects are expected to be used as a device structure for realizing ultra-highly scaled down metal insulator semiconductor field effect transistors (MISFETs) with gate length of 30 nanometers (nm) or less.
- the FinFET is designed, for example, to have on a silicon substrate a rectangular solid-shaped semiconductor layer, one part of which is used as a channel region. On both side faces of this channel region, a gate electrode is formed so that thin channel region is interposed therebetween. This gate electrode is structured to surround the channel region; so, the gate controllability is improved, and the short-channel effect tolerance is enhanced.
- a nanowire transistor is similar in structure to the FinFET with the rectangular solid-shaped semiconductor layer being reduced in height and also with the gate electrode being also provided on a top surface of the rectangular solid-like semiconductor layer.
- the top surface of the rectangular semiconductor layer also operates as the channel.
- a nanowire transistor having its rectangular semiconductor layer of a relatively large size is also called the “tri-gate” transistor.
- nMISFETs n-channel MISFETs
- pMISFETs p-channel MISFETs
- a semiconductor device which includes a semiconductor substrate, a rectangular solid-shaped semiconductor layer formed at an upper part of the semiconductor substrate to have a top surface being parallel to a principal plane of the semiconductor substrate and a side face with a (100) plane perpendicular to the principal plane of the semiconductor substrate, and a p-channel MISFET (pMISFET).
- pMISFET p-channel MISFET
- the pMISFET has a channel region formed at least at the side face of the rectangular solid-shaped semiconductor layer, a gate dielectric film formed at least on the side face of the rectangular solid-shaped semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source and drain regions formed within the rectangular solid-shaped semiconductor layer in such a way as to interpose the channel region therebetween.
- the channel region is applied with a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
- a semiconductor device in accordance with a second aspect of this disclosure, includes a semiconductor substrate, a first and a second spaced-apart rectangular solid-shaped semiconductor layers, a pMISFET which is provided at the first rectangular semiconductor layer, and an nMISFET at the second rectangular semiconductor layer.
- the first and second rectangular layers are formed at an upper part of the semiconductor substrate.
- Each of these layers has a top surface that is parallel to a principal plane of the semiconductor substrate and a side face with a ( 110 ) plane perpendicular to the principal plane of the semiconductor substrate.
- the pMISFET has a channel region which is formed at least at the side face of the first rectangular semiconductor layer, a gate dielectric film which is formed at least on the side face of the first rectangular semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source and drain regions formed within the first rectangular semiconductor layer in such a way as to interpose the channel region therebetween.
- the nMISFET has a channel region which is formed at least at the side face of the second rectangular semiconductor layer, a gate dielectric film which is formed at least on the side face of the second rectangular semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source/drain regions formed within the second rectangular semiconductor layer in such a way as to interpose the channel region therebetween.
- This channel region of the nMISFET is applied a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
- a manufacturing method of the semiconductor device in accordance with the third aspect of this disclosure includes the steps of forming a plurality of rectangular solid-shaped semiconductor layers at an upper part of a semiconductor substrate, forming a gate dielectric film at least on side faces of the rectangular solid-shaped semiconductor layers, forming a metal film on the gate dielectric film, depositing on or above the metal film a semiconductor film in such a way as to fill a portion between adjacent ones of the rectangular solid-shaped semiconductor layers, performing impurity doping by ion implantation to change an upper part of the semiconductor film to an amorphous material, patterning the semiconductor film and the metal film to thereby form a gate electrode, forming a stress liner dielectric film on or above the gate electrode, performing thermal processing for crystallizing the upper part of the semiconductor film, and removing the stress liner dielectric film.
- a manufacturing method of the semiconductor device in accordance with the fourth aspect of the disclosure includes the steps of forming a plurality of rectangular solid-shaped semiconductor layers at an upper part of a semiconductor substrate, forming a gate dielectric film at least at side faces of the rectangular solid-shaped semiconductor layers, forming a metal film on the gate dielectric film in such a way as to fill a portion between adjacent ones of the rectangular solid-shaped semiconductor layers, planarizing the metal film by polishing, depositing a semiconductor film on or above the metal film, performing impurity doping by ion implantation to amorphasize an upper part of the semiconductor film, patterning the semiconductor film and the metal film to thereby form a gate electrode, forming a stress liner dielectric film on the gate electrode, performing thermal processing for crystallizing the upper part of the semiconductor film, and removing the stress liner dielectric film.
- FIG. 1 is a diagram schematically showing a cross-sectional view of a semiconductor device in accordance with a first embodiment.
- FIG. 2 is a diagram pictorially showing a sectional view of an SMT-introduced FinFET structure as has been applied to planar MOSFETs.
- FIG. 3 is a pictorial representation of optimal stress directions in an n-channel FinFET.
- FIG. 4 is a pictorial representation of optimal stress directions in a p-channel FinFET.
- FIG. 5 is a diagram for explanation of a manufacturing method of the semiconductor device of the first embodiment.
- FIG. 6 is a diagram schematically showing a top plan view of the semiconductor device of the first embodiment.
- FIG. 7 is a schematic cross-sectional view of the semiconductor device of the first embodiment.
- FIG. 8 is a schematic sectional diagram showing the manufacturing method of the semiconductor device of the first embodiment.
- FIG. 9 is a top plan view diagram showing the manufacturing method of the semiconductor device of the first embodiment.
- FIGS. 10 to 14 are schematic sectional diagrams showing the manufacturing method of the semiconductor device of the first embodiment.
- FIG. 15 is a schematic sectional diagram of a semiconductor device of a second embodiment.
- FIGS. 16 through 21 are schematic sectional diagrams showing a manufacturing method of the semiconductor device of the second embodiment.
- FIG. 22 is a sectional diagram of a semiconductor device of a third embodiment.
- FIGS. 23 and 24 are schematic sectional diagrams is showing a manufacturing method of the semiconductor device of the third embodiment.
- FIG. 25 is a schematic sectional diagram showing a semiconductor device of a fourth embodiment.
- FIGS. 26-28 are schematic sectional diagrams showing a manufacturing method of the semiconductor device of the fourth embodiment.
- FIG. 29 is a pictorial sectional diagram showing a semiconductor device of a fifth embodiment.
- FIG. 30 is a sectional diagram of a semiconductor device of a sixth embodiment.
- FIG. 31 is a sectional diagram of a semiconductor device of a seventh embodiment.
- FIG. 32 is a sectional diagram of a semiconductor device of an eighth embodiment.
- FIG. 33 is a sectional diagram of a semiconductor device of a ninth embodiment.
- gate length direction is used to refer to the direction of a flow of electrical charge carriers, which are electrons or holes.
- gate length means the length of a gate electrode in the gate length direction.
- rectangular solid-shaped semiconductor width refers to the thickness of a rectangular solid-shaped semiconductor layer of a channel region.
- height of rectangular solid-shaped semiconductor layer means the distance of from a bottom face to a top surface of the rectangular solid-shaped semiconductor layer.
- the expression “(100) plane direction,” for example, is not exclusively limited to the case where the surface of a semiconductor is perfectly identical to the (100) plane but may also include those cases where the semiconductor surface has an oblique angle of about ⁇ 5 degrees with respect to the (100) plane.
- Reasons of this inclusion of the angle range of ⁇ 5 degrees are as follows: first, in the manufacture of semiconductor devices, it is difficult in a viewpoint of the accuracy to achieve perfect coincidence of directions and crystal planes; second, within the angular error range of about ⁇ 5 degrees, it is possible to obtain the intended functions and effects of this disclosure.
- FIG. 2 is a diagram schematically showing a cross-section of FinFET with introduction of the stress memorization technique (SMT) that has traditionally been employed for planar MISFETs, wherein the cross-section is at right angles to the gate length direction of the FinFET.
- SMT stress memorization technique
- This SMT-introduced FinFET has a semiconductor substrate 14 which is formed by a substrate silicon 10 and a buried dielectric film 12 plus a silicon-on-insulator (SOI) layer thereon, a channel region 18 which is formed in a rectangular solid-shaped semiconductor layer 40 at an upper part of this semiconductor substrate 14 , a gate insulating film 20 which is formed on side faces of this channel region 18 , a gate electrode 30 which is formed on this gate insulator film 20 to have a multilayered structure of a metal film 22 and a poly-silicon film 24 , and a pair of source and drain regions (not shown) which are formed to interpose the channel region 18 therebetween.
- SOI silicon-on-insulator
- a chosen impurity e.g., P, As, Ge or else, is heavily doped by ion implantation to a high concentration.
- a compressive stress is accumulated in the poly-Si film 24 by a similar mechanism to the case of planar MISFETs, compressive strains are induced in the channel region 18 of the rectangular solid-shaped semiconductor layer 40 , one of which is in a direction perpendicular to a principal plane of the semiconductor substrate 14 , and the others of which are in a direction at right angles to sidefaces of the rectangular semiconductor layer 40 as indicated by white arrows in FIG. 2 .
- FIGS. 3 and 4 are diagrams showing results of this experiment. More specifically, these are pictorial drawings showing the optimum strain direction for bringing performance improvements in an n-channel FinFET and a p-channel FinFET.
- FIG. 3 is in the case of the n-channel FinFET
- FIG. 4 is the case of the p-channel FinFET.
- any one of the compressive strain in the direction perpendicular to the substrate and the compressive strain in the perpendicular direction to the sideface of a rectangular semiconductor layer improves the performance so that it is considered that the strain induced by SMT shown in FIG. 2 brings significant performance improvement.
- the compressive strain in the perpendicular direction to the sideface of the rectangular semiconductor layer is rather disadvantageous although the compressive strain in the perpendicular direction to the semiconductor substrate's principal plane is advantageous.
- the performance improvement by means of the SMT is kept less.
- FIG. 5 is a graph showing a measurement result of the mobility change rate upon introduction of the compressive strain in the perpendicular direction to the semiconductor substrate principal plane in the p-channel (100) sideface FinFET.
- a positive mobility change rate was obtained, which is much greater than that forecasted from the bulk piezoresistance coefficient.
- a semiconductor device in accordance with this embodiment is arranged to include a semiconductor substrate, a rectangular solid-shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface being parallel to a principal plane of the semiconductor substrate and a side face with a (100) plane perpendicular to the principal plane of the semiconductor substrate, and a p-channel metal insulator semiconductor field effect transistor (pMISFET).
- pMISFET p-channel metal insulator semiconductor field effect transistor
- the pMISFET has a channel region which is formed at least at the side face of the rectangular solid-shaped semiconductor layer, a gate dielectric film which is formed at least on the sideface of the rectangular solid-shaped semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source/drain regions formed within the rectangular solid-shaped semiconductor layer in such a manner as to interpose the channel region therebetween.
- the channel region is applied with a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
- FIG. 6 is a diagram showing a top plan view of the semiconductor device of this embodiment.
- FIG. 1 is a diagram schematically showing a cross-section of the device of FIG. 6 as taken along line A-A′.
- FIG. 7 shows a cross-section taken along line B-B′ of FIG. 6 .
- this semiconductor device is formed on an SOI substrate 14 having a substrate silicon 10 and a buried oxide film 12 thereon.
- the device has a rectangular solid-shaped semiconductor layer 40 which is formed at upper part of the SOI substrate 14 and which has a top surface extending in parallel to the SOI substrate 14 and side faces with a (100) crystal plane that is perpendicular to the SOI substrate 14 , a channel region 18 which is formed at least at sidefaces of the rectangular semiconductor layer 40 , a gate insulating film 20 which is formed on the sidefaces of the rectangular semiconductor layer 40 with the channel region 18 being formed therein and sidefaces of a hard mask layer 42 , and a gate electrode 30 which covers the channel region 18 with the gate insulator film 20 being sandwiched therebetween.
- the gate electrode 30 has a multilayered structure of a metal film 22 and a poly-silicon film (semiconductor film) 24 that contains therein a chosen impurity, such as phosphorus (P) as an example.
- the poly-Si film 24 extends to fill a portion between adjacent ones of parallel semiconductor layers 40 .
- a pair of source and drain regions 32 with boron (B) being doped therein as an impurity for example are provided in the rectangular semiconductor layer 40 , which are formed in such a manner as to interpose the channel region 18 therebetween.
- a gate electrode 30 and sidewall dielectric films 34 on both sides thereof are formed so that these vertically cross the plurality of rectangular semiconductor layers 40 .
- the semiconductor device of this embodiment is a p-channel SOI-FinFET of the so-called double gate structure type.
- the poly-Si film 24 of gate electrode 30 is not uniform in impurity concentration.
- the impurity concentration becomes higher in a direction toward upside from the lowermost layer of the poly-Si film 24 of gate electrode 30 , i.e., the SOI substrate 14 side.
- the poly-Si film 24 is such that the impurity concentration in a region above the height of an upper surface of the channel region 18 becomes higher than the impurity concentration at the height of the top surface of the rectangular semiconductor layer 40 , i.e., the upper surface of channel region 18 .
- the strain amount can typically be evaluated by Raman spectrometric measurement, also known as Raman spectroscopy.
- the mobility of charge carriers is improved.
- pFinFET p-channel FinFET
- the impurity to be contained in the poly-Si film 24 of gate electrode 30 include, but not limited to, phosphorus (P), arsenic (As) or germanium (Ge), which causes amorphasization of poly-Si by ion implantation in the process of manufacturing the semiconductor device.
- the impurity concentration is preferably set to be greater than or equal to 2 ⁇ 10 20 cm ⁇ 3 and less than or equal to 2 ⁇ 10 21 cm ⁇ 3 .
- This value setting is in order to avoid an excessive increase in ion implantation damage as given to the gate insulator film 20 and/or the gate electrode 30 during ion implantation while inducing sufficient degrees of amorphasization and volume expansion.
- the impurity concentration of the lowermost layer of the poly-Si film 24 is preferably set so that it is greater than or equal to 2 ⁇ 10 19 cm ⁇ 3 and less than 2 ⁇ 10 20 cm ⁇ 3 in order to suppress the amorphasization and volume expansion in the regions at both sidefaces of rectangular semiconductor layer 40 while at the same time avoiding an excessive increase in gate resistance.
- the layout interval or “pitch” of these rectangular semiconductor layers is preferably set to 10 nm or more in order to avoid an increase in resistance of the gate electrode 30 to be formed between adjacent ones of the rectangular semiconductor layers and is desirably less than or equal to 250 nm in order to increase the current amount. Note that the use of this layout of such plurality of rectangular semiconductor layers is not necessarily essential to the inventive concept as disclosed herein.
- examples of the material of the metal film 22 of gate electrode 30 are a metal silicide, titanium nitride (TiN), tungsten (W), tantalum carbide (TaC) and others.
- the buried oxide film 12 is preferably arranged to have a thickness of 5 nm or more and yet less than or equal to 200 nm in order to avoid an excessive increase in capacitance between the channel and substrate while at the same time strengthening the durability against short-channel effects.
- the height of the poly-Si film 24 of gate electrode 30 from the top surface of hard mask layer 42 is preferably set to 10 nm or more and yet less than or equal to 200 nm in order to avoid an excessive increase in gate resistance while retaining controllability in the process of etching the gate electrode.
- the height of the rectangular semiconductor layer(s) 40 is preferably set at 3 nm or more and yet less than or equal to 100 nm in order to avoid an excessive decrease in carrier mobility while retaining the controllability at the time of etching the rectangular semiconductor layer(s).
- the width of a rectangular semiconductor layer i.e., the thickness of rectangular semiconductor layer 40 of channel region 18 is desirably set to less than or equal to L/2, where L is the gate length.
- the rectangular semiconductor layer width is desirably set at 3 nm or more.
- FIGS. 8 and 10 - 14 are diagrams schematically showing cross-sections in the manufacture of the semiconductor device of this embodiment. Additionally, FIG. 9 is a diagram showing a top plan view of a device structure in the manufacture of the semiconductor device of this embodiment.
- FIG. 8 a structure which consists essentially of a buried oxide film 12 , SOI layer 44 and hard mask layer 42 is formed on a substrate silicon 10 .
- FIG. 9 and FIG. 10 sectional diagram taken along line C-C′ of FIG. 9 .
- the SOI layer 44 is etched with this hard mask layer 42 being as a mask to process the SOI layer 44 to become narrower in the direction along the rectangular semiconductor layer width, thereby to form rectangular semiconductor layers 40 .
- a gate insulating film 20 is formed on sidefaces of the rectangular solid-shaped semiconductor layers 40 and top surface and sidefaces of the hard mask layer 42 .
- a metal film 22 is formed on this gate insulator film 20 ; furthermore, on this metal film 22 , a poly-silicon film 24 a is deposited, in which a P impurity is in-situ doped.
- a space between adjacent ones of the rectangular semiconductor layers 40 is filled.
- the poly-Si film 24 a is polished for planarization, thus exposing the hard mask layer 42 .
- a phosphorus (P) in-situ doped poly-silicon film 24 b is additionally formed on the planarized poly-Si film 24 a.
- a chosen impurity e.g., P
- P is doped by ion implantation into this poly-Si film 24 b to a high concentration to thereby amorphasize the poly-Si film 24 b.
- a hard mask layer for the gate electrode patterning use is formed on the poly-Si film 24 b; then, this hard mask layer is patterned.
- this hard mask layer being as a mask, the poly-Si film 24 and metal film 22 plus gate insulator film 20 are patterned.
- a sidewall insulation film 34 ( FIG. 6 , 7 ) is formed on both sides of the gate length direction of the gate electrode 30 .
- a p-type impurity is doped into the rectangular semiconductor layer 40 , thereby forming source/drain regions 32 ( FIG. 6 , 7 ).
- a stress liner dielectric film 50 is formed on the gate electrode 30 as shown in FIG. 14 ; then, annealing processing is performed by means of rapid thermal anneal (RTA) techniques for example to thereby crystallize the poly-Si film 24 b, thus causing a compressive stress to be induced in the gate electrode 30 . Thereafter, the stress liner dielectric film 50 is removed away.
- RTA rapid thermal anneal
- the semiconductor device of this embodiment shown in FIGS. 1 and 6 - 7 is formed.
- This acceleration energy setting is in order to reduce ion implantation damages to be given to the gate insulator film 20 and others and also to retain an effective concentration distribution for strain application of the poly-Si film 24 .
- stress liner dielectric film 50 is a silicon nitride film or silicon oxide film or the like, which is formed by chemical vapor deposition (CVD) methods.
- a semiconductor device of this embodiment is a p-channel nano-wire transistor, which is similar to the semiconductor device of the first embodiment shown in FIG. 1 with the hard mask layer 42 being removed and also with the gate electrode being also provided on the top surface of rectangular semiconductor layer 40 , i.e., the upper face of channel region 18 by letting a gate insulator film be interposed therebetween.
- This embodiment is similar to the first embodiment except that the structure of FinFET is used as the nanowire transistor structure; so, a description will be eliminated as to duplicative contents thereof.
- FIG. 15 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction at right angles to the gate length direction of it.
- the gate insulator film 20 is formed also on the upper surface of the channel region 18 to be formed at the rectangular solid-like semiconductor layer 40 having the (100)-plane sideface, and the gate electrode 30 having a multilayer structure of metal film 22 and poly-Si film 24 is formed through the gate insulator film 20 in such a manner as to cover the channel region 18 .
- this nanowire transistor has the so-called tri-gate structure having three gate electrodes on the top surface and both sidefaces of the channel region 18 of rectangular semiconductor layer 40 .
- the impurity concentration in the poly-Si film 24 of gate electrode 30 is not uniform.
- the impurity concentration becomes higher in a direction toward upside from the lowermost layer of the poly-Si film 24 of gate electrode 30 , i.e., the SOI substrate 14 side.
- the poly-Si film 24 is such that the impurity concentration in a region above the height of the upper surface of channel region 18 becomes higher than the impurity concentration at the height of the upper face of channel region 18 .
- the p-channel nanowire transistor of this embodiment is such that the carrier mobility is improved in a similar way to the pFinFET of the first embodiment.
- the p-channel nanowire transistor with increased drive current amount, i.e., enhanced current drivability.
- FIGS. 16-21 are diagrams schematically showing cross-sectional structures in the manufacture of the semiconductor device of this embodiment.
- a structure that consists essentially of a buried oxide film 12 , SOI film 44 and hard mask layer 42 is formed on a substrate silicon 10 .
- the SOI layer 44 is etched with this hard mask layer 42 being as a mask to narrow the SOI layer 44 in the rectangular semiconductor layer width direction, thereby forming rectangular box-like semiconductor layers 40 .
- a gate insulator film 20 is formed on top and side surfaces of the rectangular semiconductor layers 40 .
- a metal film 22 is formed on this gate insulator film 20 ; further, on this metal film 22 , a poly-silicon film 22 with P impurity in-situ doped therein is deposited.
- this poly-Si film 24 spaces between neighboring rectangular semiconductor layers 40 are filled.
- the poly-Si film 24 is subjected to etch-back, causing it to become a thin film.
- a high concentration impurity e.g., P
- P is doped by ion implantation into the thin-filmed poly-Si film 24 to thereby amorphasize upper part of this poly-Si film 24 .
- a hard mask layer for the gate electrode patterning use is formed on the poly-Si film 24 ; then, this hard mask layer is patterned. Thereafter, with this hard mask layer being as a mask, the poly-Si film 24 and metal film 22 and gate insulator film 20 are patterned. Thereafter, a sidewall dielectric film (not shown) is formed on both sides of the gate electrode 30 in the gate length direction.
- a p-type impurity is doped into the rectangular semiconductor layer 40 to thereby form source/drain regions (not shown).
- a stress liner dielectric film 50 is formed on the poly-Si film 24 as shown in FIG. 21 ; then, annealing is performed by RTA techniques, for example, to thereby crystallize the poly-Si film 24 b, thus causing a compressive stress to be induced in the poly-Si film 24 of gate electrode 30 . Thereafter, the stress liner dielectric film 50 is removed away.
- the semiconductor device of this embodiment shown in FIG. 15 is formed.
- a semiconductor device of this embodiment is a p-channel FinFET which is similar to the semiconductor device of the first embodiment shown in FIG. 1 , with the semiconductor film of gate electrode being modified so that its lowermost surface is above the top surface of a rectangular solid-like semiconductor layer.
- the device is the same as the first embodiment except this structural difference; so, a duplicative description will be omitted herein.
- FIG. 22 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction at right angles to the gate length direction thereof.
- the lowermost surface of the poly-Si film 24 of gate electrode 30 is arranged to overlie the upper surface of channel region 18 , i.e., the top surface of rectangular semiconductor layer 40 . In other words, it becomes a structure with a space between adjacent channel regions 18 (rectangular semiconductor layers 40 ) being buried with the metal film 22 .
- the structure that overlies the hard mask layer 42 is similar to that of the semiconductor device of the first embodiment so that a compressive strain is induced by the poly-Si film 24 within the rectangular semiconductor layer 40 in the direction perpendicular to the SOI substrate 14 (strain amount of 0.05% or more). Additionally, although the space between neighboring rectangular semiconductor layers 40 is fully filled with the metal film 22 , the metal film 22 behaves to shrink when an attempt is made to cool down it to room temperatures after having formed the metal film 22 at high temperatures because metals are larger than silicon in thermal expansion coefficient.
- the pFinFET of this embodiment is such that the carrier mobility is further improved when compared to the pFinFET of the first embodiment.
- the p-channel FinFET with further increased drive current amount.
- FIGS. 23 and 24 are schematic sectional diagrams showing manufacturing process steps of the semiconductor device of this embodiment.
- a metal film 22 is formed on the gate insulator film 20 in such a manner as to fill a space between adjacent ones of the rectangular semiconductor layers 40 . Then, as shown in FIG. 24 , the metal film 22 is planarized by polishing to thereby expose the hard mask layer 44 . Thereafter, through similar process steps to those of the first embodiment, the semiconductor device of this embodiment shown in FIG. 22 is fabricated.
- a semiconductor device of this embodiment is similar to the semiconductor device of the first embodiment shown in FIG. 1 with the SOI substrate being replaced by a bulk silicon substrate. Thus, a description of its duplicate contents will be omitted.
- FIG. 25 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction perpendicular to the gate length direction thereof.
- a pFinFET is formed on a bulk silicon substrate 60 , rather than on the SOI substrate.
- a device isolation dielectric film 62 of silicon oxide film and a punch-through suppression semiconductor layer 64 which underlies each rectangular semiconductor layer 40 and which is interposed by the element isolation dielectric film 62 are disposed.
- the punch-through suppression semiconductor layer 64 is preferably arranged so that its impurity concentration is greater than or equal to 1 ⁇ 10 18 cm ⁇ 3 and less than or equal to 1 ⁇ 10 20 cm ⁇ 3 .
- a device structure excluding the semiconductor substrate is identically the same as that of the semiconductor device of the first embodiment so that performance improvement of the transistor is similarly expectable owing to the strain that is induced by the poly-Si film of gate electrode.
- the bulk silicon substrate is less in cost than the SOI substrate; thus, according to this embodiment, it is possible to reduce manufacturing costs.
- FIGS. 26-28 are schematic sectional diagrams showing manufacturing process steps of the semiconductor device of this embodiment.
- the bulk silicon substrate 60 is etched with this hard mask layer 42 being as a mask to process the bulk silicon substrate 60 to become narrower in the rectangular semiconductor layer width direction, thereby forming rectangular semiconductor layers 40 .
- a device isolation dielectric film 62 is deposited and planarized by polish techniques to thereby expose the hard mask layer 42 .
- the device isolation dielectric film 62 is subjected to etchback by reactive ion etching (RIE); thereafter, a chosen impurity, e.g., P, is doped thereinto by ion implantation, thereby to form a punch-though suppressing semiconductor layer 64 under each rectangular semiconductor layer 40 .
- RIE reactive ion etching
- a semiconductor device of this embodiment is similar to the semiconductor device of the first embodiment shown in FIG. 1 with the metal film being omitted and with the gate electrode being made of a single poly-silicon film alone. Thus, a description of its duplicate contents will be eliminated herein.
- FIG. 29 is a schematic sectional diagram of the semiconductor device of this embodiment, which is at right angles to the gate length direction of it. As shown herein, the gate electrode 30 is formed by a single layer of poly-Si film 24 .
- the gate electrode 30 is a single layer consisting of the poly-Si film 24 only, the remaining structure is identically the same as the semiconductor device of the first embodiment; so, transistor performance improvement is similarly expectable owing to the strain that is induced by the poly-Si film of gate electrode.
- the manufacturing of the semiconductor device becomes easier and decreases in production cost because the gate electrode is arranged to have the single-layer structure.
- a semiconductor device of this embodiment is a complementary semiconductor device which is constituted from a p-channel (100) sideface FinFET and an n-channel (100) sideface FinFET.
- This semiconductor device has a semiconductor substrate, more than one rectangular solid-shaped semiconductor layer which is formed at upper part of the semiconductor substrate and which has a top surface parallel to the semiconductor substrate's principal plane and side faces with a (100) crystal plane that is perpendicular to the principal plane of the semiconductor substrate, and a p-channel metal insulator semiconductor field effect transistor (pMISFET).
- pMISFET p-channel metal insulator semiconductor field effect transistor
- This pMISFET has a channel region which is formed within the rectangular solid-like semiconductor layer, a gate insulating film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a manner as to interpose the channel region therebetween, wherein a compressive strain is applied to the channel region in a direction perpendicular to the semiconductor substrate principal plane.
- This embodiment device further includes a second rectangular solid-shaped semiconductor layer which is formed at upper part of the semiconductor substrate and which has a second top surface that is parallel to the semiconductor substrate principal plane and second sidefaces with a (100) plane that is perpendicular to the semiconductor substrate principal plane, and an n-channel MISFET (nMISFET).
- nMISFET n-channel MISFET
- This nMISFET has a second channel region which is formed within the second rectangular semiconductor layer, a second gate insulating film which is formed on the second sidefaces of the second channel region, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain which is in the direction perpendicular to the semiconductor substrate principal plane and a compressive strain that is in the direction perpendicular to the second sidefaces are applied together to the second channel region.
- FIG. 30 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left-hand part of this diagram shows an n-channel FinFET whereas its right-hand part is a p-channel FinFET.
- the p-channel FinFET has the structure of the first embodiment of FIG. 1 ; the n-channel FinFET becomes the structure that has been explained in conjunction with FIG. 2 .
- this is formed so that the impurity concentration in a poly-Si film 24 rises up in a direction along the thickness of from the lowermost layer of the poly-Si film 24 up to the height of an upper surface of a hard mask layer 42 and also the impurity concentration in a region above the height of the upper face of the hard mask layer 42 becomes higher when compared to the impurity concentration at the height of the upper face of the hard mask layer 42 .
- the impurity concentration of the lowermost layer of the poly-Si film 24 is greater than or equal to 2 ⁇ 10 19 cm 31 3 and yet less than or equal to 2 ⁇ 10 20 cm ⁇ 3 whereas the impurity concentration in the region overlying the height of the upper face of hard mask layer 42 is more than or equal to 2 ⁇ 10 20 cm ⁇ 3 and less than or equal to 2 ⁇ 10 21 cm ⁇ 3 .
- the impurity concentration in the poly-Si film 24 is almost uniform and is set, for example, to 2 ⁇ 10 20 cm ⁇ 3 or more and less than or equal to 2 ⁇ 10 21 cm ⁇ 3 .
- the p-channel FinFET is such that the compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), with no compressive strain being induced in the perpendicular direction to the sidefaces of rectangular semiconductor layer (strain amount of 0.05% or less); as for the n-channel FinFET, the compressive strain is induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of 0.05% or more).
- the compressive strain is induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of 0.05% or more).
- a semiconductor device of this embodiment is a complementary semiconductor device which is made up of a p-channel (110) sideface FinFET and an n-channel (110) sideface FinFET.
- This semiconductor device has a semiconductor substrate, a rectangular solid-shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side surfaces with a (110) crystal plane that is perpendicular to the semiconductor substrate principal plane, a second rectangular solid-shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface that is parallel to the principal plane of the semiconductor substrate and second side surfaces with a (110) plane perpendicular to the semiconductor substrate principal plane, a pMISFET and an nMISFET.
- the pMISFET has a channel region which is formed within the rectangular semiconductor layer, a gate insulator film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a manner as to interpose the channel region therebetween.
- the nMISFET has a second channel region which is formed within the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second channel region, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein a compressive strain which is in a direction perpendicular to the semiconductor substrate principal plane is applied to the second channel region.
- FIG. 31 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET whereas right part is a p-channel FinFET.
- the n-channel FinFET is the one that applies the structure of the first embodiment of FIG. 1 to n-channel FinFET.
- this is formed so that the impurity concentration in a poly-Si film 24 increases in a direction along the thickness of from the lowermost layer of the poly-Si film 24 up to the height of an upper surface of a hard mask layer 42 and also the impurity concentration in a region above the height of the upper face of the hard mask layer 42 becomes higher when compared to the impurity concentration at the height of the upper face of the hard mask layer 42 .
- the impurity concentration of the lowermost layer of the poly-Si film 24 is greater than or equal to 2 ⁇ 10 19 cm ⁇ 3 and less than 2 ⁇ 10 20 cm ⁇ 3 whereas the impurity concentration in the region overlying the height of the upper face of hard mask layer 42 is more than or equal to 2 ⁇ 10 20 cm ⁇ 3 and less than or equal to 2 ⁇ 10 21 cm ⁇ 3 .
- the impurity concentration in the poly-Si film 24 is almost uniform and is set at a relatively low level.
- the impurity concentration is set to 2 ⁇ 10 19 cm ⁇ 3 or more and less than 2 ⁇ 10 20 cm ⁇ 3 .
- the n-channel FinFET is such that the compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), with no compressive strain being induced in the perpendicular direction to the sidefaces of rectangular semiconductor layer (strain amount of 0.05% or less); as for the p-channel FinFET, any compressive strain is not induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of less than or equal to 0.05%).
- a result of this is that as apparent from FIGS. 3 and 4 , it is possible to improve the performance of the n-channel FinFET while at the same time preventing performance degradation of the p-channel FinFET.
- a semiconductor device of this embodiment is a complementary semiconductor device which is configured from a p-channel (100) sideface FinFET and an n-channel (100) sideface FinFET.
- This semiconductor device has a semiconductor substrate, a rectangular shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side faces with a (100) plane perpendicular to the semiconductor substrate principal plane, and a pMISFET.
- This pMISFET has a channel region which is formed at least on a sideface(s) of the rectangular semiconductor layer, a gate insulator film which is formed on the sidefaces of the rectangular semiconductor layer, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a way as to interpose the channel region therebetween, wherein a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain that is in a direction perpendicular to the sideface are applied to the channel region.
- the embodiment device further includes a second rectangular shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface parallel to the principal plane of the semiconductor substrate and second sidefaces with a (100) plane perpendicular to the semiconductor substrate principal plane, and an nMISFET.
- This nMISFET has a second channel region which is formed at least on the sideface(s) of the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second rectangular semiconductor layer, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain in the perpendicular direction to the second sidefaces are applied to the second channel region.
- FIG. 32 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET whereas right part is a p-channel FinFET.
- the p-channel FinFET is arranged to have the structure of the third embodiment of FIG. 22 ; the n-channel FinFET has the structure that has been explained in conjunction with FIG. 2 .
- the p-channel FinFET this is arranged so that the lowermost layer of a poly-Si film 24 of gate electrode 30 is placed at a position which is at or above the upper face of a hard mask layer 42 . More specifically, it is formed so that a portion between channel regions 18 is filled with a metal film 22 . As for the n-channel FinFET, this is formed so that a portion between channel regions 18 is buried with a poly-Si film 24 . Additionally, regarding the n-channel FinFET, the impurity concentration in the poly-Si film 22 is almost uniform and is set, for example, to 2 ⁇ 10 20 cm ⁇ 3 or greater and less than or equal to 2 ⁇ 10 21 cm ⁇ 3 .
- the p-channel FinFET is such that the compressive strain that is in the perpendicular direction to the substrate is increased, causing a tensile to be induced in the perpendicular direction to the rectangular semiconductor layer sidefaces.
- Concerning the n-channel FinFET compressive strains are induced both in the perpendicular direction to the substrate and in the perpendicular direction to the rectangular semiconductor layer sidefaces.
- a semiconductor device of this embodiment is a complementary semiconductor device which is made up of a p-channel (110) sideface FinFET and an n-channel (110) sideface FinFET.
- This semiconductor device has a semiconductor substrate, a rectangular shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side faces with a (110) plane perpendicular to the semiconductor substrate principal plane, a second rectangular shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface that is parallel to the principal plane of the semiconductor substrate and second sidefaces with a (110) plane perpendicular to the semiconductor substrate principal plane, a pMISFET, and an nMISFET.
- the pMISFET has a channel region which is formed at least on a sideface(s) of the rectangular semiconductor layer, a gate insulator film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a way as to interpose the channel region therebetween.
- the nMISFET has a second channel region which is formed at least on the sideface(s) of the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second rectangular semiconductor layer, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain that is in a direction perpendicular to the second sidefaces are applied to the second channel region.
- FIG. 33 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET, and right part is a p-channel FinFET.
- the n-channel FinFET is the one that applies the structure of the third embodiment of FIG. 22 to n-channel FinFET.
- the n-channel FinFET this is arranged so that the lowermost surface of a poly-Si film 24 of gate electrode 30 is at a position at or above the upper surface of a hard mask layer 42 . In other words, it is formed so that a portion between channel regions 18 is filled with a metal film 22 .
- the p-channel FinFET this is arranged so that a portion between channel regions 18 is buried with a poly-silicon film 24 .
- the impurity concentration in the poly-Si film 24 is made almost uniform and is set at a relatively low level. For example, the impurity concentration is set to 2 ⁇ 10 19 cm ⁇ 3 or more and less than 2 ⁇ 10 20 cm ⁇ 3 .
- the n-channel FinFET is such that a compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), and a tensile strain is induced in the perpendicular direction to the sidefaces of the rectangular semiconductor layer (strain amount of 0.05% or more).
- the p-channel FinFET no compressive strains are induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of less than or equal to 0.05%).
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Crystallography & Structural Chemistry (AREA)
- Materials Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- This application is a continuation application of and claims the benefit of priority under 35 U.S.C. §120 from U.S. application Ser. No. 12/401,704, filed Mar. 11, 2009, which is based upon and claims the benefit of priority under 35 U.S.C. §119 to Japanese Patent Application No. 2008-085905, filed Mar. 28, 2008, the entire contents of each of which is incorporated herein by reference.
- Examplary embodiments described herein relates to semiconductor devices having “fin” type channel transistors or nano-wire channel transistors and manufacturing methodology of the devices.
- A fin channel MISFET (FinFET) structure and nano-wire channel transistor (nanowire transistor) with enhanced tolerance against short-channel effects are expected to be used as a device structure for realizing ultra-highly scaled down metal insulator semiconductor field effect transistors (MISFETs) with gate length of 30 nanometers (nm) or less. The FinFET is designed, for example, to have on a silicon substrate a rectangular solid-shaped semiconductor layer, one part of which is used as a channel region. On both side faces of this channel region, a gate electrode is formed so that thin channel region is interposed therebetween. This gate electrode is structured to surround the channel region; so, the gate controllability is improved, and the short-channel effect tolerance is enhanced.
- A nanowire transistor is similar in structure to the FinFET with the rectangular solid-shaped semiconductor layer being reduced in height and also with the gate electrode being also provided on a top surface of the rectangular solid-like semiconductor layer. In the nanowire transistor, the top surface of the rectangular semiconductor layer also operates as the channel. A nanowire transistor having its rectangular semiconductor layer of a relatively large size is also called the “tri-gate” transistor.
- On the other hand, in order to improve the operation speed of the existing planar MISFETs, there is a technique for introducing crystal lattice distortion or strain into a channel from a gate electrode. This is known as the gate-induced strain technique, which is disclosed in K. Ota et al., “Novel Locally Strained Channel Technique for High Performance 55 nm CMOS,” IEDM Tech. Digest, pp. 27-30 (2002). For example, a chosen impurity, such as phosphorus (P), arsenic (As), germanium (Ge) or else, is heavily doped into a polycrystalline silicon (poly-Si) gate electrode to a high concentration and form a stress liner nitride film on the poly-Si gate electrode. While this high concentration impurity doping results in the poly-Si gate electrode being converted to an amorphous state, i.e., amorphasized, it must experience crystallization during annealing at high temperatures so that volume expansion takes place. As the volume expansion of the poly-Si gate electrode is suppressed by the presence of its overlying stress liner nitride film, a compressive stress is accumulated in the poly-Si gate electrode. The stress linear nitride film is removed away after completion of the annealing process. However, even after this film removal, the compressive stress that was generated in the poly-Si gate electrode continues to exist in the form of a grain size(s).
- Upon occurrence of the compressive stress in the poly-Si gate electrode, a compressive strain is induced in the channel region in a direction at right angles to the substrate whereas an extensional or tensile strain is induced in a direction along the gate length. The strain in this direction contributes to an improvement in performance of n-channel MISFETs (nMISFETs); so, attempts are vigorously made to introduce it into nMISFETs. Note however that no such attempts result in improvement in performance of p-channel MISFETs (pMISFETs). This method is called the stress memorization technique (SMT) in light of its feature that a stress is left or “memorized” in the poly-Si gate electrode even after having removed the stress linear nitride film.
- In the sub-30 nm generation of device technology, it is considered desirable to apply the SMT to FinFETs or nanowire transistors. However, there has not been given any definite guideline for the strain to be applied to the channel region of a FinFET or a nanowire transistor in order to improve the transistor characteristics. Accordingly, the SMT that is best suited for FinFETs or nanowire transistors is not yet established until today.
- In accordance with a first aspect of the present disclosure, a semiconductor device is provided, which includes a semiconductor substrate, a rectangular solid-shaped semiconductor layer formed at an upper part of the semiconductor substrate to have a top surface being parallel to a principal plane of the semiconductor substrate and a side face with a (100) plane perpendicular to the principal plane of the semiconductor substrate, and a p-channel MISFET (pMISFET). The pMISFET has a channel region formed at least at the side face of the rectangular solid-shaped semiconductor layer, a gate dielectric film formed at least on the side face of the rectangular solid-shaped semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source and drain regions formed within the rectangular solid-shaped semiconductor layer in such a way as to interpose the channel region therebetween. The channel region is applied with a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
- In accordance with a second aspect of this disclosure, a semiconductor device includes a semiconductor substrate, a first and a second spaced-apart rectangular solid-shaped semiconductor layers, a pMISFET which is provided at the first rectangular semiconductor layer, and an nMISFET at the second rectangular semiconductor layer. The first and second rectangular layers are formed at an upper part of the semiconductor substrate. Each of these layers has a top surface that is parallel to a principal plane of the semiconductor substrate and a side face with a (110) plane perpendicular to the principal plane of the semiconductor substrate. The pMISFET has a channel region which is formed at least at the side face of the first rectangular semiconductor layer, a gate dielectric film which is formed at least on the side face of the first rectangular semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source and drain regions formed within the first rectangular semiconductor layer in such a way as to interpose the channel region therebetween. The nMISFET has a channel region which is formed at least at the side face of the second rectangular semiconductor layer, a gate dielectric film which is formed at least on the side face of the second rectangular semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source/drain regions formed within the second rectangular semiconductor layer in such a way as to interpose the channel region therebetween. This channel region of the nMISFET is applied a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
- A manufacturing method of the semiconductor device in accordance with the third aspect of this disclosure includes the steps of forming a plurality of rectangular solid-shaped semiconductor layers at an upper part of a semiconductor substrate, forming a gate dielectric film at least on side faces of the rectangular solid-shaped semiconductor layers, forming a metal film on the gate dielectric film, depositing on or above the metal film a semiconductor film in such a way as to fill a portion between adjacent ones of the rectangular solid-shaped semiconductor layers, performing impurity doping by ion implantation to change an upper part of the semiconductor film to an amorphous material, patterning the semiconductor film and the metal film to thereby form a gate electrode, forming a stress liner dielectric film on or above the gate electrode, performing thermal processing for crystallizing the upper part of the semiconductor film, and removing the stress liner dielectric film.
- A manufacturing method of the semiconductor device in accordance with the fourth aspect of the disclosure includes the steps of forming a plurality of rectangular solid-shaped semiconductor layers at an upper part of a semiconductor substrate, forming a gate dielectric film at least at side faces of the rectangular solid-shaped semiconductor layers, forming a metal film on the gate dielectric film in such a way as to fill a portion between adjacent ones of the rectangular solid-shaped semiconductor layers, planarizing the metal film by polishing, depositing a semiconductor film on or above the metal film, performing impurity doping by ion implantation to amorphasize an upper part of the semiconductor film, patterning the semiconductor film and the metal film to thereby form a gate electrode, forming a stress liner dielectric film on the gate electrode, performing thermal processing for crystallizing the upper part of the semiconductor film, and removing the stress liner dielectric film.
- According to this disclosure, it becomes possible to provide a FinFET and nanowire transistor with a strain direction being optimized in compliance with the sideface crystal orientation and the carrier polarity and also an SMT-introduced manufacturing method for achieving the same.
-
FIG. 1 is a diagram schematically showing a cross-sectional view of a semiconductor device in accordance with a first embodiment. -
FIG. 2 is a diagram pictorially showing a sectional view of an SMT-introduced FinFET structure as has been applied to planar MOSFETs. -
FIG. 3 is a pictorial representation of optimal stress directions in an n-channel FinFET. -
FIG. 4 is a pictorial representation of optimal stress directions in a p-channel FinFET. -
FIG. 5 is a diagram for explanation of a manufacturing method of the semiconductor device of the first embodiment. -
FIG. 6 is a diagram schematically showing a top plan view of the semiconductor device of the first embodiment. -
FIG. 7 is a schematic cross-sectional view of the semiconductor device of the first embodiment. -
FIG. 8 is a schematic sectional diagram showing the manufacturing method of the semiconductor device of the first embodiment. -
FIG. 9 is a top plan view diagram showing the manufacturing method of the semiconductor device of the first embodiment. -
FIGS. 10 to 14 are schematic sectional diagrams showing the manufacturing method of the semiconductor device of the first embodiment. -
FIG. 15 is a schematic sectional diagram of a semiconductor device of a second embodiment. -
FIGS. 16 through 21 are schematic sectional diagrams showing a manufacturing method of the semiconductor device of the second embodiment. -
FIG. 22 is a sectional diagram of a semiconductor device of a third embodiment. -
FIGS. 23 and 24 are schematic sectional diagrams is showing a manufacturing method of the semiconductor device of the third embodiment. -
FIG. 25 is a schematic sectional diagram showing a semiconductor device of a fourth embodiment. -
FIGS. 26-28 are schematic sectional diagrams showing a manufacturing method of the semiconductor device of the fourth embodiment. -
FIG. 29 is a pictorial sectional diagram showing a semiconductor device of a fifth embodiment. -
FIG. 30 is a sectional diagram of a semiconductor device of a sixth embodiment. -
FIG. 31 is a sectional diagram of a semiconductor device of a seventh embodiment. -
FIG. 32 is a sectional diagram of a semiconductor device of an eighth embodiment. -
FIG. 33 is a sectional diagram of a semiconductor device of a ninth embodiment. - Several embodiments will be described with reference to the accompanying figures of the drawing below. In the description below, the notations “(100) plane” and “(110) plane” will be used as representative indications of {100} planes and {110} planes, respectively. The notations “<100> direction” and “<110> direction” will be used as representations of crystallographically equivalent directions of [100] directions and [110] directions, respectively.
- In addition, in the description below, the term “gate length direction” is used to refer to the direction of a flow of electrical charge carriers, which are electrons or holes. The term “gate length” means the length of a gate electrode in the gate length direction. Additionally, in this description, the term “rectangular solid-shaped semiconductor width” refers to the thickness of a rectangular solid-shaped semiconductor layer of a channel region. The term “height of rectangular solid-shaped semiconductor layer” means the distance of from a bottom face to a top surface of the rectangular solid-shaped semiconductor layer.
- Also note that in this description, the expression “(100) plane direction,” for example, is not exclusively limited to the case where the surface of a semiconductor is perfectly identical to the (100) plane but may also include those cases where the semiconductor surface has an oblique angle of about ±5 degrees with respect to the (100) plane. The same goes with the representations of “<100> direction” and “<110> direction.” Reasons of this inclusion of the angle range of ±5 degrees are as follows: first, in the manufacture of semiconductor devices, it is difficult in a viewpoint of the accuracy to achieve perfect coincidence of directions and crystal planes; second, within the angular error range of about ±5 degrees, it is possible to obtain the intended functions and effects of this disclosure.
-
FIG. 2 is a diagram schematically showing a cross-section of FinFET with introduction of the stress memorization technique (SMT) that has traditionally been employed for planar MISFETs, wherein the cross-section is at right angles to the gate length direction of the FinFET. This SMT-introduced FinFET has asemiconductor substrate 14 which is formed by asubstrate silicon 10 and a burieddielectric film 12 plus a silicon-on-insulator (SOI) layer thereon, achannel region 18 which is formed in a rectangular solid-shapedsemiconductor layer 40 at an upper part of thissemiconductor substrate 14, agate insulating film 20 which is formed on side faces of thischannel region 18, agate electrode 30 which is formed on thisgate insulator film 20 to have a multilayered structure of ametal film 22 and a poly-silicon film 24, and a pair of source and drain regions (not shown) which are formed to interpose thechannel region 18 therebetween. - In the poly-
silicon film 24, a chosen impurity, e.g., P, As, Ge or else, is heavily doped by ion implantation to a high concentration. As a compressive stress is accumulated in the poly-Si film 24 by a similar mechanism to the case of planar MISFETs, compressive strains are induced in thechannel region 18 of the rectangular solid-shapedsemiconductor layer 40, one of which is in a direction perpendicular to a principal plane of thesemiconductor substrate 14, and the others of which are in a direction at right angles to sidefaces of therectangular semiconductor layer 40 as indicated by white arrows inFIG. 2 . - To investigate and verify whether strains that are generated in the channel region in the structure of
FIG. 2 bring an improvement in performance of FinFET, the inventors have measured a change in carrier mobility when actually introducing into FinFET the strains of respective directions. This experimentation was done by a method of bending a substrate with FinFET(s) being fabricated thereon to thereby mechanically introduce strains in the channel region of the FinFET.FIGS. 3 and 4 are diagrams showing results of this experiment. More specifically, these are pictorial drawings showing the optimum strain direction for bringing performance improvements in an n-channel FinFET and a p-channel FinFET.FIG. 3 is in the case of the n-channel FinFET, andFIG. 4 is the case of the p-channel FinFET. - In cases where a FinFET is formed on a semiconductor substrate having its surface with a (100) plane orientation, there are considered a case where the sideface of a rectangular solid-like semiconductor layer has a (110) plane and a case where it has a (100) plane. Respective plane orientations are different in direction of the strain that brings performance improvement. Additionally, in the case of a sideface of the (110) plane, the gate length direction becomes a <110> direction; in the case of a sideface of the (100) plane, the gate length direction becomes a <100> m direction.
- In n-channel FinFETs of
FIG. 3 , in the case of the (100)-plane sideface FinFET, any one of the compressive strain in the direction perpendicular to the substrate and the compressive strain in the perpendicular direction to the sideface of a rectangular semiconductor layer improves the performance so that it is considered that the strain induced by SMT shown inFIG. 2 brings significant performance improvement. However, in the case of the (110) sideface FinFET, the compressive strain in the perpendicular direction to the sideface of the rectangular semiconductor layer is rather disadvantageous although the compressive strain in the perpendicular direction to the semiconductor substrate's principal plane is advantageous. Thus, it is considered that the performance improvement by means of the SMT is kept less. - In p-channel FinFETs of
FIG. 4 , in the case of a (100) sideface FinFET, the compressive strain in the perpendicular direction to the substrate is advantageous in a similar way to the n-channel type (110) sideface FinFET. In contrast, the compressive strain in the perpendicular direction to the sideface of rectangular semiconductor layer is rather disadvantageous. For this reason, the SMT-based performance improvement is thought to be less. In the case of a (110) sideface FinFET, both the compressive strain in the perpendicular direction to substrate and the compressive strain in the perpendicular direction to the sideface of rectangular semiconductor layer are disadvantageous; so, it is predicted that the transistor performance is degraded by the SMT. - As well, the fact that the only the compressive strain in the direction perpendicular to the principal plane of the semiconductor substrate yields performance improvement in the p-channel (100) sideface FinFET is the knowledge that is never predictable from the traditional bulk silicon's piezoelectric resistance coefficient and is the one that was first revealed by inventor's experimentation for introducing mechanical strains into the actual FinFET.
FIG. 5 is a graph showing a measurement result of the mobility change rate upon introduction of the compressive strain in the perpendicular direction to the semiconductor substrate principal plane in the p-channel (100) sideface FinFET. In the experiment using FinFET, a positive mobility change rate was obtained, which is much greater than that forecasted from the bulk piezoresistance coefficient. - The obtainability of such significant performance improvement in the case of introducing the SMT into FinFET in this way is limited to the case of a specific sideface orientation and carrier polarity. Accordingly, in order to realize a high-performance FinFET, in particular, high-performance complementary FinFET, it is needed to introduce a “special” device structure capable of optimizing the direction of a strain to be induced by SMT in accordance with the sideface orientation and the carrier polarity.
- This is not exclusively limited to FinFETs, and the same goes with the nano-wire transistors also.
- Embodiments, which employ the above-noted finding and knowledge as has been obtained by the inventors of this invention, will be explained with reference to the accompanying drawings below.
- A semiconductor device in accordance with this embodiment is arranged to include a semiconductor substrate, a rectangular solid-shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface being parallel to a principal plane of the semiconductor substrate and a side face with a (100) plane perpendicular to the principal plane of the semiconductor substrate, and a p-channel metal insulator semiconductor field effect transistor (pMISFET). The pMISFET has a channel region which is formed at least at the side face of the rectangular solid-shaped semiconductor layer, a gate dielectric film which is formed at least on the sideface of the rectangular solid-shaped semiconductor layer, a gate electrode covering the channel region with the gate dielectric film being sandwiched therebetween, and a pair of source/drain regions formed within the rectangular solid-shaped semiconductor layer in such a manner as to interpose the channel region therebetween. The channel region is applied with a compressive strain in a direction perpendicular to the principal plane of the semiconductor substrate.
-
FIG. 6 is a diagram showing a top plan view of the semiconductor device of this embodiment.FIG. 1 is a diagram schematically showing a cross-section of the device ofFIG. 6 as taken along line A-A′.FIG. 7 shows a cross-section taken along line B-B′ ofFIG. 6 . - As shown in the schematic sectional view of
FIG. 1 , this semiconductor device is formed on anSOI substrate 14 having asubstrate silicon 10 and a buriedoxide film 12 thereon. The device has a rectangular solid-shapedsemiconductor layer 40 which is formed at upper part of theSOI substrate 14 and which has a top surface extending in parallel to theSOI substrate 14 and side faces with a (100) crystal plane that is perpendicular to theSOI substrate 14, achannel region 18 which is formed at least at sidefaces of therectangular semiconductor layer 40, agate insulating film 20 which is formed on the sidefaces of therectangular semiconductor layer 40 with thechannel region 18 being formed therein and sidefaces of ahard mask layer 42, and agate electrode 30 which covers thechannel region 18 with thegate insulator film 20 being sandwiched therebetween. Thegate electrode 30 has a multilayered structure of ametal film 22 and a poly-silicon film (semiconductor film) 24 that contains therein a chosen impurity, such as phosphorus (P) as an example. The poly-Si film 24 extends to fill a portion between adjacent ones of parallel semiconductor layers 40. - As shown in
FIG. 7 , a pair of source and drainregions 32 with boron (B) being doped therein as an impurity for example are provided in therectangular semiconductor layer 40, which are formed in such a manner as to interpose thechannel region 18 therebetween. Further, as shown inFIG. 6 or 8, agate electrode 30 and sidewalldielectric films 34 on both sides thereof are formed so that these vertically cross the plurality of rectangular semiconductor layers 40. In this way, the semiconductor device of this embodiment is a p-channel SOI-FinFET of the so-called double gate structure type. - In this FinFET, the poly-
Si film 24 ofgate electrode 30 is not uniform in impurity concentration. The impurity concentration becomes higher in a direction toward upside from the lowermost layer of the poly-Si film 24 ofgate electrode 30, i.e., theSOI substrate 14 side. Owing to this variable impurity concentration feature, the poly-Si film 24 is such that the impurity concentration in a region above the height of an upper surface of thechannel region 18 becomes higher than the impurity concentration at the height of the top surface of therectangular semiconductor layer 40, i.e., the upper surface ofchannel region 18. - By arranging the poly-
Si film 24 so that the impurity concentration of the region at both sidefaces of thechannel region 18 is lowered while at the same time increasing the impurity concentration of the region at upside of thechannel region 18 in this way, amorphasization of the poly-Si film 24 and volume expansion in SMT process take place appreciably only in the region on upside of thechannel region 18. Accordingly, a compressive strain is induced only in the direction perpendicular to the SOI substrate 14 (strain amount of 0.05% or greater) whereas no compressive strains are induced in the direction perpendicular to the sidefaces of rectangular semiconductor layer 40 (strain amount of less than or equal to 0.05%). Note here that the strain amount ε is defined by ε=(a−a0)/a0, where a0 is the lattice distance of a crystal in the absence of any strains, and “a” is the crystal lattice distance after having added strains thereto. The strain amount can typically be evaluated by Raman spectrometric measurement, also known as Raman spectroscopy. - As can be seen from
FIG. 4 , according to the p-channel FinFET (pFinFET) of this embodiment, the mobility of charge carriers is improved. Thus it is possible to achieve pFinFET with an increased drive current amount. - It should be noted here that preferable examples of the impurity to be contained in the poly-
Si film 24 ofgate electrode 30 include, but not limited to, phosphorus (P), arsenic (As) or germanium (Ge), which causes amorphasization of poly-Si by ion implantation in the process of manufacturing the semiconductor device. In the region above the height of the upper face of thechannel region 18 including the uppermost layer within the poly-Si film 24, the impurity concentration is preferably set to be greater than or equal to 2×1020cm−3 and less than or equal to 2×1021cm−3. This value setting is in order to avoid an excessive increase in ion implantation damage as given to thegate insulator film 20 and/or thegate electrode 30 during ion implantation while inducing sufficient degrees of amorphasization and volume expansion. In addition, the impurity concentration of the lowermost layer of the poly-Si film 24 is preferably set so that it is greater than or equal to 2×1019cm−3 and less than 2×1020cm−3 in order to suppress the amorphasization and volume expansion in the regions at both sidefaces ofrectangular semiconductor layer 40 while at the same time avoiding an excessive increase in gate resistance. - In order to increase the current amount, it is desirable that more than two rectangular semiconductor layers 40 (channel regions 18) be laid out in parallel with each other as shown in
FIG. 1 or 6. At this time, the layout interval or “pitch” of these rectangular semiconductor layers is preferably set to 10 nm or more in order to avoid an increase in resistance of thegate electrode 30 to be formed between adjacent ones of the rectangular semiconductor layers and is desirably less than or equal to 250 nm in order to increase the current amount. Note that the use of this layout of such plurality of rectangular semiconductor layers is not necessarily essential to the inventive concept as disclosed herein. - Additionally, examples of the material of the
metal film 22 ofgate electrode 30 are a metal silicide, titanium nitride (TiN), tungsten (W), tantalum carbide (TaC) and others. - Additionally, the buried
oxide film 12 is preferably arranged to have a thickness of 5 nm or more and yet less than or equal to 200 nm in order to avoid an excessive increase in capacitance between the channel and substrate while at the same time strengthening the durability against short-channel effects. - The height of the poly-
Si film 24 ofgate electrode 30 from the top surface ofhard mask layer 42 is preferably set to 10 nm or more and yet less than or equal to 200 nm in order to avoid an excessive increase in gate resistance while retaining controllability in the process of etching the gate electrode. - The height of the rectangular semiconductor layer(s) 40 is preferably set at 3 nm or more and yet less than or equal to 100 nm in order to avoid an excessive decrease in carrier mobility while retaining the controllability at the time of etching the rectangular semiconductor layer(s).
- In order to obtain enhanced short-channel effect tolerance, the width of a rectangular semiconductor layer, i.e., the thickness of
rectangular semiconductor layer 40 ofchannel region 18 is desirably set to less than or equal to L/2, where L is the gate length. On the other hand, from a view point of avoiding an excessive decrease in carrier mobility, the rectangular semiconductor layer width is desirably set at 3 nm or more. - Next, an explanation will be given of a manufacturing method of the semiconductor device of this embodiment with reference to
FIGS. 8 through 14 below. FIGS. 8 and 10-14 are diagrams schematically showing cross-sections in the manufacture of the semiconductor device of this embodiment. Additionally,FIG. 9 is a diagram showing a top plan view of a device structure in the manufacture of the semiconductor device of this embodiment. - Firstly, as shown in
FIG. 8 , a structure which consists essentially of a buriedoxide film 12,SOI layer 44 andhard mask layer 42 is formed on asubstrate silicon 10. Subsequently, as shown inFIG. 9 andFIG. 10 (sectional diagram taken along line C-C′ ofFIG. 9 ), after having patterned thehard mask layer 42, theSOI layer 44 is etched with thishard mask layer 42 being as a mask to process theSOI layer 44 to become narrower in the direction along the rectangular semiconductor layer width, thereby to form rectangular semiconductor layers 40. - Subsequently, as shown in
FIG. 11 , agate insulating film 20 is formed on sidefaces of the rectangular solid-shaped semiconductor layers 40 and top surface and sidefaces of thehard mask layer 42. On thisgate insulator film 20, ametal film 22 is formed; furthermore, on thismetal film 22, a poly-silicon film 24 a is deposited, in which a P impurity is in-situ doped. By this poly-Si film 24 a, a space between adjacent ones of the rectangular semiconductor layers 40 is filled. Then, as shown inFIG. 12 , the poly-Si film 24 a is polished for planarization, thus exposing thehard mask layer 42. - Subsequently, as shown in
FIG. 13 , a phosphorus (P) in-situ doped poly-silicon film 24 b is additionally formed on the planarized poly-Si film 24 a. Thereafter, a chosen impurity, e.g., P, is doped by ion implantation into this poly-Si film 24 b to a high concentration to thereby amorphasize the poly-Si film 24 b. Subsequently, a hard mask layer for the gate electrode patterning use is formed on the poly-Si film 24 b; then, this hard mask layer is patterned. Thereafter, with this hard mask layer being as a mask, the poly-Si film 24 andmetal film 22 plusgate insulator film 20 are patterned. Thereafter, a sidewall insulation film 34 (FIG. 6 , 7) is formed on both sides of the gate length direction of thegate electrode 30. - Thereafter, with the gate electrode-patterning hard mask layer and the
sidewall insulation film 34 being as a mask, a p-type impurity is doped into therectangular semiconductor layer 40, thereby forming source/drain regions 32 (FIG. 6 , 7). Subsequently, after having removed the gate electrode-patterning hard mask layer, a stressliner dielectric film 50 is formed on thegate electrode 30 as shown inFIG. 14 ; then, annealing processing is performed by means of rapid thermal anneal (RTA) techniques for example to thereby crystallize the poly-Si film 24 b, thus causing a compressive stress to be induced in thegate electrode 30. Thereafter, the stressliner dielectric film 50 is removed away. - With the manufacturing processes above, the semiconductor device of this embodiment shown in FIGS. 1 and 6-7 is formed.
- Note that when performing ion implantation of the high concentration impurity into the poly-
Si film 24 b, it is desirable to set an acceleration energy in such a way that a projected range Rp stays within the poly-Si film 24 b. This acceleration energy setting is in order to reduce ion implantation damages to be given to thegate insulator film 20 and others and also to retain an effective concentration distribution for strain application of the poly-Si film 24. - An example of the stress
liner dielectric film 50 as used herein is a silicon nitride film or silicon oxide film or the like, which is formed by chemical vapor deposition (CVD) methods. - Although in this embodiment the p-channel FinFET of the (100)-plane sideface type has been explained, it is apparent from viewing
FIG. 3 also that similar drive current increasing effects are obtainable even when a similar structure and process are applied to an n-channel FinFET of the (110) sideface. - A semiconductor device of this embodiment is a p-channel nano-wire transistor, which is similar to the semiconductor device of the first embodiment shown in
FIG. 1 with thehard mask layer 42 being removed and also with the gate electrode being also provided on the top surface ofrectangular semiconductor layer 40, i.e., the upper face ofchannel region 18 by letting a gate insulator film be interposed therebetween. This embodiment is similar to the first embodiment except that the structure of FinFET is used as the nanowire transistor structure; so, a description will be eliminated as to duplicative contents thereof. -
FIG. 15 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction at right angles to the gate length direction of it. As shown inFIG. 15 , thegate insulator film 20 is formed also on the upper surface of thechannel region 18 to be formed at the rectangular solid-like semiconductor layer 40 having the (100)-plane sideface, and thegate electrode 30 having a multilayer structure ofmetal film 22 and poly-Si film 24 is formed through thegate insulator film 20 in such a manner as to cover thechannel region 18. In this way, this nanowire transistor has the so-called tri-gate structure having three gate electrodes on the top surface and both sidefaces of thechannel region 18 ofrectangular semiconductor layer 40. - In this nanowire transistor, the impurity concentration in the poly-
Si film 24 ofgate electrode 30 is not uniform. The impurity concentration becomes higher in a direction toward upside from the lowermost layer of the poly-Si film 24 ofgate electrode 30, i.e., theSOI substrate 14 side. Owing to this feature, the poly-Si film 24 is such that the impurity concentration in a region above the height of the upper surface ofchannel region 18 becomes higher than the impurity concentration at the height of the upper face ofchannel region 18. - By lowering the impurity concentration of the regions on both sidefaces of the
channel region 18 in the poly-Si film 24 and at the same time increasing the impurity concentration of the region at upside of thechannel region 18 in this way, the amorphasization of the poly-Si film 24 and the volume expansion in the SMT process take place dominantly only in the region on the upside of therectangular semiconductor layer 40, in which thechannel region 18 is formed. Accordingly, a compressive strain is induced only in the direction perpendicular to the SOI substrate 14 (strain amount of 0.05% or greater) whereas any compressive strain is not induced in the direction perpendicular to the sidefaces of rectangular semiconductor layer 40 (strain amount of 0.05% or less). - Consequently, as apparent from
FIG. 4 , the p-channel nanowire transistor of this embodiment is such that the carrier mobility is improved in a similar way to the pFinFET of the first embodiment. Thus, it is possible to realize the p-channel nanowire transistor with increased drive current amount, i.e., enhanced current drivability. - An explanation will next be given of a manufacturing m method of the semiconductor device of this embodiment with reference to
FIGS. 16 to 21 .FIGS. 16-21 are diagrams schematically showing cross-sectional structures in the manufacture of the semiconductor device of this embodiment. - First, as shown in
FIG. 16 , a structure that consists essentially of a buriedoxide film 12,SOI film 44 andhard mask layer 42 is formed on asubstrate silicon 10. Then, as shown inFIG. 17 , after having patterned thehard mask layer 42, theSOI layer 44 is etched with thishard mask layer 42 being as a mask to narrow theSOI layer 44 in the rectangular semiconductor layer width direction, thereby forming rectangular box-like semiconductor layers 40. - Subsequently, as shown in
FIG. 18 , agate insulator film 20 is formed on top and side surfaces of the rectangular semiconductor layers 40. Then, ametal film 22 is formed on thisgate insulator film 20; further, on thismetal film 22, a poly-silicon film 22 with P impurity in-situ doped therein is deposited. By this poly-Si film 24, spaces between neighboring rectangular semiconductor layers 40 are filled. Subsequently as shown inFIG. 19 , the poly-Si film 24 is subjected to etch-back, causing it to become a thin film. - Then, as shown in
FIG. 20 , a high concentration impurity, e.g., P, is doped by ion implantation into the thin-filmed poly-Si film 24 to thereby amorphasize upper part of this poly-Si film 24. Subsequently, a hard mask layer for the gate electrode patterning use is formed on the poly-Si film 24; then, this hard mask layer is patterned. Thereafter, with this hard mask layer being as a mask, the poly-Si film 24 andmetal film 22 andgate insulator film 20 are patterned. Thereafter, a sidewall dielectric film (not shown) is formed on both sides of thegate electrode 30 in the gate length direction. - Thereafter, with the gate electrode-patterning use hard mask layer and the
sidewall dielectric film 34 being as a mask, a p-type impurity is doped into therectangular semiconductor layer 40 to thereby form source/drain regions (not shown). Subsequently, after having removed the gate electrode-patterning use hard mask layer, a stressliner dielectric film 50 is formed on the poly-Si film 24 as shown inFIG. 21 ; then, annealing is performed by RTA techniques, for example, to thereby crystallize the poly-Si film 24 b, thus causing a compressive stress to be induced in the poly-Si film 24 ofgate electrode 30. Thereafter, the stressliner dielectric film 50 is removed away. - By the manufacturing processes above, the semiconductor device of this embodiment shown in
FIG. 15 is formed. - It should be noted that upon ion implantation of the impurity of high concentration into the poly-
Si film 24, it is desirable to set the acceleration energy in such a way that the projected range Rp is above the top surface ofrectangular semiconductor layer 40. This is in order to reduce ion implantation damage to be given to thegate insulator film 20 or else and also to retain an effective concentration distribution for strain application of the poly-Si film 24. - Also note that although in this embodiment the p-channel (100)-plane sideface nanowire transistor was explained, similar drive current increase effects are also obtainable by applying a similar structure and process to an n-channel nanowire transistor of the (110) sideface type as apparent from
FIG. 3 also. - A semiconductor device of this embodiment is a p-channel FinFET which is similar to the semiconductor device of the first embodiment shown in
FIG. 1 , with the semiconductor film of gate electrode being modified so that its lowermost surface is above the top surface of a rectangular solid-like semiconductor layer. The device is the same as the first embodiment except this structural difference; so, a duplicative description will be omitted herein. -
FIG. 22 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction at right angles to the gate length direction thereof. As shown inFIG. 22 , the lowermost surface of the poly-Si film 24 ofgate electrode 30 is arranged to overlie the upper surface ofchannel region 18, i.e., the top surface ofrectangular semiconductor layer 40. In other words, it becomes a structure with a space between adjacent channel regions 18 (rectangular semiconductor layers 40) being buried with themetal film 22. - The structure that overlies the
hard mask layer 42 is similar to that of the semiconductor device of the first embodiment so that a compressive strain is induced by the poly-Si film 24 within therectangular semiconductor layer 40 in the direction perpendicular to the SOI substrate 14 (strain amount of 0.05% or more). Additionally, although the space between neighboring rectangular semiconductor layers 40 is fully filled with themetal film 22, themetal film 22 behaves to shrink when an attempt is made to cool down it to room temperatures after having formed themetal film 22 at high temperatures because metals are larger than silicon in thermal expansion coefficient. As a result of this metal shrink, the compressive strain withinrectangular semiconductor layer 40 in the perpendicular direction toSOI substrate 14 further increases, resulting in an extension or tensile strain being induced in a direction perpendicular to the sidefaces ofrectangular semiconductor layer 40. - Accordingly, as apparent from
FIG. 4 , the pFinFET of this embodiment is such that the carrier mobility is further improved when compared to the pFinFET of the first embodiment. Thus it is possible to achieve the p-channel FinFET with further increased drive current amount. - An explanation will next be given of a manufacturing method of the semiconductor device of this embodiment with reference to
FIGS. 23-24 , the explanation being related in particular to its different points from the manufacturing method of the first embodiment.FIGS. 23 and 24 are schematic sectional diagrams showing manufacturing process steps of the semiconductor device of this embodiment. - As shown in
FIG. 23 , after having formed agate insulator film 20 on both sidefaces of rectangular box-like semiconductor layers 40, ametal film 22 is formed on thegate insulator film 20 in such a manner as to fill a space between adjacent ones of the rectangular semiconductor layers 40. Then, as shown inFIG. 24 , themetal film 22 is planarized by polishing to thereby expose thehard mask layer 44. Thereafter, through similar process steps to those of the first embodiment, the semiconductor device of this embodiment shown inFIG. 22 is fabricated. - Although in this embodiment the p-channel (100) sideface FinFET was explained, similar drive current increasing effects are obtainable by applying a similar structure and process to an n-channel (110) sideface FinFET as apparent from
FIG. 3 also. - Additionally, similar effects are obtainable by applying the device structure of this embodiment to the nanowire transistor of the second embodiment also.
- A semiconductor device of this embodiment is similar to the semiconductor device of the first embodiment shown in
FIG. 1 with the SOI substrate being replaced by a bulk silicon substrate. Thus, a description of its duplicate contents will be omitted. -
FIG. 25 is a schematic sectional diagram of the semiconductor device of this embodiment in a direction perpendicular to the gate length direction thereof. As shown herein, a pFinFET is formed on abulk silicon substrate 60, rather than on the SOI substrate. For example, a deviceisolation dielectric film 62 of silicon oxide film and a punch-throughsuppression semiconductor layer 64 which underlies eachrectangular semiconductor layer 40 and which is interposed by the elementisolation dielectric film 62 are disposed. - Here, in order to cut off a current flow path (punch-through) of from the source to drain via the
bulk silicon substrate 60, the punch-throughsuppression semiconductor layer 64 is preferably arranged so that its impurity concentration is greater than or equal to 1×1018cm−3 and less than or equal to 1×1020cm−3. - A device structure excluding the semiconductor substrate is identically the same as that of the semiconductor device of the first embodiment so that performance improvement of the transistor is similarly expectable owing to the strain that is induced by the poly-Si film of gate electrode. In addition, the bulk silicon substrate is less in cost than the SOI substrate; thus, according to this embodiment, it is possible to reduce manufacturing costs.
- Next, an explanation will be given of a manufacturing method of the semiconductor device of this embodiment with reference to
FIGS. 26 to 28 , the explanation being related particularly to its differences from the manufacturing method of the first embodiment.FIGS. 26-28 are schematic sectional diagrams showing manufacturing process steps of the semiconductor device of this embodiment. - As shown in
FIG. 26 , after having patterned ahard mask layer 42 on thebulk silicon substrate 60, thebulk silicon substrate 60 is etched with thishard mask layer 42 being as a mask to process thebulk silicon substrate 60 to become narrower in the rectangular semiconductor layer width direction, thereby forming rectangular semiconductor layers 40. Next, as shown inFIG. 27 , a deviceisolation dielectric film 62 is deposited and planarized by polish techniques to thereby expose thehard mask layer 42. - Next, as shown in
FIG. 28 , the deviceisolation dielectric film 62 is subjected to etchback by reactive ion etching (RIE); thereafter, a chosen impurity, e.g., P, is doped thereinto by ion implantation, thereby to form a punch-though suppressingsemiconductor layer 64 under eachrectangular semiconductor layer 40. Thereafter, through similar process steps to those of the first embodiment, the semiconductor device of this embodiment shown inFIG. 25 is fabricated. - Note that although in this embodiment the p-channel FinFET of the (100) sideface has been explained, similar drive current increase effects are obtainable by applying a similar structure and process to an n-channel (110) sideface FinFET as apparent from
FIG. 3 also. - Additionally, similar effects are obtainable by applying the structure of this embodiment to the nanowire transistor of the second embodiment also.
- A semiconductor device of this embodiment is similar to the semiconductor device of the first embodiment shown in
FIG. 1 with the metal film being omitted and with the gate electrode being made of a single poly-silicon film alone. Thus, a description of its duplicate contents will be eliminated herein. -
FIG. 29 is a schematic sectional diagram of the semiconductor device of this embodiment, which is at right angles to the gate length direction of it. As shown herein, thegate electrode 30 is formed by a single layer of poly-Si film 24. - Except for the arrangement that the
gate electrode 30 is a single layer consisting of the poly-Si film 24 only, the remaining structure is identically the same as the semiconductor device of the first embodiment; so, transistor performance improvement is similarly expectable owing to the strain that is induced by the poly-Si film of gate electrode. In addition, according to this embodiment, there is an advantage that the manufacturing of the semiconductor device becomes easier and decreases in production cost because the gate electrode is arranged to have the single-layer structure. - Note that although in this embodiment the p-channel (100) sideface FinFET was explained, similar drive current increase effects are obtainable by applying a similar structure and process to an n-channel (110) sideface FinFET as apparent from
FIG. 3 also. - Additionally, similar effects are obtainable by applying the structure of this embodiment to the nanowire transistor of the second embodiment also.
- A semiconductor device of this embodiment is a complementary semiconductor device which is constituted from a p-channel (100) sideface FinFET and an n-channel (100) sideface FinFET. This semiconductor device has a semiconductor substrate, more than one rectangular solid-shaped semiconductor layer which is formed at upper part of the semiconductor substrate and which has a top surface parallel to the semiconductor substrate's principal plane and side faces with a (100) crystal plane that is perpendicular to the principal plane of the semiconductor substrate, and a p-channel metal insulator semiconductor field effect transistor (pMISFET). This pMISFET has a channel region which is formed within the rectangular solid-like semiconductor layer, a gate insulating film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a manner as to interpose the channel region therebetween, wherein a compressive strain is applied to the channel region in a direction perpendicular to the semiconductor substrate principal plane. This embodiment device further includes a second rectangular solid-shaped semiconductor layer which is formed at upper part of the semiconductor substrate and which has a second top surface that is parallel to the semiconductor substrate principal plane and second sidefaces with a (100) plane that is perpendicular to the semiconductor substrate principal plane, and an n-channel MISFET (nMISFET). This nMISFET has a second channel region which is formed within the second rectangular semiconductor layer, a second gate insulating film which is formed on the second sidefaces of the second channel region, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain which is in the direction perpendicular to the semiconductor substrate principal plane and a compressive strain that is in the direction perpendicular to the second sidefaces are applied together to the second channel region.
-
FIG. 30 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left-hand part of this diagram shows an n-channel FinFET whereas its right-hand part is a p-channel FinFET. The p-channel FinFET has the structure of the first embodiment ofFIG. 1 ; the n-channel FinFET becomes the structure that has been explained in conjunction withFIG. 2 . - Regarding the p-channel FinFET, this is formed so that the impurity concentration in a poly-
Si film 24 rises up in a direction along the thickness of from the lowermost layer of the poly-Si film 24 up to the height of an upper surface of ahard mask layer 42 and also the impurity concentration in a region above the height of the upper face of thehard mask layer 42 becomes higher when compared to the impurity concentration at the height of the upper face of thehard mask layer 42. An example is that the impurity concentration of the lowermost layer of the poly-Si film 24 is greater than or equal to 2×1019cm31 3 and yet less than or equal to 2×1020cm−3 whereas the impurity concentration in the region overlying the height of the upper face ofhard mask layer 42 is more than or equal to 2×1020cm−3 and less than or equal to 2×1021cm−3. As for the n-channel FinFET, the impurity concentration in the poly-Si film 24 is almost uniform and is set, for example, to 2×1020cm−3 or more and less than or equal to 2×1021cm−3. - With these impurity concentration distribution settings, the p-channel FinFET is such that the compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), with no compressive strain being induced in the perpendicular direction to the sidefaces of rectangular semiconductor layer (strain amount of 0.05% or less); as for the n-channel FinFET, the compressive strain is induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of 0.05% or more). As a result, as apparent from
FIGS. 3 and 4 , it is possible to improve both the performance of the n-channel FinFET and that of the p-channel FinFET at a time. - Note here that maximal performance improvement is expected when the structure of the first embodiment is introduced into an n-channel (110) sideface FinFET and p-channel (100) sideface FinFET. However, in the case of arranging the complementary FinFET having n-channel FinFET and p-channel FinFET, it is preferable that sideface crystal orientations of the n-channel and p-channel FinFETs be the same as each other as in this embodiment in order to suppress an increase in circuit layout area.
- Also note that although the FinFETs have been explained here, similar effects are also obtainable by applying the structure of this embodiment to nanowire transistors.
- A semiconductor device of this embodiment is a complementary semiconductor device which is made up of a p-channel (110) sideface FinFET and an n-channel (110) sideface FinFET. This semiconductor device has a semiconductor substrate, a rectangular solid-shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side surfaces with a (110) crystal plane that is perpendicular to the semiconductor substrate principal plane, a second rectangular solid-shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface that is parallel to the principal plane of the semiconductor substrate and second side surfaces with a (110) plane perpendicular to the semiconductor substrate principal plane, a pMISFET and an nMISFET. The pMISFET has a channel region which is formed within the rectangular semiconductor layer, a gate insulator film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a manner as to interpose the channel region therebetween. The nMISFET has a second channel region which is formed within the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second channel region, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein a compressive strain which is in a direction perpendicular to the semiconductor substrate principal plane is applied to the second channel region.
-
FIG. 31 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET whereas right part is a p-channel FinFET. The n-channel FinFET is the one that applies the structure of the first embodiment ofFIG. 1 to n-channel FinFET. - Regarding the n-channel FinFET, this is formed so that the impurity concentration in a poly-
Si film 24 increases in a direction along the thickness of from the lowermost layer of the poly-Si film 24 up to the height of an upper surface of ahard mask layer 42 and also the impurity concentration in a region above the height of the upper face of thehard mask layer 42 becomes higher when compared to the impurity concentration at the height of the upper face of thehard mask layer 42. For example, the impurity concentration of the lowermost layer of the poly-Si film 24 is greater than or equal to 2×1019cm−3 and less than 2×1020cm−3 whereas the impurity concentration in the region overlying the height of the upper face ofhard mask layer 42 is more than or equal to 2×1020cm−3 and less than or equal to 2×1021cm−3. As for the p-channel FinFET, the impurity concentration in the poly-Si film 24 is almost uniform and is set at a relatively low level. For example, the impurity concentration is set to 2×1019cm−3 or more and less than 2×1020cm−3. - With the impurity concentration distribution settings, the n-channel FinFET is such that the compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), with no compressive strain being induced in the perpendicular direction to the sidefaces of rectangular semiconductor layer (strain amount of 0.05% or less); as for the p-channel FinFET, any compressive strain is not induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of less than or equal to 0.05%). A result of this is that as apparent from
FIGS. 3 and 4 , it is possible to improve the performance of the n-channel FinFET while at the same time preventing performance degradation of the p-channel FinFET. - It is noted that although the FinFETs have been explained here, similar effects are also obtainable by applying the structure of this embodiment to nanowire transistors.
- A semiconductor device of this embodiment is a complementary semiconductor device which is configured from a p-channel (100) sideface FinFET and an n-channel (100) sideface FinFET. This semiconductor device has a semiconductor substrate, a rectangular shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side faces with a (100) plane perpendicular to the semiconductor substrate principal plane, and a pMISFET. This pMISFET has a channel region which is formed at least on a sideface(s) of the rectangular semiconductor layer, a gate insulator film which is formed on the sidefaces of the rectangular semiconductor layer, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a way as to interpose the channel region therebetween, wherein a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain that is in a direction perpendicular to the sideface are applied to the channel region. The embodiment device further includes a second rectangular shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface parallel to the principal plane of the semiconductor substrate and second sidefaces with a (100) plane perpendicular to the semiconductor substrate principal plane, and an nMISFET. This nMISFET has a second channel region which is formed at least on the sideface(s) of the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second rectangular semiconductor layer, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain in the perpendicular direction to the second sidefaces are applied to the second channel region.
-
FIG. 32 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET whereas right part is a p-channel FinFET. The p-channel FinFET is arranged to have the structure of the third embodiment ofFIG. 22 ; the n-channel FinFET has the structure that has been explained in conjunction withFIG. 2 . - Concerning the p-channel FinFET, this is arranged so that the lowermost layer of a poly-
Si film 24 ofgate electrode 30 is placed at a position which is at or above the upper face of ahard mask layer 42. More specifically, it is formed so that a portion betweenchannel regions 18 is filled with ametal film 22. As for the n-channel FinFET, this is formed so that a portion betweenchannel regions 18 is buried with a poly-Si film 24. Additionally, regarding the n-channel FinFET, the impurity concentration in the poly-Si film 22 is almost uniform and is set, for example, to 2×1020cm−3 or greater and less than or equal to 2×1021cm−3. - With the use of this structure, the p-channel FinFET is such that the compressive strain that is in the perpendicular direction to the substrate is increased, causing a tensile to be induced in the perpendicular direction to the rectangular semiconductor layer sidefaces. Concerning the n-channel FinFET, compressive strains are induced both in the perpendicular direction to the substrate and in the perpendicular direction to the rectangular semiconductor layer sidefaces. As a result, as apparent from
FIGS. 3 and 4 , it is possible to improve both the performance of the n-channel FinFET and that of the p-channel FinFET at a time. - Although the FinFETs have been discussed here, similar effects are also obtainable by applying the structure of this embodiment to nanowire transistors.
- A semiconductor device of this embodiment is a complementary semiconductor device which is made up of a p-channel (110) sideface FinFET and an n-channel (110) sideface FinFET. This semiconductor device has a semiconductor substrate, a rectangular shaped semiconductor layer which is formed at an upper part of the semiconductor substrate and which has a top surface that is parallel to a principal plane of the semiconductor substrate and side faces with a (110) plane perpendicular to the semiconductor substrate principal plane, a second rectangular shaped semiconductor layer which is formed at the upper part of the semiconductor substrate and which has a second top surface that is parallel to the principal plane of the semiconductor substrate and second sidefaces with a (110) plane perpendicular to the semiconductor substrate principal plane, a pMISFET, and an nMISFET. The pMISFET has a channel region which is formed at least on a sideface(s) of the rectangular semiconductor layer, a gate insulator film which is formed on sidefaces of the channel region, a gate electrode which covers the channel region with the gate insulator film being sandwiched therebetween, and a pair of source/drain regions which are formed within the rectangular semiconductor layer in such a way as to interpose the channel region therebetween. The nMISFET has a second channel region which is formed at least on the sideface(s) of the second rectangular semiconductor layer, a second gate insulator film which is formed on the second sidefaces of the second rectangular semiconductor layer, a second gate electrode which covers the second channel region with the second gate insulator film being sandwiched therebetween, and a pair of second source/drain regions which are formed within the second rectangular semiconductor layer in such a manner as to interpose the second channel region therebetween, wherein both a compressive strain that is in the perpendicular direction to the semiconductor substrate principal plane and a tensile strain that is in a direction perpendicular to the second sidefaces are applied to the second channel region.
-
FIG. 33 is a schematic sectional diagram of the complementary semiconductor device of this embodiment. Left part of this diagram shows an n-channel FinFET, and right part is a p-channel FinFET. The n-channel FinFET is the one that applies the structure of the third embodiment ofFIG. 22 to n-channel FinFET. - Regarding the n-channel FinFET, this is arranged so that the lowermost surface of a poly-
Si film 24 ofgate electrode 30 is at a position at or above the upper surface of ahard mask layer 42. In other words, it is formed so that a portion betweenchannel regions 18 is filled with ametal film 22. Regarding the p-channel FinFET, this is arranged so that a portion betweenchannel regions 18 is buried with a poly-silicon film 24. As for the p-channel FinFET, the impurity concentration in the poly-Si film 24 is made almost uniform and is set at a relatively low level. For example, the impurity concentration is set to 2×1019cm−3 or more and less than 2×1020cm−3. - With this the impurity concentration distribution setup, the n-channel FinFET is such that a compressive strain is induced only in the perpendicular direction to the principal plane of the semiconductor substrate (strain amount of 0.05% or greater), and a tensile strain is induced in the perpendicular direction to the sidefaces of the rectangular semiconductor layer (strain amount of 0.05% or more). Regarding the p-channel FinFET, no compressive strains are induced both in the perpendicular direction to the semiconductor substrate principal plane and in the perpendicular direction to the rectangular semiconductor layer sidefaces (strain amount of less than or equal to 0.05%). As a result, it is possible to further improve the performance of the n-channel FinFET while avoiding performance degradation of the p-channel FinFET, as apparent from
FIGS. 3 and 4 . - Although the invention has been described and illustrated with reference to particular embodiments, the principles involved are susceptible for use in numerous other embodiments, modifications and alterations which will be apparent to persons skilled in the art to which the invention pertains. The invention is, therefore, to be limited only as indicated by the scope of the appended claims, with possible equivalents involved therein.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/283,264 US8399926B2 (en) | 2008-03-28 | 2011-10-27 | Semiconductor device and manufacturing method of same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008085905A JP4575471B2 (en) | 2008-03-28 | 2008-03-28 | Semiconductor device and manufacturing method of semiconductor device |
JP2008-085905 | 2008-03-28 | ||
US12/401,704 US8076231B2 (en) | 2008-03-28 | 2009-03-11 | Semiconductor device and manufacturing method of same |
US13/283,264 US8399926B2 (en) | 2008-03-28 | 2011-10-27 | Semiconductor device and manufacturing method of same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/401,704 Continuation US8076231B2 (en) | 2008-03-28 | 2009-03-11 | Semiconductor device and manufacturing method of same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120037994A1 true US20120037994A1 (en) | 2012-02-16 |
US8399926B2 US8399926B2 (en) | 2013-03-19 |
Family
ID=41115794
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/401,704 Active 2030-03-26 US8076231B2 (en) | 2008-03-28 | 2009-03-11 | Semiconductor device and manufacturing method of same |
US13/283,264 Active 2029-03-18 US8399926B2 (en) | 2008-03-28 | 2011-10-27 | Semiconductor device and manufacturing method of same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/401,704 Active 2030-03-26 US8076231B2 (en) | 2008-03-28 | 2009-03-11 | Semiconductor device and manufacturing method of same |
Country Status (3)
Country | Link |
---|---|
US (2) | US8076231B2 (en) |
JP (1) | JP4575471B2 (en) |
CN (1) | CN101546770B (en) |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100252862A1 (en) * | 2009-04-01 | 2010-10-07 | Chih-Hsin Ko | Source/Drain Engineering of Devices with High-Mobility Channels |
US20100252816A1 (en) * | 2009-04-01 | 2010-10-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio |
US20100301392A1 (en) * | 2009-06-01 | 2010-12-02 | Chih-Hsin Ko | Source/Drain Re-Growth for Manufacturing III-V Based Transistors |
US20130234215A1 (en) * | 2012-03-12 | 2013-09-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US8541274B1 (en) | 2012-09-11 | 2013-09-24 | Globalfoundries Inc. | Methods of forming 3-D semiconductor devices with a nanowire gate structure wherein the nanowire gate structure is formed after source/drain formation |
US8580634B1 (en) | 2012-09-11 | 2013-11-12 | Globalfoundries Inc. | Methods of forming 3-D semiconductor devices with a nanowire gate structure wherein the nanowire gate structure is formed prior to source/drain formation |
US8674408B2 (en) | 2009-04-30 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reducing source/drain resistance of III-V based transistors |
US8728885B1 (en) | 2012-12-27 | 2014-05-20 | Globalfoundries Inc. | Methods of forming a three-dimensional semiconductor device with a nanowire channel structure |
US8853019B1 (en) | 2013-03-13 | 2014-10-07 | Globalfoundries Inc. | Methods of forming a semiconductor device with a nanowire channel structure by performing an anneal process |
US20150004772A1 (en) * | 2013-06-28 | 2015-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET Fin Bending Reduction |
CN104681445A (en) * | 2013-11-27 | 2015-06-03 | 中芯国际集成电路制造(上海)有限公司 | Method for fabricating FinFET (Fin Field-Effect-Transistor) |
US9093302B2 (en) | 2013-11-13 | 2015-07-28 | Globalfoundries Inc. | Methods of forming substantially self-aligned isolation regions on FinFET semiconductor devices and the resulting devices |
US20160204229A1 (en) * | 2014-03-21 | 2016-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of Dislocations in Source and Drain Regions of FinFET Devices |
US9431512B2 (en) | 2014-06-18 | 2016-08-30 | Globalfoundries Inc. | Methods of forming nanowire devices with spacers and the resulting devices |
CN106024883A (en) * | 2015-03-31 | 2016-10-12 | 台湾积体电路制造股份有限公司 | Field Effect Transistors and Methods of Forming Same |
US9490340B2 (en) | 2014-06-18 | 2016-11-08 | Globalfoundries Inc. | Methods of forming nanowire devices with doped extension regions and the resulting devices |
Families Citing this family (56)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009231376A (en) * | 2008-03-19 | 2009-10-08 | Shin Etsu Handotai Co Ltd | Soi wafer and semiconductor device, and method of manufacturing the soi wafer |
US7902541B2 (en) * | 2009-04-03 | 2011-03-08 | International Business Machines Corporation | Semiconductor nanowire with built-in stress |
US9768305B2 (en) | 2009-05-29 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gradient ternary or quaternary multiple-gate transistor |
CN102082167B (en) * | 2009-11-27 | 2013-04-10 | 清华大学 | Semiconductor nanostructure |
US20110147804A1 (en) * | 2009-12-23 | 2011-06-23 | Rishabh Mehandru | Drive current enhancement in tri-gate MOSFETS by introduction of compressive metal gate stress using ion implantation |
US8399314B2 (en) * | 2010-03-25 | 2013-03-19 | International Business Machines Corporation | p-FET with a strained nanowire channel and embedded SiGe source and drain stressors |
US8207038B2 (en) | 2010-05-24 | 2012-06-26 | International Business Machines Corporation | Stressed Fin-FET devices with low contact resistance |
US8383474B2 (en) * | 2010-05-28 | 2013-02-26 | International Business Machines Corporation | Thin channel device and fabrication method with a reverse embedded stressor |
JP5073014B2 (en) | 2010-06-11 | 2012-11-14 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
CN102376575A (en) * | 2010-08-16 | 2012-03-14 | 中国科学院微电子研究所 | Method for forming source-drain stress region of MOS transistor and method for manufacturing MOS transistor |
CN103210492B (en) | 2010-11-17 | 2016-03-23 | 国际商业机器公司 | Nano-wire devices, field-effect transistor and the method for the formation of nano-wire devices |
TWI538215B (en) | 2011-03-25 | 2016-06-11 | 半導體能源研究所股份有限公司 | Field-effect transistor, and memory and semiconductor circuit including the same |
CN103999200B (en) * | 2011-12-23 | 2016-12-28 | 英特尔公司 | Common substrate semiconductor device with nanowires or semiconductor bodies having different material orientations or compositions |
CN104126222B (en) * | 2011-12-23 | 2017-06-13 | 英特尔公司 | Uniaxial strain nano thread structure |
US8492208B1 (en) | 2012-01-05 | 2013-07-23 | International Business Machines Corporation | Compressive (PFET) and tensile (NFET) channel strain in nanowire FETs fabricated with a replacement gate process |
US8969867B2 (en) | 2012-01-18 | 2015-03-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US8697523B2 (en) | 2012-02-06 | 2014-04-15 | International Business Machines Corporation | Integration of SMT in replacement gate FINFET process flow |
US8901659B2 (en) * | 2012-02-09 | 2014-12-02 | International Business Machines Corporation | Tapered nanowire structure with reduced off current |
JP2013179235A (en) * | 2012-02-29 | 2013-09-09 | Toshiba Corp | Semiconductor device |
US8809178B2 (en) | 2012-02-29 | 2014-08-19 | Globalfoundries Inc. | Methods of forming bulk FinFET devices with replacement gates so as to reduce punch through leakage currents |
KR101835655B1 (en) | 2012-03-06 | 2018-03-07 | 삼성전자주식회사 | FinFET and method of fabricating the same |
CN102683202B (en) * | 2012-05-03 | 2014-12-10 | 上海华力微电子有限公司 | Method for manufacturing built-in stress nanowire and semiconductor |
US9490318B2 (en) * | 2012-06-15 | 2016-11-08 | Lawrence Livermore National Security, Llc | Three dimensional strained semiconductors |
US9368619B2 (en) | 2013-02-08 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for inducing strain in vertical semiconductor columns |
US9466668B2 (en) | 2013-02-08 | 2016-10-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Inducing localized strain in vertical nanowire transistors |
GB2526463B (en) * | 2013-03-14 | 2018-05-30 | Intel Corp | Leakage reduction structures for nanowire transistors |
CN110047752B (en) | 2013-03-15 | 2023-03-17 | 索尼公司 | Nanowire transistor fabrication using hardmask layers |
US9209247B2 (en) * | 2013-05-10 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned wrapped-around structure |
KR102094535B1 (en) | 2014-03-21 | 2020-03-30 | 삼성전자주식회사 | Transistor and method for fabricating the same |
US9721955B2 (en) * | 2014-04-25 | 2017-08-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for SRAM FinFET device having an oxide feature |
US9570612B2 (en) * | 2014-06-27 | 2017-02-14 | Taiwan Semiconductor Manufacturing Company Limited | Method and structure for straining carrier channel in vertical gate all-around device |
US9252208B1 (en) * | 2014-07-31 | 2016-02-02 | Stmicroelectronics, Inc. | Uniaxially-strained FD-SOI finFET |
US9698025B2 (en) * | 2014-09-04 | 2017-07-04 | Globalfoundries Inc. | Directed self-assembly material growth mask for forming vertical nanowires |
CN107004712B (en) * | 2014-12-23 | 2021-04-20 | 英特尔公司 | Forming a uniform layer using an aspect ratio trench based process |
TWI614890B (en) * | 2015-01-16 | 2018-02-11 | 台灣積體電路製造股份有限公司 | Inducing localized strain in vertical nanowire transistors |
US9564493B2 (en) | 2015-03-13 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices having a semiconductor material that is semimetal in bulk and methods of forming the same |
JP6126155B2 (en) * | 2015-03-31 | 2017-05-10 | 株式会社日立国際電気 | Semiconductor device manufacturing method, program, and substrate processing apparatus |
KR102460718B1 (en) | 2015-05-28 | 2022-10-31 | 삼성전자주식회사 | Integrated circuit device |
US10833175B2 (en) * | 2015-06-04 | 2020-11-10 | International Business Machines Corporation | Formation of dislocation-free SiGe finFET using porous silicon |
JP6416053B2 (en) * | 2015-07-31 | 2018-10-31 | 東芝メモリ株式会社 | Nonvolatile semiconductor memory device |
JP6153975B2 (en) * | 2015-08-07 | 2017-06-28 | 株式会社日立国際電気 | Semiconductor device manufacturing method, substrate processing system, program, recording medium, and substrate processing apparatus |
CN106098612B (en) * | 2016-06-20 | 2020-01-31 | 西安电子科技大学 | Manufacturing method of wafer-level uniaxial strain Ge on SiN buried insulating layer based on silicon nitride stress film and scale effect |
CN106098611B (en) * | 2016-06-20 | 2019-01-08 | 西安电子科技大学 | The production method of wafer scale uniaxial strain SGOI based on silicon nitride stress film and scale effect |
CN106067441B (en) * | 2016-06-20 | 2019-01-29 | 西安电子科技大学 | Based on the decrystallized production method with the wafer scale uniaxial strain SGOI of scale effect |
CN106098610B (en) * | 2016-06-20 | 2019-01-08 | 西安电子科技大学 | The production method of wafer scale uniaxial strain Ge on AlN enterree based on silicon nitride stress film and scale effect |
CN105938814B (en) * | 2016-06-20 | 2018-09-11 | 西安电子科技大学 | The production method of wafer scale uniaxial strain Si on AlN enterrees based on silicon nitride stress film and scale effect |
CN106098608B (en) * | 2016-06-20 | 2018-11-16 | 西安电子科技大学 | The production method of wafer scale uniaxial strain SiGe on SiN enterree based on silicon nitride stress film and scale effect |
WO2019059920A1 (en) * | 2017-09-22 | 2019-03-28 | Intel Corporation | Substrate defect blocking layers for strained channel semiconductor devices |
TWI788501B (en) | 2018-02-02 | 2023-01-01 | 日商索尼半導體解決方案公司 | Semiconductor device |
KR20210010463A (en) * | 2018-06-13 | 2021-01-27 | 로렌스 리버모어 내쇼날 시큐리티, 엘엘시 | Deformation control of optoelectronic devices |
US11538806B2 (en) * | 2018-09-27 | 2022-12-27 | Intel Corporation | Gate-all-around integrated circuit structures having high mobility |
US11164876B2 (en) * | 2019-02-07 | 2021-11-02 | Micron Technology, Inc. | Atom implantation for passivation of pillar material |
US11244901B2 (en) * | 2020-02-12 | 2022-02-08 | Nanya Technology Corporation | Semiconductor device with graded porous dielectric structure |
US20210408283A1 (en) * | 2020-06-25 | 2021-12-30 | Intel Corporation | Gate-all-around integrated circuit structures having strained source or drain structures on insulator |
US20210408285A1 (en) * | 2020-06-26 | 2021-12-30 | Intel Corporation | Gate-all-around integrated circuit structures having germanium-doped nanoribbon channel structures |
CN113964202B (en) * | 2021-10-14 | 2023-01-24 | 上海集成电路制造创新中心有限公司 | Test method and system for gate-all-around device preparation |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7564081B2 (en) * | 2005-11-30 | 2009-07-21 | International Business Machines Corporation | finFET structure with multiply stressed gate electrode |
JP2007207837A (en) * | 2006-01-31 | 2007-08-16 | Toshiba Corp | Semiconductor device, and method of manufacturing same |
JP2007242737A (en) | 2006-03-06 | 2007-09-20 | Toshiba Corp | Semiconductor device |
JP2007329295A (en) * | 2006-06-08 | 2007-12-20 | Hitachi Ltd | Semiconductor, and its manufacturing method |
-
2008
- 2008-03-28 JP JP2008085905A patent/JP4575471B2/en active Active
-
2009
- 2009-02-27 CN CN2009100068003A patent/CN101546770B/en active Active
- 2009-03-11 US US12/401,704 patent/US8076231B2/en active Active
-
2011
- 2011-10-27 US US13/283,264 patent/US8399926B2/en active Active
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100252816A1 (en) * | 2009-04-01 | 2010-10-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio |
US20100252862A1 (en) * | 2009-04-01 | 2010-10-07 | Chih-Hsin Ko | Source/Drain Engineering of Devices with High-Mobility Channels |
US8816391B2 (en) | 2009-04-01 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain engineering of devices with high-mobility channels |
US8674341B2 (en) * | 2009-04-01 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-mobility multiple-gate transistor with improved on-to-off current ratio |
US8674408B2 (en) | 2009-04-30 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reducing source/drain resistance of III-V based transistors |
US9006788B2 (en) | 2009-06-01 | 2015-04-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain re-growth for manufacturing III-V based transistors |
US20100301392A1 (en) * | 2009-06-01 | 2010-12-02 | Chih-Hsin Ko | Source/Drain Re-Growth for Manufacturing III-V Based Transistors |
US8617976B2 (en) | 2009-06-01 | 2013-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain re-growth for manufacturing III-V based transistors |
US9252277B2 (en) * | 2012-03-12 | 2016-02-02 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20130234215A1 (en) * | 2012-03-12 | 2013-09-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20150194528A1 (en) * | 2012-03-12 | 2015-07-09 | Kabushiki Kaisha Toshiba | Semiconductor device |
US9024364B2 (en) * | 2012-03-12 | 2015-05-05 | Kabushiki Kaisha Toshiba | Fin-FET with mechanical stress of the fin perpendicular to the substrate direction |
US8580634B1 (en) | 2012-09-11 | 2013-11-12 | Globalfoundries Inc. | Methods of forming 3-D semiconductor devices with a nanowire gate structure wherein the nanowire gate structure is formed prior to source/drain formation |
US8541274B1 (en) | 2012-09-11 | 2013-09-24 | Globalfoundries Inc. | Methods of forming 3-D semiconductor devices with a nanowire gate structure wherein the nanowire gate structure is formed after source/drain formation |
US8728885B1 (en) | 2012-12-27 | 2014-05-20 | Globalfoundries Inc. | Methods of forming a three-dimensional semiconductor device with a nanowire channel structure |
US8853019B1 (en) | 2013-03-13 | 2014-10-07 | Globalfoundries Inc. | Methods of forming a semiconductor device with a nanowire channel structure by performing an anneal process |
US8993417B2 (en) * | 2013-06-28 | 2015-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET fin bending reduction |
US9401302B2 (en) | 2013-06-28 | 2016-07-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET fin bending reduction |
US20150004772A1 (en) * | 2013-06-28 | 2015-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET Fin Bending Reduction |
US9093302B2 (en) | 2013-11-13 | 2015-07-28 | Globalfoundries Inc. | Methods of forming substantially self-aligned isolation regions on FinFET semiconductor devices and the resulting devices |
US9318388B2 (en) | 2013-11-13 | 2016-04-19 | Globalfoundries Inc. | Methods of forming substantially self-aligned isolation regions on FinFET semiconductor devices and the resulting devices |
CN104681445A (en) * | 2013-11-27 | 2015-06-03 | 中芯国际集成电路制造(上海)有限公司 | Method for fabricating FinFET (Fin Field-Effect-Transistor) |
US20160204229A1 (en) * | 2014-03-21 | 2016-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of Dislocations in Source and Drain Regions of FinFET Devices |
US9768256B2 (en) * | 2014-03-21 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of FinFET devices |
US10153344B2 (en) | 2014-03-21 | 2018-12-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of FinFET devices |
US10741642B2 (en) | 2014-03-21 | 2020-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of finFET devices |
US11211455B2 (en) | 2014-03-21 | 2021-12-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of FinFET devices |
US9431512B2 (en) | 2014-06-18 | 2016-08-30 | Globalfoundries Inc. | Methods of forming nanowire devices with spacers and the resulting devices |
US9490340B2 (en) | 2014-06-18 | 2016-11-08 | Globalfoundries Inc. | Methods of forming nanowire devices with doped extension regions and the resulting devices |
CN106024883A (en) * | 2015-03-31 | 2016-10-12 | 台湾积体电路制造股份有限公司 | Field Effect Transistors and Methods of Forming Same |
US10541303B2 (en) | 2015-03-31 | 2020-01-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Nanowire FinFET Transistor |
Also Published As
Publication number | Publication date |
---|---|
JP2009239167A (en) | 2009-10-15 |
CN101546770A (en) | 2009-09-30 |
US8076231B2 (en) | 2011-12-13 |
US20090242990A1 (en) | 2009-10-01 |
CN101546770B (en) | 2011-01-12 |
JP4575471B2 (en) | 2010-11-04 |
US8399926B2 (en) | 2013-03-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8399926B2 (en) | Semiconductor device and manufacturing method of same | |
US10861972B2 (en) | Channel strain inducing architecture and doping technique at replacement poly gate (RPG) stage | |
US8039843B2 (en) | Semiconductor wafer, semiconductor device and method of fabricating the same | |
KR100674914B1 (en) | MOS transistor having strained channel layer and methods of manufacturing thereof | |
JP4271210B2 (en) | Field effect transistor, integrated circuit device, and manufacturing method thereof | |
US8828813B2 (en) | Replacement channels | |
KR101424344B1 (en) | Multi-gate devices with replaced-channels and methods for forming the same | |
JP5073014B2 (en) | Semiconductor device and manufacturing method thereof | |
US20150357471A1 (en) | Stress inducing contact metal in finfet cmos | |
US20070063224A1 (en) | Metal insulator semiconductor field effect transistor having fin structure | |
US10644158B2 (en) | Semiconductor device including fin field effect transistor and method of manufacturing the same | |
JP2009032955A (en) | Semiconductor device and method for manufacturing the same | |
JP5184831B2 (en) | Method for forming fin-type transistor | |
JP5391688B2 (en) | Semiconductor device manufacturing method and semiconductor device | |
JP5032418B2 (en) | Field effect transistor, integrated circuit device, and manufacturing method thereof | |
KR100618827B1 (en) | Semiconductor device comprising FinFET and fabricating method thereof | |
TW202234468A (en) | Transistor and semiconductor device including gate structures and methods for forming same | |
US20240266416A1 (en) | Nano-fet semiconductor device and method of forming | |
CN107123670B (en) | Fin field effect transistor and forming method thereof | |
US8461650B2 (en) | Semiconductor device and method for manufacturing the same | |
US20140353753A1 (en) | Fin field effect transistor device with reduced overlap capacitance and enhanced mechanical stability | |
JP2010093012A (en) | Semiconductor device and method for manufacturing the same | |
US20120171833A1 (en) | Method for manufacturing semiconductor device | |
TW202015111A (en) | Semiconductor device with fin end spacer plug | |
KR20180038612A (en) | Semiconductor device and method of fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: MERGER;ASSIGNORS:TOSHIBA MEMORY CORPORATION;K.K PANGEA;REEL/FRAME:051679/0042 Effective date: 20180801 Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: DE-MERGER;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:051762/0119 Effective date: 20170401 Owner name: KIOXIA CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:051762/0197 Effective date: 20191001 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |