US20120007036A1 - Phase-change memory device and method of fabricating the same - Google Patents
Phase-change memory device and method of fabricating the same Download PDFInfo
- Publication number
- US20120007036A1 US20120007036A1 US13/240,922 US201113240922A US2012007036A1 US 20120007036 A1 US20120007036 A1 US 20120007036A1 US 201113240922 A US201113240922 A US 201113240922A US 2012007036 A1 US2012007036 A1 US 2012007036A1
- Authority
- US
- United States
- Prior art keywords
- phase
- layer
- change memory
- memory device
- heating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
- H10N70/8413—Electrodes adapted for resistive heating
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8825—Selenides, e.g. GeSe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
Definitions
- the disclosure relates to a nonvolatile memory device, and more particularly, to a phase-change nonvolatile memory device using a phase-change material and a method of fabricating the same.
- phase-change Random Access Memory PRAM
- a unit memory cell of a phase-change memory device uses a phase-change material as a data storage medium.
- the phase-change material has two stable phases (e.g., an amorphous phase and a crystalline phase) depending on the heat supplied thereto.
- a known phase-change material is a Ge—Sb—Te (GST) compound that is a mixture of germanium (Ge), antimony (Sb), and Tellurium (Te).
- phase-change material If the phase-change material is heated for a short time at a temperature close to its melting temperature (Tm) and is then cooled quickly, the phase-change material changes from the crystalline phase into the amorphous phase. On the contrary, if the phase-change material is heated for a long time at a crystallization temperature lower than the melting temperature and is then cooled slowly, the phase-change material changes from the amorphous phase to the crystalline phase.
- the phase-change material has a higher resistivity in the amorphous phase than in the crystalline phase. Thus, whether data stored in a phase-change memory cell is logical ‘1’ or logical ‘0’ can be determined by detecting a current flowing through the phase-change material.
- Heat is supplied to effect a phase-change in the phase-change material.
- a current is supplied to an electrode connected with the phase-change material, so that heat is generated from the electrode and supplied to the phase-change material.
- the temperature caused by the heat supplied to the phase-change material varies depending on the supplied current.
- phase-change memory device one of the most important factors in development of a high-integration phase-change memory device is to supply a sufficient current to an electrode connected with a phase-change material, that is, an operation current (e.g., a program (write) current or an erase current).
- an operation current e.g., a program (write) current or an erase current.
- a method has been proposed to use a PN diode as a switching device of the phase-change memory device.
- a PN diode allows a higher integration ratio of the phase-change memory device and increases the operation current in comparison with a Metal-Oxide-Semiconductor (MOS) transistor or a bipolar transistor.
- MOS Metal-Oxide-Semiconductor
- FIG. 1A is a schematic plan view of a known phase-change memory device using a PN diode.
- FIG. 1B is a cross-sectional view of the phase-change memory device taken along line X-X′ of FIG. 1A .
- the known phase-change memory device includes: a substrate 11 having a device isolation region (not numbered) and an active region 12 , a lower electrode 13 having a PN diode structure including a stack of an N-type silicon layer 13 A and a P-type silicon layer 13 B on the substrate 11 of the active region 12 , an insulating layer 14 covering the lower electrode 13 and burying a heating layer 15 , a phase-change material layer 16 disposed on the insulating layer 14 to contact the heating layer 15 , and an upper electrode 17 disposed on the phase-change material layer 16 .
- the heating layer 15 is plug-shaped, and a program region 18 of a hemispheric shape is formed in the phase-change material layer 16 in contact with the heating layer 15 .
- the size of the phase-change memory device is desirably reduced for high integration and low power consumption of the phase-change memory device.
- a sufficiently high operation current is required because high-temperature heat should be generated to change the phase of the phase-change material layer 16 .
- the size of the lower electrode 13 i.e., the size of the PN diode
- a method has been proposed to reduce the operation current of the phase-change memory device with the above-described structure by reducing the contact area between the heating layer 15 and the phase-change material layer 16 by reducing the size of the heating layer 15 .
- This method can generate high-temperature heat even in the event of a decrease in the operation current, because the resistance of the heating layer 15 increases with a decrease in the contact area between the phase-change material layer 16 and the heating layer 15 .
- the known method uses an expensive fine patterning technology (e.g., a photolithography process using an ArF exposure source) to form the heating layer 15 .
- This increases the fabrication cost of the phase-change memory device.
- the fine patterning technology has a limitation in that it is difficult to increase the integration ratio of the phase-change memory device.
- a phase-change memory device comprises: a lower electrode; and at least two phase-change memory cells sharing the lower electrode.
- a method of fabricating a phase-change memory device comprises: forming a lower electrode comprising a PN diode structure including a junction of an N-type conductive layer and a P-type conductive layer; forming a plurality of heating elements on an upper one of the P-type conductive layer and the N-type conductive layer; selectively etching the upper one of the P-type conductive layer and the N-type conductive layer between the heating elements; forming a separated phase-change material layer on each of the heating elements; and forming a separated upper electrode on each phase-change material layer.
- a method of fabricating a phase-change memory device comprises: forming a lower electrode comprising a PN diode structure on an active region of a substrate; forming a heating layer on the PN diode structure; forming a phase-change material layer on the heating layer; and forming an upper electrode on the phase-change material layer; wherein a contact area between the phase-change material layer and the heating layer is formed to be smaller than that between the heating layer and the PN diode structure.
- a phase-change memory device comprises: a substrate having thereon an active region; a lower electrode comprising a PN diode structure on the active region of the substrate; a heating layer on the PN diode structure; a phase-change material layer on the heating layer; and an upper electrode on the phase-change material layer; wherein a contact area between the phase-change material layer and the heating layer is smaller than that between the heating layer and the PN diode structure.
- FIG. 1A is a schematic plan view of a known phase-change memory device using a PN diode.
- FIG. 1B is a cross-sectional view of the phase-change memory device taken along line X-X′ of FIG. 1A .
- FIG. 2A is a schematic plan view of a phase-change memory device in accordance with a first embodiment.
- FIG. 2B is a cross-sectional view of the phase-change memory taken along line X-X′ of FIG. 2A .
- FIGS. 3A to 3C are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a first embodiment.
- FIG. 4A is a schematic plan view of a phase-change memory device in accordance with a second embodiment.
- FIG. 4B is a cross-sectional view of the phase-change memory device taken along line A-A′ of FIG. 4A .
- FIG. 4C is a cross-sectional view of the phase-change memory device taken along line B-B′ of FIG. 4A .
- FIGS. 5A to 5C are schematic plan views showing a comparison among the contact area between a phase-change material layer and a heating layer of the known phase-change memory device, the contact area between a phase-change material layer and a heating layer of the phase-change memory device in accordance with the first embodiment, and the contact area between a phase-change material layer and a heating layer of the phase-change memory device in accordance with the second embodiment.
- FIG. 6A is a schematic plan view of a phase-change memory device in accordance with a third embodiment.
- FIG. 6B is a cross-sectional view of the phase-change memory device taken along line X-X′ of FIG. 6A .
- FIGS. 7A to 7H are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a third embodiment.
- FIG. 8A is a schematic plan view of a phase-change memory device in accordance with a fourth embodiment.
- FIG. 8B is a cross-sectional view of the phase-change memory device taken along line A-A′ of FIG. 8A .
- FIG. 8C is a cross-sectional view of the phase-change memory device taken along line B-B′ of FIG. 8A .
- FIG. 9 is a perspective view for describing the operation principles of the phase-change memory devices in accordance with the third and fourth embodiments.
- FIG. 2A is a schematic plan view of a phase-change memory device in accordance with a first embodiment.
- FIG. 2B is a cross-sectional view of the phase-change memory taken along line X-X′ of FIG. 2A .
- a phase-change memory device in accordance with a first embodiment includes: a substrate 21 having a device isolation region (not numbered) and an active region 22 , a first insulating layer 24 covering the substrate 21 , a lower electrode 23 disposed on the substrate 21 of the active region 22 in the first insulating layer 24 and having a PN diode structure; a heating layer 25 disposed on the lower electrode 23 in the first insulating layer 24 , a second insulating layer 28 buried in the heating layer 25 , a phase-change material layer 26 disposed to cover the heating layer 25 and an upper electrode 27 disposed on the phase-change material layer 26 .
- a reference numeral 29 denotes a program region that is disposed in the phase-change material layer 26 .
- the substrate 21 may be a silicon (Si) substrate.
- the active region 22 may be formed in a bar type or a line type.
- the active region 22 may be an impurity layer that is formed by doping a silicon substrate with impurities.
- the active layer 22 is formed of an N-type impurity layer that is doped with N-type impurities such as phosphor (P) or arsenic (As). This is to reduce the potential barrier between the lower electrode 23 (i.e., the PN diode) and the active region 22 acting as one of a word line and a bit line, thus increasing the electrical conductivity therebetween.
- the remaining region of the substrate 21 outside the active region 22 is referred to as the device isolation region.
- the lower electrode 23 has a PN diode structure that includes a junction of an N-type conductive layer 23 A disposed on the active region 22 of the substrate 21 and a P-type conductive layer 23 B disposed on the N-type conductive layer 23 A.
- the N-type conductive layer 23 A and the P-type conductive layer 23 B may be a silicon layer, and the silicon layer may include a polysilicon (poly-Si) layer and/or an epitaxial silicon layer.
- the N-type conductive layer 23 A may be an N-type silicon layer doped with N-type impurities
- the P-type conductive layer 23 B may be a P-type silicon layer doped with P-type impurities.
- the N-type impurities may be phosphor (P) or arsenic (As), and the P-type impurities may be boron (B).
- the lower electrode 23 is formed in such a way that the impurity doping concentration of the N-type conductive layer 23 A is lower than the impurity doping concentration of the P-type conductive layer 23 B.
- the reason for this is that the potential barrier between the N-type conductive layer 23 A and the P-type conductive layer 23 B becomes low if the impurity doping concentration of the N-type conductive layer 23 A is higher than the impurity doping concentration of the P-type conductive layer 23 B.
- the threshold voltage of the PN diode becomes low and thus data may be written in an undesired phase-change memory cell by a high voltage of the wordline (i.e., the active region) in a stand-by mode.
- This problem can be avoided or at least reduced, by increasing the threshold voltage of the PN diode by forming the lower electrode 23 in such a way that that the impurity doping concentration of the N-type conductive layer 23 A is lower than the impurity doping concentration of the P-type conductive layer 23 B.
- the heating layer 25 and the upper electrode 27 may be formed of a metal material or a metal-compound material.
- the metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al).
- the metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW).
- the contact area between the phase-change material layer 26 and the heating layer 25 can be controlled according to the deposition thickness of the heating layer 25 .
- the operation current of the phase-change memory device can be controlled according to the deposition thickness of the heating layer 25 .
- the known method controls the size of the plug-type heating layer 15 by an etching process through patterning, thus making it difficult to reduce the contact area between the phase-change material layer 16 and the plug-type heating layer 15 .
- the contact area between the phase-change material layer 26 and the heating layer 25 can be controlled by controlling the deposition thickness of the heating layer 25 in accordance with the first embodiment not by an etching process through patterning, but by a layer growth/deposition process, thus making it possible to control the contact area between the phase-change material layer 26 and the heating layer 25 more easily.
- the phase-change material layer 26 may be formed of a chalcogen compound.
- the chalcogen compound for the phase-change material layer 26 includes at least one of Germanium-antimony-tellurium (Ge—Sb—Te), arsenic-antimony-tellurium (As—Sb—Te), strontium-antimony-tellurium (Sn—Sb—Te), strontium-indium-tellurium (Sn—In—Sb—Te), arsenic-germanium-antimony-tellurium (As—Ge—Sb—Te), Group 5A element (including tantalum (Ta), niobium (Nb) and vanadium (V))-antimony-tellurium (Group 5A element-Sb—Te), Group 6A element (including tungsten (W), molybdenum (Mo) and chrome (Cr))-antimony-tellurium (Group 6A element-Sb—Te), Group 5A element-antimony-
- the first insulating layer 24 and the second insulating layer 28 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- the oxide layer may include silicon oxide (SiO 2 ), Boron Phosphorus Silicate Glass (BPSG), Phosphorus Silicate Glass (PSG), Tetra Ethyle Ortho Silicate (TEOS), Un-doped Silicate Glass (USG), Spin On Glass (SOG), High Density Plasma (HDP), or Spin On Dielectric (SOD).
- the nitride layer may include silicon nitride (Si 3 N 4 ).
- the oxynitride layer may include silicon oxynitride (SiON).
- the heating layer 25 is formed in a cup shape in the phase-change memory device in accordance with the first embodiment, thereby making it possible to reduce the contact area, which is annular in shape in the specifically illustrated configuration, between the phase-change material layer 26 and the heating layer 25 . Accordingly, the size of the program region 29 can be considerably reduced, thus making it possible to reduce the heat needed to be supplied to the program region 29 . It should be noted that other arrangements are not excluded.
- the contact area between the heating layer 25 and the phase-change material layer 26 is not necessarily annular, or the heating layer 25 is not necessarily cup-shaped; it can be cylindrical or tubular instead.
- the contact area between the phase-change material layer 26 and the heating layer 25 can be controlled by controlling the deposition thickness of the heating layer 25 as will be described herein below.
- the contact area between the heating layer 25 and the phase-change material layer 26 can be reduced even without the use of an expensive fine patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device.
- FIGS. 3A to 3C are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a first embodiment.
- impurities are ion-implanted into a substrate 21 to form an active region 22 .
- the impurities may be P-type impurities or N-type impurities.
- the P-type impurities may be boron (B), and the N-type impurities may be arsenic (As) or phosphor (P).
- the ion implantation process is performed using N-type impurities. This is to reduce the potential barrier between the active region 22 and a lower electrode 23 (i.e., a PN diode), which is to be formed through the subsequent process, thus increasing the electrical conductivity therebetween.
- a predetermined region of the substrate 21 is etched to form a trench (not illustrated) for device isolation, and the trench is filled with an insulating layer to form a device isolation region (not illustrated).
- the trench may be formed in a line type or a bar type although other arrangements are not excluded.
- the remaining region of the substrate 21 except the device isolation region is defined as the active region 22 , and the active region 22 has a line type or a bar type due to the line type or bar type of the device isolation region.
- a lower electrode 23 with a PN diode structure is formed on the substrate 21 of the active region 22 .
- the lower electrode 23 with a PN diode structure may be formed of a stack of an N-type conductive layer 23 A and a P-type conductive layer 23 B that are sequentially stacked on the active region 22 of the substrate 21 .
- the lower electrode 23 is formed in such a way that the impurity doping concentration of the N-type conductive layer 23 A is lower than the impurity doping concentration of the P-type conductive layer 23 B.
- the impurity doping concentration of the N-type conductive layer 23 A is lower than the impurity doping concentration of the P-type conductive layer 23 B, the potential barrier between the N-type conductive layer 23 A and the P-type conductive layer 23 B can be increased to increase the threshold voltage of the PN diode.
- the high threshold voltage of a PN diode can prevent a noise-caused malfunction of the PN diode.
- the N-type conductive layer 23 A and the P-type conductive layer 23 B may be formed of a silicon layer, and the silicon layer may include a polysilicon layer or an epitaxial silicon layer.
- the N-type conductive layer 23 A may be formed of an N-type silicon layer doped with N-type impurities
- the P-type conductive layer 23 B may be formed of a P-type silicon layer doped with P-type impurities.
- the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of a polysilicon layer through a Chemical Vapor Deposition (CVD) process or a Physical Vapor Deposition (PVD) process, or by ion-implanting P-type impurities after the formation of the polysilicon layer.
- the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of an epitaxial silicon layer through an epitaxial growth process, or by ion-implanting P-type impurities after the formation of the epitaxial silicon layer.
- the P-type silicon layer may be formed by counter-doping P-type impurities into an N-type silicon layer.
- a first insulating layer 24 is formed over the resulting structure including the lower electrode 23 .
- the first insulating layer 24 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- a photoresist pattern (not illustrated) is formed on the first insulating layer 24 .
- the first insulating layer 24 is etched to form an open region 30 that exposes the top of the P-type conductive layer 23 B.
- the open region 30 is a region where a heating layer is to be formed through the subsequent process.
- the open region has to be formed with a small width in order to reduce the contact area between the phase-change material layer 16 and the heating layer 15 . Therefore, the known method has to form the open region by an expensive fine patterning technology (e.g., a photolithographic etching process using an ArF exposure source), thus increasing the fabrication cost of the phase-change memory device.
- the contact area between the phase-change material layer 26 and the heating layer 25 can be reduced even without having to form the open region 30 to have a small width.
- the open region 30 can be formed by an etching process using an inexpensive patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device.
- a conductive layer for a heating layer is formed, e.g., by a deposition process, over the first insulating layer 24 including the open region 30 .
- the conductive layer for the heating layer may be formed of a metal material or a metal-compound material.
- the metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al).
- the metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW).
- the contact area between a heating layer 25 and a phase-change material layer 26 which are to be formed through the subsequent processes, may be controlled according to the deposition thickness of the conductive layer for the heating layer.
- a second insulating layer 28 is formed to fill a remaining empty space in the open region 30 after the formation, e.g., deposition, of the conductive layer for the heating layer has been completed.
- the second insulating layer 28 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- the second insulating layer 28 and the conductive layer for the heating layer are planarized to expose the top of the first insulating layer 24 , thereby forming a heating layer 25 .
- the planarization process may be performed using a Chemical Mechanical Polishing (CMP) process or an etch-back process.
- CMP Chemical Mechanical Polishing
- a phase-change material layer 26 and an upper electrode 27 are formed on the first insulating layer 24 and the second insulating layer 28 to cover the heating layer 25 .
- the upper electrode 27 may be formed of the same material as the heating layer 25 . That is, the upper electrode 27 may be formed of a metal material or a metal-compound material.
- the phase-change material layer 26 may be formed using a chalcogen compound such as a Germanium-antimony-tellurium (Ge—Sb—Te, GST) compound.
- a passivation layer is formed in some embodiments on the first insulating layer 24 to cover the upper electrode 27 , and a predetermined region of the passivation layer is opened to form an interconnection contact hole and an interconnection, thereby completing the fabrication of the phase-change memory device.
- the heating layer 25 is formed in a cup shape in the phase-change memory device in accordance with the first embodiment, thereby making it possible to reduce the contact area between the phase-change material layer 26 and the heating layer 25 even without the use of an expensive fine patterning technology. Accordingly, it is possible to reduce the fabrication cost of the phase-change memory device.
- phase-change memory device and a method of fabricating the same in accordance with a second embodiment, which can further reduce the contact area between a phase-change material layer and a heating layer in comparison with the first embodiment.
- a detailed description of the common features between the second embodiment and the first embodiment will be omitted and the following description will focus on the differences between the first and second embodiments.
- FIG. 4A is a schematic plan view of a phase-change memory device in accordance with a second embodiment.
- FIG. 4B is a cross-sectional view of the phase-change memory device taken along line A-A′ of FIG. 4A .
- FIG. 4C is a cross-sectional view of the phase-change memory device taken along line B-B′ of FIG. 4A .
- a phase-change memory device in accordance with a second embodiment includes a substrate 31 having a device isolation region (not numbered) and an active region 32 , a first insulating layer 34 covering the substrate 31 , a lower electrode 33 disposed on the substrate 31 of the active region 32 in the first insulating layer 34 and having a PN diode structure, a heating layer 35 disposed on the lower electrode 33 in the first insulating layer 34 , a phase-change material layer 36 disposed to cover a portion of the heating layer 35 and an upper electrode 37 disposed on the phase-change material layer 36 .
- the heating layer 35 may be formed in a cup type 35 A or a plug type 35 B.
- the phase-change memory device may further include a second insulating layer 38 buried in the heating layer 35 A.
- a reference numeral 39 denotes a program region that is disposed in the phase-change material layer 36 .
- phase-change material layer 36 is disposed to contact only a portion of the exposed top of the heating layer 35 in the phase-change memory device in accordance with the second embodiment, thereby making it possible to further reduce the contact area between the heating layer 35 and the phase-change material layer 36 , as will be described below with reference to FIGS. 5A to 5C .
- FIGS. 5A to 5C are schematic plan views showing a comparison among the contact area between the phase-change material layer and the heating layer of the known phase-change memory device (see FIG. 5A ), the contact area between the phase-change material layer and the heating layer of the phase-change memory device in accordance with the first embodiment (see FIG. 5B ), and the contact area between the phase-change material layer and the heating layer of the phase-change memory device in accordance with the second embodiment (see FIG. 5C ).
- the contact area A 2 between the phase-change material layer 26 and the cup-type heating layer 25 in accordance with the first embodiment is smaller than the contact area A 1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A 1 >A 2 ).
- the contact area A 3 between the phase-change material layer 36 and the plug-type heating layer 35 B in accordance with the second embodiment is smaller than the contact area A 1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A 1 >A 3 ).
- the contact area A 4 between the phase-change material layer 36 and the cup-type heating layer 35 A in accordance with the second embodiment is considerably smaller than the contact area A 1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A 1 >A 4 ).
- the contact area A 4 between the phase-change material layer 36 and the cup-type heating layer 35 A in accordance with the second embodiment is smaller than the contact area A 2 between the phase-change material layer 26 and the cup-type heating layer 25 in accordance with the first embodiment (A 2 >A 4 ).
- the phase-change material layer 36 is disposed to cover only a portion, not the entirety, of the exposed top of the heating layer 35 in the phase-change memory device in accordance with the second embodiment thereby making it possible to further reduce the contact area between the heating layer 35 and the phase-change material layer 36 in comparison with the first embodiment. Accordingly, it is possible to further reduce the operation current of the phase-change memory device.
- a method of fabricating the phase-change memory device in accordance with the second embodiment can be easily derived from the method of fabricating the phase-change memory device in accordance with the first embodiment, which has been described with reference to FIGS. 3A to 3C , and thus its detailed description will be omitted for conciseness.
- phase-change memory devices and a method of fabricating the same in accordance with third and fourth embodiments, which can reduce the contact area between a heating layer and a phase-change material layer, thereby making it possible to provide a high-integration phase-change memory device while reducing the operation current thereof.
- the phase-change memory devices in accordance with the third and fourth embodiments are configured in such a way that two phase-change memory cells share one lower electrode.
- the lower electrode includes a PN diode
- each phase-change memory cell includes a heating layer, a phase-change material layer, and an upper electrode.
- FIG. 6A is a schematic plan view of a phase-change memory device in accordance with a third embodiment.
- FIG. 6B is a cross-sectional view of the phase-change memory device taken along line X-X′ of FIG. 6A .
- a phase-change memory device in accordance with a third embodiment includes a substrate 41 having a device isolation region (not numbered) and an active region 42 , a first insulating layer 44 covering the substrate 41 , a lower electrode 43 disposed on the active region 42 and having a shared region and two isolated regions, and two phase-change memory cell 53 each disposed on one of the isolated regions of the lower electrode 43 .
- Each phase-change memory cell 53 includes a heating layer 45 disposed on the respective isolated region of the lower electrode 43 , a phase-change material layer 46 disposed to cover the heating layer 45 , and an upper electrode 47 disposed on the phase-change material layer 46 .
- the phase-change memory device may further include a second insulating layer 48 buried between the isolated regions of the lower electrode 43 and the heating layer 45 .
- a reference numeral 49 denotes a program region that is disposed in the phase-change material layer 46 .
- the shared region in the lower electrode 43 is formed of an N-type conductive layer 43 A, and the isolated region in the lower electrode 43 is formed of a junction of the N-type conductive layer 43 A and a P-type conductive region 43 B. That is, the lower electrode 43 includes multiple, at least two, PN diodes each of which has a junction of the N-type conductive layer 43 A and the P-type conductive layer 43 B in the respective isolated region, and multiple, at least two, phase-change memory cells 53 share the N-type conductive layer 43 A.
- the P-type conductive layer 43 B is electrically connected with the respective phase-change memory cell 53 .
- the heating layer 45 may have a plug shape or a cup-shape. Other arrangements are, however, not excluded.
- phase-change memory cells 53 share one lower electrode 43 in the phase-change memory device in accordance with the third embodiment, thus making it possible to considerably increase the integration ratio of the phase-change memory device. That is, the third embodiment can increase the integration ratio of the phase-change memory device two or more times in comparison with the first and second embodiments.
- the third embodiment can increase the integration ratio of the phase-change memory device and can also reduce the contact area between the phase-change material layer 46 and the heating layer 45 , thereby making it possible to reduce the required operation current of the phase-change memory device as will be discussed in the following description of a method of fabricating the phase-change memory device in accordance with the third embodiment, with reference to FIGS. 7A to 7H .
- FIGS. 7A to 7H are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a third embodiment.
- FIGS. 7A , 7 C, 7 E and 7 G are schematic plan views and
- FIGS. 7B , 7 D, 7 F and 7 H are cross-sectional views taken along line X-X′ of the plan views, respectively.
- impurities are ion-implanted into a substrate 41 to form an active region 42 .
- the impurities may be P-type impurities or N-type impurities.
- the P-type impurities may be boron (B), and the N-type impurities may be arsenic (As) or phosphor (P).
- the ion implantation process is performed using N-type impurities. This is to reduce the potential barrier between the active region 42 and the lower electrode 43 , which is to be formed through the subsequent process, thus increasing the electrical conductivity therebetween.
- a predetermined region of the substrate 41 is etched to form a trench (not illustrated) for device isolation, and the trench is filled with an insulating layer to form a device isolation region (not illustrated).
- the trench may be formed in a line type or a bar type although other arrangements are not excluded.
- the remaining region of the substrate 41 outside the device isolation region is defined as the active region 42 , and the active region 42 has a line type or a bar type due to the line type or bar type of the device isolation region.
- a lower electrode 43 with a PN diode structure is formed on the active region 42 .
- the PN diode structure may be formed of a stack of an N-type conductive layer 43 A and a P-type conductive layer 43 B that are sequentially stacked on the active region 42 of the substrate 41 .
- the lower electrode 43 is formed in such a way that the impurity doping concentration of the N-type conductive layer 43 A is lower than the impurity doping concentration of the P-type conductive layer 43 B.
- the threshold voltage of the PN diode can be increased if the impurity doping concentration of the N-type conductive layer 43 A is lower than the impurity doping concentration of the P-type conductive layer 43 B.
- the high threshold voltage of a PN diode can prevent a noise-caused malfunction of the PN diode.
- the N-type conductive layer 43 A and the P-type conductive layer 43 B may be formed of a silicon layer, and the silicon layer may include a polysilicon layer or an epitaxial silicon layer.
- the N-type conductive layer 43 A may be formed of an N-type silicon layer doped with N-type impurities
- the P-type conductive layer 43 B may be formed of a P-type silicon layer doped with P-type impurities.
- the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of a polysilicon layer through a Chemical Vapor Deposition (CVD) process or a Physical Vapor Deposition (PVD) process, or by ion-implanting P-type impurities after the formation of the polysilicon layer.
- the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of an epitaxial silicon layer through an epitaxial growth process, or by ion-implanting P-type impurities after the formation of the epitaxial silicon layer.
- the P-type silicon layer may be formed by counter-doping P-type impurities into an N-type silicon layer.
- a first insulating layer 44 is formed over the resulting structure including the lower electrode 43 .
- the first insulating layer 44 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- a photoresist pattern (not illustrated) is formed on the first insulating layer 44 .
- the first insulating layer 44 is etched to form an open region 50 that exposes the top of the P-type conductive layer 43 B.
- the open region 50 is a region where a heating layer is to be formed through the subsequent process.
- the open region has to be formed to have a small width in order to reduce the contact area between the phase-change material layer 16 and the heating layer 15 . Therefore, the known method forms the open region by an expensive fine patterning technology (e.g., a photolithographic etching process using an ArF exposure source), thus increasing the fabrication cost of the phase-change memory device.
- the heating layer 45 can be formed in a cylindrical shape, as will be discussed herein below, and/or the size of the heating layer 45 can be reduced through the subsequent process for isolating the lower electrode 43 , the third embodiment can reduce the contact area between the phase-change material layer 46 and the heating layer 45 even without having to form the open region 50 to have a small width.
- the open region 50 can be formed by an etching process using an inexpensive patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device.
- a conductive layer 51 for a heating layer is formed over the first insulating layer 44 including the open region 50 .
- the conductive layer 51 for the heating layer may be formed of a metal material or a metal-compound material.
- the metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al).
- the metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW).
- the contact area between a heating layer and a phase-change material layer, which are to be formed through the subsequent processes, may be controlled according to the deposition thickness of the conductive layer 51 for the heating layer.
- a blanket etching process for example, an etch-back process is performed such that the conductive layer 51 for the heating layer remains only on the sidewall of the open region 50 . That is, the remaining conductive layer 51 of the heating layer has a cylindrical shape. Alternatively, unwanted portions of the conductive layer 51 for the heating layer can be removed later during the process(es) of forming the isolated regions as discussed herein below.
- a line-type photoresist pattern 52 is formed on the first insulating layer 44 to expose some or all of the empty space in the open region 50 after the formation of the conductive layer 51 for the heating layer.
- the photoresist pattern 52 may be formed in some embodiments perpendicular to the line-type active region 42 . A portion of the conductive layer 51 remaining on the sidewall of the open region 50 is also exposed by the photoresist pattern 52 .
- the P-type conductive layer 43 B of the exposed lower electrode 43 and the exposed conductive layer 51 for the heating layer are etched to form a heating layer 45 and also form the shared and isolated regions in the lower electrode 43 .
- An over-etch process may be performed to etch a portion of the N-type conductive layer 43 A in order to completely isolate the P-type conductive layer 43 B in two isolated regions of the lower electrode 43 .
- the lower electrode 43 including a shared region and two isolated regions is formed through the above etching process.
- the shared region is formed of the N-type conductive layer 43 A at the bottom an expanded open region 50 A obtained as a result of the etching process as shown in FIG. 7F .
- the two isolated regions are formed of the isolated portions of P-type conductive layer 43 B and the underlying N-type conductive layer 43 A. That is, through the above etching process, the lower electrode 43 may be formed such that it includes a pair of PN diodes having a junction of the N-type conductive layer 43 A and the P-type conductive layer 43 B, and the N-type conductive layers 43 A of the PN diodes are connected with each other.
- the heating layer 45 may have a plug shape through the above etching process.
- the etching process for forming the heating layer 45 and the lower electrode 43 having the shared region and the isolated regions may be performed using a dry etch process or a wet etch process.
- the dry etch process may be performed using the plasma of a mixture of chlorine gas (Cl 2 ) and argon gas (Ar), and the wet etch process may be performed using the solution of a mixture of sulfuric acid (H 2 SO 4 ) and peroxide (H 2 O 2 ) or the solution of a mixture of ammonium hydroxide (NH 4 OH) and peroxide (H 2 O 2 ).
- the open region 50 exposing the top of the N-type conductive layer 43 A in the shared region through the above etching process is referred to as the expanded open region 50 A.
- the photoresist pattern 52 is removed.
- the photoresist pattern 52 may be removed through a stripping process.
- a second insulating layer 48 is formed to fill an empty space in the expanded open region 50 A.
- the second insulating layer 48 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- the second insulating layer 48 is planarized to expose the tops of the heating layer 45 and the first insulating layer 44 .
- the planarization process may be performed using a Chemical Mechanical Polishing (CMP) process or an etch-back process.
- CMP Chemical Mechanical Polishing
- a phase-change material layer 46 and an upper electrode 47 are formed on the first insulating layer 44 and the second insulating layer 48 to cover the heating layer 45 .
- the upper electrode 47 may be formed of the same material as the heating layer 45 . That is, the upper electrode 47 may be formed of a metal material or a metal-compound material.
- the phase-change material layer 46 may be formed using a chalcogen compound such as a Germanium-antimony-tellurium (Ge—Sb—Te, GST) compound.
- the phase-change memory device can be formed such that two phase-change memory cells 53 share one lower electrode 43 .
- a passivation layer is formed in some embodiments on the first insulating layer 44 and the second insulating layer 48 to cover the upper electrode 47 , and a predetermined region of the passivation layer is opened to form an interconnection contact hole and an interconnection, thereby completing the fabrication of the phase-change memory device.
- phase-change memory device in accordance with the third embodiment is formed such that multiple, at least two, phase-change memory cells 53 share one lower electrode 43 , thereby making it possible to considerably increase the integration ratio of the phase-change memory device.
- FIG. 8A is a schematic plan view of a phase-change memory device in accordance with a fourth embodiment.
- FIG. 8B is a cross-sectional view of the phase-change memory device taken along line A-A′ of FIG. 8A .
- FIG. 8C is a cross-sectional view of the phase-change memory device taken along line B-B′ of FIG. 8A .
- a phase-change memory device in accordance with a fourth embodiment includes a substrate 61 having a device isolation region and an active region 62 , a first insulating layer 64 covering the substrate 61 , a lower electrode 63 disposed on the active region 62 and having a shared region and multiple isolated regions, and multiple phase-change memory cells 71 each disposed on one of the isolated regions.
- Each phase-change memory cell 71 includes a heating layer 65 disposed on the respective isolated region, a phase-change material layer 66 disposed on the heating layer 65 and an upper electrode 67 disposed on the phase-change material layer 66 .
- the phase-change memory device may further include a second insulating layer 68 buried between the isolated regions of the lower electrode 63 and the heating layer 65 .
- a reference numeral 69 denotes a program region that is disposed in the phase-change material layer 66 .
- the shared region in the lower electrode 63 is formed of an N-type conductive layer 63 A, and each isolated region in the lower electrode 63 is formed of a junction of a P-type conductive region 63 B and the N-type conductive layer 63 A. That is, the lower electrode 63 includes multiple PN diodes each of which has a junction of the N-type conductive layer 63 A and the P-type conductive layer 63 B, and multiple phase-change memory cells 71 share the N-type conductive layer 63 A.
- the P-type conductive layer 63 B is electrically connected with the respective phase-change memory cell 71 .
- the heating layer 65 may be formed of a cup-shaped heating layer 65 A or a plug-type heating layer 65 B or a cylindrical heating layer (not shown) as discussed with respect to FIGS. 6A and 6B . If the heating layer 65 is formed of the cup-shaped or cylindrical heating layer 65 A, the phase-change memory device may further include a third insulating layer 70 that fills an empty space in the heating layer 65 A.
- the third insulating layer 70 may be formed of the same material as the first insulating layer 64 and the second insulating layer 68 . That is, the third insulating layer 70 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof.
- the phase-change material layer 66 may be formed to cover the entire heating layer 65 , or may be formed to cover only a portion of the heating layer 65 in order to further reduce the contact area between the phase-change material layer 66 and the heating layer 65 .
- phase-change memory cells 71 share one lower electrode 63 in the phase-change memory device in accordance with the fourth embodiment, thus making it possible to considerably increase the integration ratio of the phase-change memory device. That is, the fourth embodiment can increase the integration ratio of the phase-change memory device two or more times in comparison with the first and second embodiments.
- the fourth embodiment can increase the integration ratio of the phase-change memory device and can also reduce the contact area between the phase-change material layer 66 and the heating layer 65 , thereby making it possible to reduce the required operation current of the phase-change memory device.
- a method of fabricating the phase-change memory devices in accordance with the fourth embodiment can be easily derived from the method(s) of fabricating the phase-change memory devices in accordance with the first and/or second and/or third embodiments, and thus its detailed description will be omitted for conciseness.
- the two or more adjacent phase-change memory cells do not interfere with each other although they share one lower electrode. This will be described with reference to FIG. 9 .
- FIG. 9 is a perspective view for describing the operation principles of the phase-change memory devices in accordance with the third and fourth embodiments.
- FIG. 9 illustrates the phase-change memory device in accordance with the third embodiment, and it is assumed that the active region 42 acts as a word line and the upper electrode 47 acts as a bit line although the roles of the active region 42 and the upper electrode 47 can be reversed.
- a word line signal for example, a first voltage is applied to the active region 42 and simultaneously a bit line signal, for example, a second voltage is applied to a first upper electrode 47 A in order to write data in a phase-change material layer 46 A of a first unit cell.
- the lower electrode 43 i.e., the first PN diode
- the phase-change material layer 46 A of the first unit cell changes into one of an amorphous phase or a crystalline phase depending on the intensity and duration of the generated heat.
- the operation current applied to the first unit cell can flow through the N-type conductive layer 43 A to the second unit cell.
- the operation current cannot flow to a second upper electrode 47 B to change the phase-change material layer 46 B of the second unit cell.
- the operation current applied to the first unit cell is a reverse state in the lower electrode 43 of the second unit cell. That is, the operation current cannot flow in the second unit cell because a reverse bias is applied to the second PN diode.
- phase-change memory cells share one lower electrode in the phase-change memory device in accordance with the third and fourth embodiments, they do not interfere with each other.
- the heating layer is formed in the phase-change memory device so that it is possible to effectively reduce the contact area between the phase-change material layer and the heating layer.
- phase-change material layer in some embodiments is formed to cover only a portion of the heating layer, thereby making it possible to further reduce the contact area between the phase-change material layer and the heating layer.
- the contact area between the phase-change material layer and the heating layer can be reduced without having to use an expensive fine patterning technology (although such technology can still be used in some embodiments if desirable), thereby making it possible to reduce the fabrication cost of the phase-change memory device.
- phase-change memory cells can share one lower electrode, thereby making it possible to considerably increase the integration ratio of the phase-change memory device.
Abstract
A phase-change memory device includes a lower electrode; and at least two phase-change memory cells sharing the lower electrode. Another phase-change memory device includes a heating layer having a smaller contact area with a phase-change material layer and a greater contact area with a PN diode structure.
Description
- The present application is a Divisional application of U.S. patent application Ser. No. 12/334,385, filed Dec. 12, 2008, which claims priority of Korean patent application number 10-2008-0031473, filed on Apr. 4, 2008, which is incorporated herein by reference in its entirety.
- The disclosure relates to a nonvolatile memory device, and more particularly, to a phase-change nonvolatile memory device using a phase-change material and a method of fabricating the same.
- Recently, a Phase-change Random Access Memory (PRAM) device has been proposed as a nonvolatile semiconductor memory device. A unit memory cell of a phase-change memory device uses a phase-change material as a data storage medium. The phase-change material has two stable phases (e.g., an amorphous phase and a crystalline phase) depending on the heat supplied thereto. A known phase-change material is a Ge—Sb—Te (GST) compound that is a mixture of germanium (Ge), antimony (Sb), and Tellurium (Te).
- If the phase-change material is heated for a short time at a temperature close to its melting temperature (Tm) and is then cooled quickly, the phase-change material changes from the crystalline phase into the amorphous phase. On the contrary, if the phase-change material is heated for a long time at a crystallization temperature lower than the melting temperature and is then cooled slowly, the phase-change material changes from the amorphous phase to the crystalline phase. The phase-change material has a higher resistivity in the amorphous phase than in the crystalline phase. Thus, whether data stored in a phase-change memory cell is logical ‘1’ or logical ‘0’ can be determined by detecting a current flowing through the phase-change material.
- Heat is supplied to effect a phase-change in the phase-change material. For example, a current is supplied to an electrode connected with the phase-change material, so that heat is generated from the electrode and supplied to the phase-change material. The temperature caused by the heat supplied to the phase-change material varies depending on the supplied current.
- Thus, one of the most important factors in development of a high-integration phase-change memory device is to supply a sufficient current to an electrode connected with a phase-change material, that is, an operation current (e.g., a program (write) current or an erase current). To this end, a method has been proposed to use a PN diode as a switching device of the phase-change memory device. A PN diode allows a higher integration ratio of the phase-change memory device and increases the operation current in comparison with a Metal-Oxide-Semiconductor (MOS) transistor or a bipolar transistor.
-
FIG. 1A is a schematic plan view of a known phase-change memory device using a PN diode.FIG. 1B is a cross-sectional view of the phase-change memory device taken along line X-X′ ofFIG. 1A . - Referring to
FIGS. 1A and 1B , the known phase-change memory device includes: asubstrate 11 having a device isolation region (not numbered) and anactive region 12, alower electrode 13 having a PN diode structure including a stack of an N-type silicon layer 13A and a P-type silicon layer 13B on thesubstrate 11 of theactive region 12, aninsulating layer 14 covering thelower electrode 13 and burying aheating layer 15, a phase-change material layer 16 disposed on theinsulating layer 14 to contact theheating layer 15, and anupper electrode 17 disposed on the phase-change material layer 16. Theheating layer 15 is plug-shaped, and aprogram region 18 of a hemispheric shape is formed in the phase-change material layer 16 in contact with theheating layer 15. - The size of the phase-change memory device is desirably reduced for high integration and low power consumption of the phase-change memory device. However, a sufficiently high operation current is required because high-temperature heat should be generated to change the phase of the phase-
change material layer 16. Accordingly, there is a limit in reducing the size of the lower electrode 13 (i.e., the size of the PN diode) that controls the operation current. - Accordingly, a method has been proposed to reduce the operation current of the phase-change memory device with the above-described structure by reducing the contact area between the
heating layer 15 and the phase-change material layer 16 by reducing the size of theheating layer 15. This method can generate high-temperature heat even in the event of a decrease in the operation current, because the resistance of theheating layer 15 increases with a decrease in the contact area between the phase-change material layer 16 and theheating layer 15. - However, the known method uses an expensive fine patterning technology (e.g., a photolithography process using an ArF exposure source) to form the
heating layer 15. This increases the fabrication cost of the phase-change memory device. Moreover, the fine patterning technology has a limitation in that it is difficult to increase the integration ratio of the phase-change memory device. - In accordance with one or more embodiments, a phase-change memory device comprises: a lower electrode; and at least two phase-change memory cells sharing the lower electrode.
- In accordance with one or more embodiments, a method of fabricating a phase-change memory device comprises: forming a lower electrode comprising a PN diode structure including a junction of an N-type conductive layer and a P-type conductive layer; forming a plurality of heating elements on an upper one of the P-type conductive layer and the N-type conductive layer; selectively etching the upper one of the P-type conductive layer and the N-type conductive layer between the heating elements; forming a separated phase-change material layer on each of the heating elements; and forming a separated upper electrode on each phase-change material layer.
- In accordance with one or more embodiments, a method of fabricating a phase-change memory device comprises: forming a lower electrode comprising a PN diode structure on an active region of a substrate; forming a heating layer on the PN diode structure; forming a phase-change material layer on the heating layer; and forming an upper electrode on the phase-change material layer; wherein a contact area between the phase-change material layer and the heating layer is formed to be smaller than that between the heating layer and the PN diode structure.
- In accordance with one or more embodiments, a phase-change memory device comprises: a substrate having thereon an active region; a lower electrode comprising a PN diode structure on the active region of the substrate; a heating layer on the PN diode structure; a phase-change material layer on the heating layer; and an upper electrode on the phase-change material layer; wherein a contact area between the phase-change material layer and the heating layer is smaller than that between the heating layer and the PN diode structure.
- Various embodiments are illustrated by way of example, and not by limitation, in the figures of the accompanying drawings, wherein elements having the same reference numeral designations represent like elements throughout.
-
FIG. 1A is a schematic plan view of a known phase-change memory device using a PN diode. -
FIG. 1B is a cross-sectional view of the phase-change memory device taken along line X-X′ ofFIG. 1A . -
FIG. 2A is a schematic plan view of a phase-change memory device in accordance with a first embodiment. -
FIG. 2B is a cross-sectional view of the phase-change memory taken along line X-X′ ofFIG. 2A . -
FIGS. 3A to 3C are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a first embodiment. -
FIG. 4A is a schematic plan view of a phase-change memory device in accordance with a second embodiment. -
FIG. 4B is a cross-sectional view of the phase-change memory device taken along line A-A′ ofFIG. 4A . -
FIG. 4C is a cross-sectional view of the phase-change memory device taken along line B-B′ ofFIG. 4A . -
FIGS. 5A to 5C are schematic plan views showing a comparison among the contact area between a phase-change material layer and a heating layer of the known phase-change memory device, the contact area between a phase-change material layer and a heating layer of the phase-change memory device in accordance with the first embodiment, and the contact area between a phase-change material layer and a heating layer of the phase-change memory device in accordance with the second embodiment. -
FIG. 6A is a schematic plan view of a phase-change memory device in accordance with a third embodiment. -
FIG. 6B is a cross-sectional view of the phase-change memory device taken along line X-X′ ofFIG. 6A . -
FIGS. 7A to 7H are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a third embodiment. -
FIG. 8A is a schematic plan view of a phase-change memory device in accordance with a fourth embodiment. -
FIG. 8B is a cross-sectional view of the phase-change memory device taken along line A-A′ ofFIG. 8A . -
FIG. 8C is a cross-sectional view of the phase-change memory device taken along line B-B′ ofFIG. 8A . -
FIG. 9 is a perspective view for describing the operation principles of the phase-change memory devices in accordance with the third and fourth embodiments. - In the figures, the dimensions of layers and regions are exaggerated for clarity of illustration. It will also be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being ‘under’ another layer, it can be directly under the other layer, or one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being ‘between’ two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
-
FIG. 2A is a schematic plan view of a phase-change memory device in accordance with a first embodiment.FIG. 2B is a cross-sectional view of the phase-change memory taken along line X-X′ ofFIG. 2A . - Referring to
FIGS. 2A and 2B , a phase-change memory device in accordance with a first embodiment includes: asubstrate 21 having a device isolation region (not numbered) and anactive region 22, a first insulatinglayer 24 covering thesubstrate 21, alower electrode 23 disposed on thesubstrate 21 of theactive region 22 in the first insulatinglayer 24 and having a PN diode structure; aheating layer 25 disposed on thelower electrode 23 in the first insulatinglayer 24, a second insulatinglayer 28 buried in theheating layer 25, a phase-change material layer 26 disposed to cover theheating layer 25 and anupper electrode 27 disposed on the phase-change material layer 26. Herein, areference numeral 29 denotes a program region that is disposed in the phase-change material layer 26. - The
substrate 21 may be a silicon (Si) substrate. - The
active region 22 may be formed in a bar type or a line type. For example, theactive region 22 may be an impurity layer that is formed by doping a silicon substrate with impurities. In some embodiments, theactive layer 22 is formed of an N-type impurity layer that is doped with N-type impurities such as phosphor (P) or arsenic (As). This is to reduce the potential barrier between the lower electrode 23 (i.e., the PN diode) and theactive region 22 acting as one of a word line and a bit line, thus increasing the electrical conductivity therebetween. Herein, the remaining region of thesubstrate 21 outside theactive region 22 is referred to as the device isolation region. - The
lower electrode 23 has a PN diode structure that includes a junction of an N-typeconductive layer 23A disposed on theactive region 22 of thesubstrate 21 and a P-typeconductive layer 23B disposed on the N-typeconductive layer 23A. The N-typeconductive layer 23A and the P-typeconductive layer 23B may be a silicon layer, and the silicon layer may include a polysilicon (poly-Si) layer and/or an epitaxial silicon layer. For example, the N-typeconductive layer 23A may be an N-type silicon layer doped with N-type impurities, and the P-typeconductive layer 23B may be a P-type silicon layer doped with P-type impurities. The N-type impurities may be phosphor (P) or arsenic (As), and the P-type impurities may be boron (B). - In some embodiments, the
lower electrode 23 is formed in such a way that the impurity doping concentration of the N-typeconductive layer 23A is lower than the impurity doping concentration of the P-typeconductive layer 23B. The reason for this is that the potential barrier between the N-typeconductive layer 23A and the P-typeconductive layer 23B becomes low if the impurity doping concentration of the N-typeconductive layer 23A is higher than the impurity doping concentration of the P-typeconductive layer 23B. If the potential barrier between the N-typeconductive layer 23A and the P-typeconductive layer 23B is low, the threshold voltage of the PN diode becomes low and thus data may be written in an undesired phase-change memory cell by a high voltage of the wordline (i.e., the active region) in a stand-by mode. This problem can be avoided or at least reduced, by increasing the threshold voltage of the PN diode by forming thelower electrode 23 in such a way that that the impurity doping concentration of the N-typeconductive layer 23A is lower than the impurity doping concentration of the P-typeconductive layer 23B. - The
heating layer 25 and theupper electrode 27 may be formed of a metal material or a metal-compound material. The metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al). The metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW). - Also, the contact area between the phase-
change material layer 26 and theheating layer 25 can be controlled according to the deposition thickness of theheating layer 25. Thus, the operation current of the phase-change memory device can be controlled according to the deposition thickness of theheating layer 25. For reference, the known method controls the size of the plug-type heating layer 15 by an etching process through patterning, thus making it difficult to reduce the contact area between the phase-change material layer 16 and the plug-type heating layer 15. However, the contact area between the phase-change material layer 26 and theheating layer 25 can be controlled by controlling the deposition thickness of theheating layer 25 in accordance with the first embodiment not by an etching process through patterning, but by a layer growth/deposition process, thus making it possible to control the contact area between the phase-change material layer 26 and theheating layer 25 more easily. - The phase-
change material layer 26 may be formed of a chalcogen compound. The chalcogen compound for the phase-change material layer 26 includes at least one of Germanium-antimony-tellurium (Ge—Sb—Te), arsenic-antimony-tellurium (As—Sb—Te), strontium-antimony-tellurium (Sn—Sb—Te), strontium-indium-tellurium (Sn—In—Sb—Te), arsenic-germanium-antimony-tellurium (As—Ge—Sb—Te), Group 5A element (including tantalum (Ta), niobium (Nb) and vanadium (V))-antimony-tellurium (Group 5A element-Sb—Te), Group 6A element (including tungsten (W), molybdenum (Mo) and chrome (Cr))-antimony-tellurium (Group 6A element-Sb—Te), Group 5A element-antimony-selenium (Group 5A element-Sb—Se), and Group 6A element-antimony-selenium (Group 6A element-Sb—Se). In some embodiments, the phase-change material layer 26 is formed of a Ge—Sb—Te (GST) compound. - The first insulating
layer 24 and the second insulatinglayer 28 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. The oxide layer may include silicon oxide (SiO2), Boron Phosphorus Silicate Glass (BPSG), Phosphorus Silicate Glass (PSG), Tetra Ethyle Ortho Silicate (TEOS), Un-doped Silicate Glass (USG), Spin On Glass (SOG), High Density Plasma (HDP), or Spin On Dielectric (SOD). The nitride layer may include silicon nitride (Si3N4). The oxynitride layer may include silicon oxynitride (SiON). - In the configuration specifically depicted in
FIG. 2B , theheating layer 25 is formed in a cup shape in the phase-change memory device in accordance with the first embodiment, thereby making it possible to reduce the contact area, which is annular in shape in the specifically illustrated configuration, between the phase-change material layer 26 and theheating layer 25. Accordingly, the size of theprogram region 29 can be considerably reduced, thus making it possible to reduce the heat needed to be supplied to theprogram region 29. It should be noted that other arrangements are not excluded. For example, the contact area between theheating layer 25 and the phase-change material layer 26 is not necessarily annular, or theheating layer 25 is not necessarily cup-shaped; it can be cylindrical or tubular instead. - Also, the contact area between the phase-
change material layer 26 and theheating layer 25 can be controlled by controlling the deposition thickness of theheating layer 25 as will be described herein below. Thus, the contact area between theheating layer 25 and the phase-change material layer 26 can be reduced even without the use of an expensive fine patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device. -
FIGS. 3A to 3C are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a first embodiment. - Referring to
FIG. 3A , impurities are ion-implanted into asubstrate 21 to form anactive region 22. The impurities may be P-type impurities or N-type impurities. The P-type impurities may be boron (B), and the N-type impurities may be arsenic (As) or phosphor (P). In some embodiments the ion implantation process is performed using N-type impurities. This is to reduce the potential barrier between theactive region 22 and a lower electrode 23 (i.e., a PN diode), which is to be formed through the subsequent process, thus increasing the electrical conductivity therebetween. - A predetermined region of the
substrate 21 is etched to form a trench (not illustrated) for device isolation, and the trench is filled with an insulating layer to form a device isolation region (not illustrated). The trench may be formed in a line type or a bar type although other arrangements are not excluded. The remaining region of thesubstrate 21 except the device isolation region is defined as theactive region 22, and theactive region 22 has a line type or a bar type due to the line type or bar type of the device isolation region. - A
lower electrode 23 with a PN diode structure is formed on thesubstrate 21 of theactive region 22. Thelower electrode 23 with a PN diode structure may be formed of a stack of an N-typeconductive layer 23A and a P-typeconductive layer 23B that are sequentially stacked on theactive region 22 of thesubstrate 21. In some embodiments, thelower electrode 23 is formed in such a way that the impurity doping concentration of the N-typeconductive layer 23A is lower than the impurity doping concentration of the P-typeconductive layer 23B. The reason for this is that, if the impurity doping concentration of the N-typeconductive layer 23A is lower than the impurity doping concentration of the P-typeconductive layer 23B, the potential barrier between the N-typeconductive layer 23A and the P-typeconductive layer 23B can be increased to increase the threshold voltage of the PN diode. For reference, the high threshold voltage of a PN diode can prevent a noise-caused malfunction of the PN diode. - The N-type
conductive layer 23A and the P-typeconductive layer 23B may be formed of a silicon layer, and the silicon layer may include a polysilicon layer or an epitaxial silicon layer. For example, the N-typeconductive layer 23A may be formed of an N-type silicon layer doped with N-type impurities, and the P-typeconductive layer 23B may be formed of a P-type silicon layer doped with P-type impurities. - For example, the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of a polysilicon layer through a Chemical Vapor Deposition (CVD) process or a Physical Vapor Deposition (PVD) process, or by ion-implanting P-type impurities after the formation of the polysilicon layer. Also, the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of an epitaxial silicon layer through an epitaxial growth process, or by ion-implanting P-type impurities after the formation of the epitaxial silicon layer. Also, the P-type silicon layer may be formed by counter-doping P-type impurities into an N-type silicon layer.
- A first insulating
layer 24 is formed over the resulting structure including thelower electrode 23. The first insulatinglayer 24 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. - A photoresist pattern (not illustrated) is formed on the first insulating
layer 24. Using the photoresist pattern as an etch barrier, the first insulatinglayer 24 is etched to form anopen region 30 that exposes the top of the P-typeconductive layer 23B. - The
open region 30 is a region where a heating layer is to be formed through the subsequent process. In the case of the known plug-type heating layer 15, the open region has to be formed with a small width in order to reduce the contact area between the phase-change material layer 16 and theheating layer 15. Therefore, the known method has to form the open region by an expensive fine patterning technology (e.g., a photolithographic etching process using an ArF exposure source), thus increasing the fabrication cost of the phase-change memory device. However, as will be described herein below, the contact area between the phase-change material layer 26 and theheating layer 25 can be reduced even without having to form theopen region 30 to have a small width. Thus, theopen region 30 can be formed by an etching process using an inexpensive patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device. - Referring to
FIG. 3B , a conductive layer for a heating layer is formed, e.g., by a deposition process, over the first insulatinglayer 24 including theopen region 30. The conductive layer for the heating layer may be formed of a metal material or a metal-compound material. The metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al). The metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW). The contact area between aheating layer 25 and a phase-change material layer 26, which are to be formed through the subsequent processes, may be controlled according to the deposition thickness of the conductive layer for the heating layer. - A second insulating
layer 28 is formed to fill a remaining empty space in theopen region 30 after the formation, e.g., deposition, of the conductive layer for the heating layer has been completed. The second insulatinglayer 28 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. - The second insulating
layer 28 and the conductive layer for the heating layer are planarized to expose the top of the first insulatinglayer 24, thereby forming aheating layer 25. The planarization process may be performed using a Chemical Mechanical Polishing (CMP) process or an etch-back process. - Referring to
FIG. 3C , a phase-change material layer 26 and anupper electrode 27 are formed on the first insulatinglayer 24 and the second insulatinglayer 28 to cover theheating layer 25. Theupper electrode 27 may be formed of the same material as theheating layer 25. That is, theupper electrode 27 may be formed of a metal material or a metal-compound material. The phase-change material layer 26 may be formed using a chalcogen compound such as a Germanium-antimony-tellurium (Ge—Sb—Te, GST) compound. - Although not illustrated in the drawings, a passivation layer is formed in some embodiments on the first insulating
layer 24 to cover theupper electrode 27, and a predetermined region of the passivation layer is opened to form an interconnection contact hole and an interconnection, thereby completing the fabrication of the phase-change memory device. - In the description above, the
heating layer 25 is formed in a cup shape in the phase-change memory device in accordance with the first embodiment, thereby making it possible to reduce the contact area between the phase-change material layer 26 and theheating layer 25 even without the use of an expensive fine patterning technology. Accordingly, it is possible to reduce the fabrication cost of the phase-change memory device. - Hereinafter, a description will be given of a phase-change memory device and a method of fabricating the same in accordance with a second embodiment, which can further reduce the contact area between a phase-change material layer and a heating layer in comparison with the first embodiment. For the sake of simplicity, a detailed description of the common features between the second embodiment and the first embodiment will be omitted and the following description will focus on the differences between the first and second embodiments.
-
FIG. 4A is a schematic plan view of a phase-change memory device in accordance with a second embodiment.FIG. 4B is a cross-sectional view of the phase-change memory device taken along line A-A′ ofFIG. 4A .FIG. 4C is a cross-sectional view of the phase-change memory device taken along line B-B′ ofFIG. 4A . - Referring to
FIGS. 4A to 4C , a phase-change memory device in accordance with a second embodiment includes asubstrate 31 having a device isolation region (not numbered) and anactive region 32, a first insulatinglayer 34 covering thesubstrate 31, alower electrode 33 disposed on thesubstrate 31 of theactive region 32 in the first insulatinglayer 34 and having a PN diode structure, aheating layer 35 disposed on thelower electrode 33 in the first insulatinglayer 34, a phase-change material layer 36 disposed to cover a portion of theheating layer 35 and anupper electrode 37 disposed on the phase-change material layer 36. Theheating layer 35 may be formed in acup type 35A or aplug type 35B. If theheating layer 35 is formed in thecup type 35A, the phase-change memory device may further include a second insulatinglayer 38 buried in theheating layer 35A. Areference numeral 39 denotes a program region that is disposed in the phase-change material layer 36. - In the description above, the phase-
change material layer 36 is disposed to contact only a portion of the exposed top of theheating layer 35 in the phase-change memory device in accordance with the second embodiment, thereby making it possible to further reduce the contact area between theheating layer 35 and the phase-change material layer 36, as will be described below with reference toFIGS. 5A to 5C . -
FIGS. 5A to 5C are schematic plan views showing a comparison among the contact area between the phase-change material layer and the heating layer of the known phase-change memory device (seeFIG. 5A ), the contact area between the phase-change material layer and the heating layer of the phase-change memory device in accordance with the first embodiment (seeFIG. 5B ), and the contact area between the phase-change material layer and the heating layer of the phase-change memory device in accordance with the second embodiment (seeFIG. 5C ). - Referring to
FIGS. 5A to 5C , it can be seen that the contact area A2 between the phase-change material layer 26 and the cup-type heating layer 25 in accordance with the first embodiment is smaller than the contact area A1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A1>A2). - Also, it can be seen that the contact area A3 between the phase-
change material layer 36 and the plug-type heating layer 35B in accordance with the second embodiment is smaller than the contact area A1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A1>A3). Also, it can be seen that the contact area A4 between the phase-change material layer 36 and the cup-type heating layer 35A in accordance with the second embodiment is considerably smaller than the contact area A1 between the phase-change material layer 16 and the known plug-type heating layer 15 (A1>A4). - Also, it can be seen that the contact area A4 between the phase-
change material layer 36 and the cup-type heating layer 35A in accordance with the second embodiment is smaller than the contact area A2 between the phase-change material layer 26 and the cup-type heating layer 25 in accordance with the first embodiment (A2>A4). - In the description above, the phase-
change material layer 36 is disposed to cover only a portion, not the entirety, of the exposed top of theheating layer 35 in the phase-change memory device in accordance with the second embodiment thereby making it possible to further reduce the contact area between theheating layer 35 and the phase-change material layer 36 in comparison with the first embodiment. Accordingly, it is possible to further reduce the operation current of the phase-change memory device. - A method of fabricating the phase-change memory device in accordance with the second embodiment can be easily derived from the method of fabricating the phase-change memory device in accordance with the first embodiment, which has been described with reference to
FIGS. 3A to 3C , and thus its detailed description will be omitted for conciseness. - Hereinafter, a description will be given of a phase-change memory devices and a method of fabricating the same in accordance with third and fourth embodiments, which can reduce the contact area between a heating layer and a phase-change material layer, thereby making it possible to provide a high-integration phase-change memory device while reducing the operation current thereof. To this end, the phase-change memory devices in accordance with the third and fourth embodiments are configured in such a way that two phase-change memory cells share one lower electrode. The lower electrode includes a PN diode, and each phase-change memory cell includes a heating layer, a phase-change material layer, and an upper electrode. For the sake of convenience, a detailed description of the common features between the third/fourth embodiment and the first/second embodiment will be omitted and the following description will focus on the differences between the embodiments.
-
FIG. 6A is a schematic plan view of a phase-change memory device in accordance with a third embodiment.FIG. 6B is a cross-sectional view of the phase-change memory device taken along line X-X′ ofFIG. 6A . - Referring to
FIGS. 6A and 6B , a phase-change memory device in accordance with a third embodiment includes asubstrate 41 having a device isolation region (not numbered) and anactive region 42, a first insulatinglayer 44 covering thesubstrate 41, alower electrode 43 disposed on theactive region 42 and having a shared region and two isolated regions, and two phase-change memory cell 53 each disposed on one of the isolated regions of thelower electrode 43. Each phase-change memory cell 53 includes aheating layer 45 disposed on the respective isolated region of thelower electrode 43, a phase-change material layer 46 disposed to cover theheating layer 45, and anupper electrode 47 disposed on the phase-change material layer 46. The phase-change memory device may further include a second insulatinglayer 48 buried between the isolated regions of thelower electrode 43 and theheating layer 45. Areference numeral 49 denotes a program region that is disposed in the phase-change material layer 46. - The shared region in the
lower electrode 43 is formed of an N-typeconductive layer 43A, and the isolated region in thelower electrode 43 is formed of a junction of the N-typeconductive layer 43A and a P-typeconductive region 43B. That is, thelower electrode 43 includes multiple, at least two, PN diodes each of which has a junction of the N-typeconductive layer 43A and the P-typeconductive layer 43B in the respective isolated region, and multiple, at least two, phase-change memory cells 53 share the N-typeconductive layer 43A. The P-typeconductive layer 43B is electrically connected with the respective phase-change memory cell 53. - The
heating layer 45 may have a plug shape or a cup-shape. Other arrangements are, however, not excluded. - In the description above, two phase-
change memory cells 53 share onelower electrode 43 in the phase-change memory device in accordance with the third embodiment, thus making it possible to considerably increase the integration ratio of the phase-change memory device. That is, the third embodiment can increase the integration ratio of the phase-change memory device two or more times in comparison with the first and second embodiments. - Also, the third embodiment can increase the integration ratio of the phase-change memory device and can also reduce the contact area between the phase-
change material layer 46 and theheating layer 45, thereby making it possible to reduce the required operation current of the phase-change memory device as will be discussed in the following description of a method of fabricating the phase-change memory device in accordance with the third embodiment, with reference toFIGS. 7A to 7H . -
FIGS. 7A to 7H are schematic views that illustrate a method of fabricating a phase-change memory device in accordance with a third embodiment.FIGS. 7A , 7C, 7E and 7G are schematic plan views andFIGS. 7B , 7D, 7F and 7H are cross-sectional views taken along line X-X′ of the plan views, respectively. - Referring to
FIGS. 7A and 7B , impurities are ion-implanted into asubstrate 41 to form anactive region 42. The impurities may be P-type impurities or N-type impurities. The P-type impurities may be boron (B), and the N-type impurities may be arsenic (As) or phosphor (P). In some embodiments the ion implantation process is performed using N-type impurities. This is to reduce the potential barrier between theactive region 42 and thelower electrode 43, which is to be formed through the subsequent process, thus increasing the electrical conductivity therebetween. - A predetermined region of the
substrate 41 is etched to form a trench (not illustrated) for device isolation, and the trench is filled with an insulating layer to form a device isolation region (not illustrated). The trench may be formed in a line type or a bar type although other arrangements are not excluded. The remaining region of thesubstrate 41 outside the device isolation region is defined as theactive region 42, and theactive region 42 has a line type or a bar type due to the line type or bar type of the device isolation region. - A
lower electrode 43 with a PN diode structure is formed on theactive region 42. The PN diode structure may be formed of a stack of an N-typeconductive layer 43A and a P-typeconductive layer 43B that are sequentially stacked on theactive region 42 of thesubstrate 41. In some embodiments, thelower electrode 43 is formed in such a way that the impurity doping concentration of the N-typeconductive layer 43A is lower than the impurity doping concentration of the P-typeconductive layer 43B. The reason for this is that the threshold voltage of the PN diode can be increased if the impurity doping concentration of the N-typeconductive layer 43A is lower than the impurity doping concentration of the P-typeconductive layer 43B. For reference, the high threshold voltage of a PN diode can prevent a noise-caused malfunction of the PN diode. - The N-type
conductive layer 43A and the P-typeconductive layer 43B may be formed of a silicon layer, and the silicon layer may include a polysilicon layer or an epitaxial silicon layer. For example, the N-typeconductive layer 43A may be formed of an N-type silicon layer doped with N-type impurities, and the P-typeconductive layer 43B may be formed of a P-type silicon layer doped with P-type impurities. - For example, the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of a polysilicon layer through a Chemical Vapor Deposition (CVD) process or a Physical Vapor Deposition (PVD) process, or by ion-implanting P-type impurities after the formation of the polysilicon layer. Also, the P-type silicon layer may be formed by ion-implanting P-type impurities in situ during the formation of an epitaxial silicon layer through an epitaxial growth process, or by ion-implanting P-type impurities after the formation of the epitaxial silicon layer. Also, the P-type silicon layer may be formed by counter-doping P-type impurities into an N-type silicon layer.
- A first insulating
layer 44 is formed over the resulting structure including thelower electrode 43. The first insulatinglayer 44 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. - A photoresist pattern (not illustrated) is formed on the first insulating
layer 44. Using the photoresist pattern as an etch barrier or mask, the first insulatinglayer 44 is etched to form anopen region 50 that exposes the top of the P-typeconductive layer 43B. - The
open region 50 is a region where a heating layer is to be formed through the subsequent process. In the case of the known plug-type heating layer, the open region has to be formed to have a small width in order to reduce the contact area between the phase-change material layer 16 and theheating layer 15. Therefore, the known method forms the open region by an expensive fine patterning technology (e.g., a photolithographic etching process using an ArF exposure source), thus increasing the fabrication cost of the phase-change memory device. However, since theheating layer 45 can be formed in a cylindrical shape, as will be discussed herein below, and/or the size of theheating layer 45 can be reduced through the subsequent process for isolating thelower electrode 43, the third embodiment can reduce the contact area between the phase-change material layer 46 and theheating layer 45 even without having to form theopen region 50 to have a small width. Thus, theopen region 50 can be formed by an etching process using an inexpensive patterning technology, thereby making it possible to reduce the fabrication cost of the phase-change memory device. - Referring to
FIGS. 7C and 7D , aconductive layer 51 for a heating layer is formed over the first insulatinglayer 44 including theopen region 50. Theconductive layer 51 for the heating layer may be formed of a metal material or a metal-compound material. The metal material may be titanium (Ti), tungsten (W), copper (Cu), or aluminum (Al). The metal-compound material may be titanium nitride (TiN), tungsten nitride (WN), titanium aluminum nitride (TiAlN), or titanium tungsten (TiW). The contact area between a heating layer and a phase-change material layer, which are to be formed through the subsequent processes, may be controlled according to the deposition thickness of theconductive layer 51 for the heating layer. - A blanket etching process, for example, an etch-back process is performed such that the
conductive layer 51 for the heating layer remains only on the sidewall of theopen region 50. That is, the remainingconductive layer 51 of the heating layer has a cylindrical shape. Alternatively, unwanted portions of theconductive layer 51 for the heating layer can be removed later during the process(es) of forming the isolated regions as discussed herein below. - Referring to
FIGS. 7E and 7F , a line-type photoresist pattern 52 is formed on the first insulatinglayer 44 to expose some or all of the empty space in theopen region 50 after the formation of theconductive layer 51 for the heating layer. Thephotoresist pattern 52 may be formed in some embodiments perpendicular to the line-typeactive region 42. A portion of theconductive layer 51 remaining on the sidewall of theopen region 50 is also exposed by thephotoresist pattern 52. - Using the
photoresist pattern 52 as an etch barrier or mask, the P-typeconductive layer 43B of the exposedlower electrode 43 and the exposedconductive layer 51 for the heating layer are etched to form aheating layer 45 and also form the shared and isolated regions in thelower electrode 43. An over-etch process may be performed to etch a portion of the N-typeconductive layer 43A in order to completely isolate the P-typeconductive layer 43B in two isolated regions of thelower electrode 43. - The
lower electrode 43 including a shared region and two isolated regions is formed through the above etching process. The shared region is formed of the N-typeconductive layer 43A at the bottom an expandedopen region 50A obtained as a result of the etching process as shown inFIG. 7F . The two isolated regions are formed of the isolated portions of P-typeconductive layer 43B and the underlying N-typeconductive layer 43A. That is, through the above etching process, thelower electrode 43 may be formed such that it includes a pair of PN diodes having a junction of the N-typeconductive layer 43A and the P-typeconductive layer 43B, and the N-typeconductive layers 43A of the PN diodes are connected with each other. - Also, the
heating layer 45 may have a plug shape through the above etching process. - The etching process for forming the
heating layer 45 and thelower electrode 43 having the shared region and the isolated regions may be performed using a dry etch process or a wet etch process. The dry etch process may be performed using the plasma of a mixture of chlorine gas (Cl2) and argon gas (Ar), and the wet etch process may be performed using the solution of a mixture of sulfuric acid (H2SO4) and peroxide (H2O2) or the solution of a mixture of ammonium hydroxide (NH4OH) and peroxide (H2O2). - Herein, the
open region 50 exposing the top of the N-typeconductive layer 43A in the shared region through the above etching process is referred to as the expandedopen region 50A. - Referring to
FIGS. 7G and 7H , thephotoresist pattern 52 is removed. Thephotoresist pattern 52 may be removed through a stripping process. - A second insulating
layer 48 is formed to fill an empty space in the expandedopen region 50A. The second insulatinglayer 48 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. - The second insulating
layer 48 is planarized to expose the tops of theheating layer 45 and the first insulatinglayer 44. The planarization process may be performed using a Chemical Mechanical Polishing (CMP) process or an etch-back process. - A phase-
change material layer 46 and anupper electrode 47 are formed on the first insulatinglayer 44 and the second insulatinglayer 48 to cover theheating layer 45. Theupper electrode 47 may be formed of the same material as theheating layer 45. That is, theupper electrode 47 may be formed of a metal material or a metal-compound material. The phase-change material layer 46 may be formed using a chalcogen compound such as a Germanium-antimony-tellurium (Ge—Sb—Te, GST) compound. - Through the above processes, the phase-change memory device can be formed such that two phase-
change memory cells 53 share onelower electrode 43. - Although not illustrated in the drawings, a passivation layer is formed in some embodiments on the first insulating
layer 44 and the second insulatinglayer 48 to cover theupper electrode 47, and a predetermined region of the passivation layer is opened to form an interconnection contact hole and an interconnection, thereby completing the fabrication of the phase-change memory device. - In the description above, the phase-change memory device in accordance with the third embodiment is formed such that multiple, at least two, phase-
change memory cells 53 share onelower electrode 43, thereby making it possible to considerably increase the integration ratio of the phase-change memory device. -
FIG. 8A is a schematic plan view of a phase-change memory device in accordance with a fourth embodiment.FIG. 8B is a cross-sectional view of the phase-change memory device taken along line A-A′ ofFIG. 8A .FIG. 8C is a cross-sectional view of the phase-change memory device taken along line B-B′ ofFIG. 8A . - Referring to
FIGS. 8A to 8C , a phase-change memory device in accordance with a fourth embodiment includes asubstrate 61 having a device isolation region and anactive region 62, a first insulatinglayer 64 covering thesubstrate 61, alower electrode 63 disposed on theactive region 62 and having a shared region and multiple isolated regions, and multiple phase-change memory cells 71 each disposed on one of the isolated regions. Each phase-change memory cell 71 includes aheating layer 65 disposed on the respective isolated region, a phase-change material layer 66 disposed on theheating layer 65 and anupper electrode 67 disposed on the phase-change material layer 66. The phase-change memory device may further include a second insulatinglayer 68 buried between the isolated regions of thelower electrode 63 and theheating layer 65. Areference numeral 69 denotes a program region that is disposed in the phase-change material layer 66. - The shared region in the
lower electrode 63 is formed of an N-typeconductive layer 63A, and each isolated region in thelower electrode 63 is formed of a junction of a P-typeconductive region 63B and the N-typeconductive layer 63A. That is, thelower electrode 63 includes multiple PN diodes each of which has a junction of the N-typeconductive layer 63A and the P-typeconductive layer 63B, and multiple phase-change memory cells 71 share the N-typeconductive layer 63A. The P-typeconductive layer 63B is electrically connected with the respective phase-change memory cell 71. - The
heating layer 65 may be formed of a cup-shapedheating layer 65A or a plug-type heating layer 65B or a cylindrical heating layer (not shown) as discussed with respect toFIGS. 6A and 6B . If theheating layer 65 is formed of the cup-shaped orcylindrical heating layer 65A, the phase-change memory device may further include a third insulatinglayer 70 that fills an empty space in theheating layer 65A. The third insulatinglayer 70 may be formed of the same material as the first insulatinglayer 64 and the second insulatinglayer 68. That is, the third insulatinglayer 70 may be formed of at least one selected from the group consisting of an oxide layer, a nitride layer, an oxynitride layer, and a stack thereof. - The phase-
change material layer 66 may be formed to cover theentire heating layer 65, or may be formed to cover only a portion of theheating layer 65 in order to further reduce the contact area between the phase-change material layer 66 and theheating layer 65. - In the description above, multiple, at least two, phase-
change memory cells 71 share onelower electrode 63 in the phase-change memory device in accordance with the fourth embodiment, thus making it possible to considerably increase the integration ratio of the phase-change memory device. That is, the fourth embodiment can increase the integration ratio of the phase-change memory device two or more times in comparison with the first and second embodiments. - Also, the fourth embodiment can increase the integration ratio of the phase-change memory device and can also reduce the contact area between the phase-
change material layer 66 and theheating layer 65, thereby making it possible to reduce the required operation current of the phase-change memory device. - A method of fabricating the phase-change memory devices in accordance with the fourth embodiment can be easily derived from the method(s) of fabricating the phase-change memory devices in accordance with the first and/or second and/or third embodiments, and thus its detailed description will be omitted for conciseness.
- In the phase-change memory devices in accordance with the third and fourth embodiments, the two or more adjacent phase-change memory cells (i.e., the structures including the heating layer, the phase-change material layer, and the upper electrode) do not interfere with each other although they share one lower electrode. This will be described with reference to
FIG. 9 . -
FIG. 9 is a perspective view for describing the operation principles of the phase-change memory devices in accordance with the third and fourth embodiments.FIG. 9 illustrates the phase-change memory device in accordance with the third embodiment, and it is assumed that theactive region 42 acts as a word line and theupper electrode 47 acts as a bit line although the roles of theactive region 42 and theupper electrode 47 can be reversed. - Referring to
FIG. 9 , a word line signal, for example, a first voltage is applied to theactive region 42 and simultaneously a bit line signal, for example, a second voltage is applied to a firstupper electrode 47A in order to write data in a phase-change material layer 46A of a first unit cell. If the second voltage is higher than the first voltage, the lower electrode 43 (i.e., the first PN diode) of the first unit cell has a forward state and thus an operation current flows from the firstupper electrode 47A to theactive region 42. At this point, heat is generated at theheating layer 45 by the operation current, and the phase-change material layer 46A of the first unit cell changes into one of an amorphous phase or a crystalline phase depending on the intensity and duration of the generated heat. - Because the first unit cell and the second unit cell share the N-type
conductive layer 43A of thelower electrode 43, that is, because the first unit cell and a second unit cell are electrically connected to each other, an operation current applied to the first unit cell can flow through the N-typeconductive layer 43A to the second unit cell. However, the operation current cannot flow to a secondupper electrode 47B to change the phase-change material layer 46B of the second unit cell. The reason for this is that the operation current applied to the first unit cell is a reverse state in thelower electrode 43 of the second unit cell. That is, the operation current cannot flow in the second unit cell because a reverse bias is applied to the second PN diode. - In summary, although two or more adjacent phase-change memory cells share one lower electrode in the phase-change memory device in accordance with the third and fourth embodiments, they do not interfere with each other.
- As described above, the heating layer is formed in the phase-change memory device so that it is possible to effectively reduce the contact area between the phase-change material layer and the heating layer.
- Also, the phase-change material layer in some embodiments is formed to cover only a portion of the heating layer, thereby making it possible to further reduce the contact area between the phase-change material layer and the heating layer.
- Accordingly, the contact area between the phase-change material layer and the heating layer can be reduced without having to use an expensive fine patterning technology (although such technology can still be used in some embodiments if desirable), thereby making it possible to reduce the fabrication cost of the phase-change memory device.
- Also, two or more phase-change memory cells can share one lower electrode, thereby making it possible to considerably increase the integration ratio of the phase-change memory device.
- Consequently, it is possible to reduce the required operation current of the phase-change memory device while increasing the integration ratio of the phase-change memory device.
- While specific embodiments have been described, it will be apparent to those skilled in the art that various changes and modifications may be made.
Claims (6)
1. A method of fabricating a phase-change memory device, said method comprising:
forming a lower electrode comprising a PN diode structure on an active region of a substrate;
forming a heating layer on the PN diode structure;
forming a phase-change material layer on the heating layer; and
forming an upper electrode on the phase-change material layer;
wherein a contact area between the phase-change material layer and the heating layer is formed to be smaller than that between the heating layer and the PN diode structure.
2. The method of claim 1 , wherein the heating layer is formed to have a cup shape by
forming an insulating layer having an open region that exposes the top of the PN diode structure;
depositing a conductive layer of a predetermined thickness over the insulating layer including the open region; and
removing the conductive layer outside the open region while leaving the conductive layer of the predetermined thickness in the open region.
3. The method of claim 1 , wherein the heating layer is formed on the PN diode structure to have an exposed top surface, and the phase-change material layer is formed to be in electrical contact with only a part of the exposed top surface of the heating layer.
4. A phase-change memory device, comprising:
a substrate having thereon an active region;
a lower electrode comprising a PN diode structure on the active region of the substrate;
a heating layer on the PN diode structure;
a phase-change material layer on the heating layer; and
an upper electrode on the phase-change material layer;
wherein a contact area between the phase-change material layer and the heating layer is smaller than that between the heating layer and the PN diode structure.
5. The device of claim 4 , wherein the heating layer has a cup shape.
6. The device of claim 4 , wherein the phase-change material layer is in electrical contact with only a part of a top surface of the heating layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/240,922 US20120007036A1 (en) | 2008-04-04 | 2011-09-22 | Phase-change memory device and method of fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2008-0031473 | 2008-04-04 | ||
KR1020080031473A KR100971423B1 (en) | 2008-04-04 | 2008-04-04 | Phase change memory device and method for manufacturing the same |
US12/334,385 US8049196B2 (en) | 2008-04-04 | 2008-12-12 | Phase-change memory device |
US13/240,922 US20120007036A1 (en) | 2008-04-04 | 2011-09-22 | Phase-change memory device and method of fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/334,385 Division US8049196B2 (en) | 2008-04-04 | 2008-12-12 | Phase-change memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120007036A1 true US20120007036A1 (en) | 2012-01-12 |
Family
ID=41132417
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/334,385 Expired - Fee Related US8049196B2 (en) | 2008-04-04 | 2008-12-12 | Phase-change memory device |
US13/240,922 Abandoned US20120007036A1 (en) | 2008-04-04 | 2011-09-22 | Phase-change memory device and method of fabricating the same |
US13/241,080 Abandoned US20120009757A1 (en) | 2008-04-04 | 2011-09-22 | Phase-change memory device and method of fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/334,385 Expired - Fee Related US8049196B2 (en) | 2008-04-04 | 2008-12-12 | Phase-change memory device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/241,080 Abandoned US20120009757A1 (en) | 2008-04-04 | 2011-09-22 | Phase-change memory device and method of fabricating the same |
Country Status (5)
Country | Link |
---|---|
US (3) | US8049196B2 (en) |
JP (1) | JP2009253299A (en) |
KR (1) | KR100971423B1 (en) |
CN (1) | CN101552282B (en) |
TW (1) | TWI387142B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130240824A1 (en) * | 2012-03-19 | 2013-09-19 | SK Hynix Inc. | Resistive memory device and fabrication method thereof |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102376882B (en) * | 2010-08-19 | 2013-07-17 | 中芯国际集成电路制造(上海)有限公司 | Ring electrode and forming method |
CN102544363A (en) * | 2010-12-29 | 2012-07-04 | 中芯国际集成电路制造(上海)有限公司 | Preparation method for phase change memory bottom electrode structure |
CN102148329B (en) * | 2011-01-24 | 2013-11-27 | 中国科学院上海微系统与信息技术研究所 | Resistance conversion memory structure and manufacturing method thereof |
CN102185104A (en) * | 2011-04-12 | 2011-09-14 | 中国科学院上海微系统与信息技术研究所 | Multilayer stacked resistance transit storage structure |
CN102800805B (en) * | 2011-05-25 | 2014-12-24 | 中芯国际集成电路制造(上海)有限公司 | Phase change storage unit and forming method thereof |
JP2012248814A (en) * | 2011-05-31 | 2012-12-13 | Toshiba Corp | Semiconductor device and manufacturing method of the same |
KR101812687B1 (en) * | 2011-06-13 | 2017-12-27 | 삼성전자주식회사 | Method for forming resistance variable memory device |
KR20130102399A (en) * | 2012-03-07 | 2013-09-17 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
KR20140028421A (en) * | 2012-08-29 | 2014-03-10 | 에스케이하이닉스 주식회사 | Semiconductor device and method for fabricating the same |
US9660188B2 (en) * | 2014-08-28 | 2017-05-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Phase change memory structure to reduce leakage from the heating element to the surrounding material |
US20160233420A1 (en) * | 2015-02-10 | 2016-08-11 | Eugeniy Troyan | SEMICONDUCTOR MEMORY DEVICES FOR USE IN ELECTRICALLY ALTERABLE READ ONLY MEMORY (ROM) AND SEMICONDUCTOR THIN FILM DEVICES (SPINTRONS and SPIN-ORBITRONS) |
US9865811B2 (en) | 2015-02-10 | 2018-01-09 | Eugeniy Troyan | Semiconductor memory devices for use in electrically alterable read only memory (ROM) and semiconductor thin film devices (spintrons and spin-orbitrons) |
KR102495000B1 (en) * | 2016-03-18 | 2023-02-02 | 삼성전자주식회사 | Non-volatile semiconductor memory device and method of manufacturing the same |
TWI587454B (en) * | 2016-05-09 | 2017-06-11 | 光磊科技股份有限公司 | Single cell structure unified with function of storage element and selector |
KR102301774B1 (en) * | 2017-03-31 | 2021-09-13 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
KR102375588B1 (en) * | 2017-07-06 | 2022-03-16 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US11038101B2 (en) * | 2017-11-21 | 2021-06-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure having a phase change memory device |
JP6487090B1 (en) * | 2018-03-19 | 2019-03-20 | 株式会社東芝 | Nonvolatile memory device and manufacturing method thereof |
KR102595902B1 (en) * | 2018-08-23 | 2023-10-30 | 삼성전자주식회사 | Resistive memory device |
KR102574973B1 (en) * | 2018-09-17 | 2023-09-06 | 에스케이하이닉스 주식회사 | Image Sensor Having a P-type Isolation Structure |
CN110767801B (en) * | 2019-09-24 | 2021-09-14 | 华中科技大学 | Processing method of vertical electrode configuration structure of nanoscale phase change memory unit |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080164454A1 (en) * | 2007-01-10 | 2008-07-10 | Winbond Electronics Corp. | Phase change memory device and method for fabricating the same |
US20080308784A1 (en) * | 2007-06-18 | 2008-12-18 | Oh Gyu-Hwan | Variable resistance non-volatile memory cells and methods of fabricating same |
US7863173B2 (en) * | 2007-06-20 | 2011-01-04 | Samsung Electronics Co., Ltd. | Variable resistance non-volatile memory cells and methods of fabricating same |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6750091B1 (en) * | 1996-03-01 | 2004-06-15 | Micron Technology | Diode formation method |
US6673700B2 (en) * | 2001-06-30 | 2004-01-06 | Ovonyx, Inc. | Reduced area intersection between electrode and programming element |
KR100603558B1 (en) * | 2002-02-22 | 2006-07-24 | 오보닉스, 아이엔씨. | Single level metal memory cell using chalcogenide cladding |
US6579760B1 (en) * | 2002-03-28 | 2003-06-17 | Macronix International Co., Ltd. | Self-aligned, programmable phase change memory |
US6707087B2 (en) * | 2002-06-21 | 2004-03-16 | Hewlett-Packard Development Company, L.P. | Structure of chalcogenide memory element |
JP4167513B2 (en) * | 2003-03-06 | 2008-10-15 | シャープ株式会社 | Nonvolatile semiconductor memory device |
TWI277207B (en) | 2004-10-08 | 2007-03-21 | Ind Tech Res Inst | Multilevel phase-change memory, operating method and manufacture method thereof |
KR100612872B1 (en) * | 2004-11-16 | 2006-08-14 | 삼성전자주식회사 | Transistor whose physical property is changed by applied voltage and methods of manufacturing and operating the same |
JP4345676B2 (en) * | 2005-01-12 | 2009-10-14 | エルピーダメモリ株式会社 | Semiconductor memory device |
KR100675279B1 (en) * | 2005-04-20 | 2007-01-26 | 삼성전자주식회사 | Phase change memory devices employing cell diodes and methods of fabricating the same |
JP4560818B2 (en) | 2005-07-22 | 2010-10-13 | エルピーダメモリ株式会社 | Semiconductor device and manufacturing method thereof |
JP2007115956A (en) * | 2005-10-21 | 2007-05-10 | Toshiba Corp | Semiconductor memory |
JP4777820B2 (en) * | 2006-04-20 | 2011-09-21 | エルピーダメモリ株式会社 | Semiconductor memory device and manufacturing method thereof |
US7696077B2 (en) * | 2006-07-14 | 2010-04-13 | Micron Technology, Inc. | Bottom electrode contacts for semiconductor devices and methods of forming same |
US7864568B2 (en) * | 2006-12-07 | 2011-01-04 | Renesas Electronics Corporation | Semiconductor storage device |
US7745812B2 (en) * | 2007-06-21 | 2010-06-29 | Qimonda North America Corp. | Integrated circuit including vertical diode |
KR20090002548A (en) | 2007-07-02 | 2009-01-09 | 주식회사 하이닉스반도체 | Phase change memory device and method for manufacturing the same |
-
2008
- 2008-04-04 KR KR1020080031473A patent/KR100971423B1/en not_active IP Right Cessation
- 2008-12-12 US US12/334,385 patent/US8049196B2/en not_active Expired - Fee Related
- 2008-12-24 TW TW097150475A patent/TWI387142B/en not_active IP Right Cessation
-
2009
- 2009-03-27 CN CN200910132603.6A patent/CN101552282B/en not_active Expired - Fee Related
- 2009-04-03 JP JP2009091320A patent/JP2009253299A/en active Pending
-
2011
- 2011-09-22 US US13/240,922 patent/US20120007036A1/en not_active Abandoned
- 2011-09-22 US US13/241,080 patent/US20120009757A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080164454A1 (en) * | 2007-01-10 | 2008-07-10 | Winbond Electronics Corp. | Phase change memory device and method for fabricating the same |
US20080308784A1 (en) * | 2007-06-18 | 2008-12-18 | Oh Gyu-Hwan | Variable resistance non-volatile memory cells and methods of fabricating same |
US7863173B2 (en) * | 2007-06-20 | 2011-01-04 | Samsung Electronics Co., Ltd. | Variable resistance non-volatile memory cells and methods of fabricating same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130240824A1 (en) * | 2012-03-19 | 2013-09-19 | SK Hynix Inc. | Resistive memory device and fabrication method thereof |
US8860003B2 (en) * | 2012-06-19 | 2014-10-14 | SK Hynix Inc. | Resistive memory device and fabrication method thereof |
US9006076B2 (en) | 2012-06-19 | 2015-04-14 | SK Hynix Inc. | Resistive memory device and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
KR100971423B1 (en) | 2010-07-21 |
TW200943596A (en) | 2009-10-16 |
CN101552282B (en) | 2013-02-13 |
US8049196B2 (en) | 2011-11-01 |
US20090250679A1 (en) | 2009-10-08 |
US20120009757A1 (en) | 2012-01-12 |
CN101552282A (en) | 2009-10-07 |
KR20090106013A (en) | 2009-10-08 |
TWI387142B (en) | 2013-02-21 |
JP2009253299A (en) | 2009-10-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8049196B2 (en) | Phase-change memory device | |
US8148193B2 (en) | Semiconductor device and method of fabricating the same | |
KR100689831B1 (en) | Phase change memory cells having a cell diode and a bottom electrode self-aligned with each other and methods of fabricating the same | |
US7612360B2 (en) | Non-volatile memory devices having cell diodes | |
US7521706B2 (en) | Phase change memory devices with contact surface area to a phase changeable material defined by a sidewall of an electrode hole and methods of forming the same | |
KR100819560B1 (en) | Phase change memory device and method of fabricating the same | |
KR100533958B1 (en) | Phase-change memory device and method of manufacturing the same | |
KR100883412B1 (en) | Method of fabricating phase change memory device having self-aligned electrode, related device and electronic system | |
US7038261B2 (en) | Integrated circuit memory devices having memory cells therein that utilize phase-change materials to support non-volatile data retention | |
KR100852233B1 (en) | Method of fomring a vertical diode and method of manufacturing a phase-change memory device using the same | |
US7804086B2 (en) | Phase change memory device having decreased contact resistance of heater and method for manufacturing the same | |
US20080048293A1 (en) | Semiconductor device having heating structure and method of forming the same | |
KR20110135285A (en) | Methods for fabricating phase change memory devices | |
US20140113427A1 (en) | Phase-change random access memory device and method of manufacturing the same | |
KR100695682B1 (en) | Variable resistance structure, method of manufacturing the variable resistance structure, phase-change memory device having the variable resistance structure, and method of manufacturing the phase-change memory device | |
KR100650752B1 (en) | Phase change ram device and method of manufacturing the same | |
US8053750B2 (en) | Phase change memory device having heat sinks formed under heaters and method for manufacturing the same | |
KR101298258B1 (en) | Method of manufacturing phase-change memory device | |
KR100795908B1 (en) | Semiconductor device having heating structure and methods of forming the same | |
KR101178835B1 (en) | Method of manufacturing phase change RAM device | |
KR20080100114A (en) | Method of manufacturing phase change ram device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JUNG, JIN-KI;REEL/FRAME:026953/0923 Effective date: 20081210 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |