US20110199154A1 - Automatic level control - Google Patents

Automatic level control Download PDF

Info

Publication number
US20110199154A1
US20110199154A1 US12/704,719 US70471910A US2011199154A1 US 20110199154 A1 US20110199154 A1 US 20110199154A1 US 70471910 A US70471910 A US 70471910A US 2011199154 A1 US2011199154 A1 US 2011199154A1
Authority
US
United States
Prior art keywords
voltage
transistor
amplitude
circuit
reference voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/704,719
Other versions
US8004354B1 (en
Inventor
Chiang Pu
Ming-Chich Huang
Chan-Hong Chern
Tien-Chun Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US12/704,719 priority Critical patent/US8004354B1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHERN, CHAN-HONG, HUANG, MING-CHIEH, PU, CHIANG, YANG, TIEN-CHUN
Priority to TW099119403A priority patent/TWI424294B/en
Priority to CN201010213338.7A priority patent/CN102156503B/en
Priority to US13/177,958 priority patent/US8115545B2/en
Publication of US20110199154A1 publication Critical patent/US20110199154A1/en
Application granted granted Critical
Publication of US8004354B1 publication Critical patent/US8004354B1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01CMEASURING DISTANCES, LEVELS OR BEARINGS; SURVEYING; NAVIGATION; GYROSCOPIC INSTRUMENTS; PHOTOGRAMMETRY OR VIDEOGRAMMETRY
    • G01C19/00Gyroscopes; Turn-sensitive devices using vibrating masses; Turn-sensitive devices without moving masses; Measuring angular rate using gyroscopic effects
    • G01C19/56Turn-sensitive devices using vibrating masses, e.g. vibratory angular rate sensors based on Coriolis forces
    • G01C19/5776Signal processing not specific to any of the devices covered by groups G01C19/5607 - G01C19/5719

Definitions

  • an automatic level control circuit is used in a microelectromechanical systems or structures (MEMS) gyroscope drive loop to cover a wide current range of the gyroscope.
  • MEMS microelectromechanical systems or structures
  • an electrical current (e.g., current Igyro) is generally created from mechanical displacement of the gyroscope and converted to electrical voltage for a phase-lock loop (PLL) input signal.
  • This current Igyro can have a wide range covering many orders of magnitude. For example, in an approach, the range expands four orders of magnitude, such as from 0.2 nA to 2 ⁇ A.
  • a corresponding wide range of variable resistance e.g., a resistor Rimp
  • a resistor Rimp variable resistance
  • resistor Rimp is typically implemented “off-chip,” i.e., outside of the die/semiconductor chip embodying the MEMS structure, and on a board level. Further, resistor Rimp is generally required to be adjustable to maintain sufficient electrical voltage level for various currents Igyro to lock the PLL, to limit the voltage level, and to prevent the device from being overstressed. Adjusting resistor Rimp for appropriate amplification is commonly done manually by human beings, which is not suitable for mass production.
  • an automatic level control (e.g., ALC) unit is designed utilizing an NFET with proper control at the gate to provide resistance in place of the gyro resistor Rimp.
  • the unit uses two stage of amplification to cover the four orders of magnitude difference of the Igyro.
  • the unit also uses sophisticated circuitry with amplifiers and diodes, all of which is prone to errors and large power consumption in the ⁇ A range, making the unit inefficient.
  • FIG. 1 shows an exemplary circuit upon which embodiment of the invention may be implemented.
  • FIG. 2 shows an embodiment of the automatic level control of the circuit in FIG. 1 .
  • FIGS. 3-9 show the relationship between various currents and voltages in accordance with the illustrative embodiment of FIG. 1 .
  • FIG. 1 shows a circuit 100 upon which embodiments of the invention may be implemented.
  • High voltage NMOS transistor (HV NMOS transistor) Mres provides a large resistance (e.g., resistance Res, not shown) when the voltage at its gate (e.g., voltage Vres) is properly adjusted.
  • Vres voltage at its gate
  • some embodiments of the invention increase voltage Vres to decrease resistance Res and decrease voltage Vres to increase resistance Res.
  • amplifier 105 can appropriately amplify current Igyro and convert it to voltage Vpllin. As a result, embodiments of the invention do not require more than one amplification stage (e.g., two amplification stages like another approach).
  • transistor Mres can be implemented “on-chip,” e.g., on the same die/semiconductor chip embodying circuit 100 .
  • an HV NMOS transistor e.g., HV NMOS transistor Mres
  • HV NMOS transistor Mres is generated based on special doping as compared to a standard NMOS counterpart.
  • HV NMOS transistor Mres is configured to have an operation voltage (e.g., voltage Vdd) at about 1.8V to about 30V while voltage Vdd for other circuitry in circuit 100 remains at about 1.8V.
  • an HV NMOS transistor is advantageous over other approach because the HV NMOS can provide a wider range of resistance than that of the standard NMOS transistor.
  • current Igyro when MEMS gyro 130 is moved and/or rotated, current Igyro is created and includes an alternating current (AC) component.
  • current Igyro oscillates in the range of 15 KHz, and embodiments of the invention can respond to a wide range of this current Igyro, which could expand from 0.2 nA to 2 ⁇ A in amplitude.
  • embodiments of the invention can detect the lower end of current Igyro at 0.2 nA, but are not subject to saturating or overstressing the circuit when current Igyro reaches its high end of 2 ⁇ A.
  • Amplifier 105 amplifies the I-to-V conversion, e.g., converting current Igyro to voltage Vpllin, which comprises a direct current (DC) voltage (e.g., from the common mode voltage) plus some AC amplitude. If current Igyro does not include an AC component, voltage Vpllin functions in the DC level of the common mode voltage. Typically voltage Vpllin oscillates at the same frequency as current Igyro, which, in various embodiments, is at about 15 KHz. Voltage Vpllin also serves as an input to phase-lock loop 110 and to automatic level control (ALC) circuit 134 .
  • ALC automatic level control
  • Vpllin results from Igyro*Res, or, in another word, voltage Vpllin equals the common mode voltage of amplifier 105 (e.g., Vcm) plus some AC component resulting from the AC component of current Igyro.
  • voltage Vpllin including its common mode and the amplitude is higher than the threshold of transistor M 1 ( FIG. 2 ), voltage Vpllin turns on this transistor M 1 , and turns it off otherwise.
  • voltage Vpllin is undesirably high, embodiments of the invention pull it down, and if it is undesirably low, embodiments pull it up.
  • the low of voltage Vpllin when appropriate, should be high enough to be recognized by the circuitry environment in which voltage Vpllin operates, and the high of voltage Vpllin should not be too high with reference to voltage Vdd (the voltage supply operation of the circuitry) that can damage related circuitry.
  • voltage Vpllin is used to drive the next stage including an inverter, and the low of voltage Vpllin is configured to be high enough to toggle that inverter, and the high of voltage Vpllin is configured to be around Vdd or lower to not stress the circuitry.
  • Voltage Vcm provides a bias point for amplifier 105 .
  • ALC 134 controls resistance Res and thus controls the amplification of amplifier 105 or the amplitude of voltage Vpllin.
  • Phase-lock loop (PLL) 110 locks in the clock or frequency of voltage Vpllin.
  • Driver 120 provides voltage Vdr to control MEMS gyro 130 .
  • Vdr the higher the voltage Vdr, the higher oscillation results from MEMS gyro 130 and the higher current Igyro is created.
  • ALC 134 takes voltage Vpllin as an input, provides a corresponding voltage (e.g., voltage Vamp, FIG. 2 ), and, based on the proportionality of the AC amplitude of voltage Vpllin and voltage Vamp with reference to a threshold voltage, adjusts voltage Vres to adjust resistor Res in a desired direction. For example, if Igyro*Res is larger than a certain threshold that can affect performance of other circuitry, ALC 134 increases voltage Vres to decrease Rres and thus decrease Igyro*Res. In effect, embodiments of the invention control amplification of amplifier 105 by controlling voltage Vres, thereby control resistance Res and voltage Vpllin.
  • FIG. 2 shows an automatic level control (ALC) 200 illustrating an embodiment of ALC 134 .
  • ALC 200 may be considered as having an amplitude detector 210 and a level control 220 , but embodiments of the invention are not limited to such a characterization, but are applicable to various implementations of ALC 134 consistent with the disclosure in this document.
  • Transistor M 1 functions like a switch to toggle voltage Vamp based on the amplitude of voltage Vpllin. In operation, when there is no AC amplitude transistor M 1 settles in the DC operation point. In various embodiments of the invention, transistor M 1 is biased in the DC bias point, and the AC amplitude of voltage Vpllin turns on/off transistor M 1 . That is when Vcm (the common mode voltage) of amplifier 105 or the DC level of voltage Vpllin plus its amplitude is higher than the threshold of transistor M 1 , transistor M 1 is turned on causing a charge at capacitor Camp. When Vcm minus its amplitude is smaller than the threshold of transistor M 1 , transistor M 1 is off and there is no charge for capacitor Camp.
  • Vcm the common mode voltage
  • Capacitor Camp stores charges for voltage Vamp. That is, when transistor M 1 is on, voltage Vamp charges this capacitor Camp; and if transistor M 1 is off, there is no charge.
  • Programmable voltages Vhi and Vlo serve as the reference voltages for comparators Cup and Cdn.
  • ALC 200 causes voltage Vamp to increase to voltage Vlo.
  • Vamp is higher than Vhi, ALC 200 causes voltage Vamp to decrease to voltage Vhi.
  • voltage Vlo and Vhi together control voltage Vamp in a range higher than voltage Vlo and lower than voltage Vhi.
  • voltage Vlo may be equal to voltage Vhi.
  • voltage Vlo and Vhi may be set in a range for voltage Vamp to fit in.
  • circuit 100 (and thus 200 ) operates in the CMOS level (e.g., 0V to Vdd at 1.8V), voltage Vlo and Vhi may be set at about 1.5V and 1.8V (or even 2.0V, depending on situations) respectively.
  • the 1.5V lower limit is sufficient for the CMOS low level operation while the 1.8V higher limit sets the limit to not overstress relevant circuitry.
  • amplitude detector 210 Based on the proportionality between voltages Vamp and Vpllin as compared to voltages Vhi and Vlo, amplitude detector 210 creates appropriate signals (e.g., signals Up and Dn) to have voltage Vres and resistance Res adjusted accordingly.
  • Amplitude detector 210 provides mechanisms to maintain a desirable amplitude of voltage Vamp. For example, if this amplitude of voltage Vamp is lower than desirable, amplitude detector 210 activates signal Dn to increase resistance Res, which, going through a loop, causes this amplitude of voltage Vamp to increase. In contrast, if this amplitude is higher than desirable, amplitude detector 210 activates signal Up to decrease resistance Res, which, via the same loop, causes this amplitude to decrease.
  • Embodiments of the invention set (e.g., predefine) voltages Vhi and Vlo based on the desired amplitude of voltage Vpllin and/or voltage Vamp.
  • voltages Vhi and Vlo via comparators Cup and Cdn, control (e.g., charge or discharge) voltage Vres based on the amplitude of voltage Vamp with respect to voltages Vhi and Vlo.
  • comparator Cdn activates signal Dn, e.g., causing it to be high
  • comparator Cup deactivates signal Up, e.g., causing it to be low.
  • An activated signal Dn activates transistor Ndn and a de-activated signal Up de-activates transistor Nup, which causes capacitor Cres to be discharged, or voltage Vres to decrease.
  • comparator Cup activates signal Up, e.g., causing it to be high, while comparator Cdn de-activates signal Dn, e.g., causing it to be low.
  • An activated signal Up activates transistor Nup and a de-activated signal Dn de-activates transistor Ndn, which causes capacitor Cres to be charged up to voltage Vdd through transistor Up, which causes voltage Vres to increase.
  • resistance Res decreases causing voltage Vpllin to decrease because current Igyro remains the same.
  • capacitor Cres, transistors Nup and Ndn all together function as a charge pump.
  • Transistor Mleak provides a large resistance to compensate for current leakage of transistor M 1 and thus protect related circuitry. For example, based on the amplitude of voltage Vpllin and thus of voltage Vamp, the leakage of transistor M 1 can bring voltage Vamp up to voltage Vdd and thus damage related circuitry.
  • transistor Mleak is biased in the sub-threshold region (or weak-inversion region) where the gate-to-source voltage is below its threshold voltage.
  • voltage Vb that biases transistor Mleak is set to about the threshold voltage of transistor Mleak. Since transistor Mleak is in the sub-threshold region, its leakage, if arises, is small. This leakage also corresponds to the leakage of transistor M 1 .
  • transistor Mleak prevents current from the drain to the source of transistor M 1 from reaching to a large but undesirable value, and voltage Vamp from being charged up to Vdd. Any current leakage from transistor M 1 would leak through transistor Mleak. As a result, voltage Vamp remains in the desired amplitude proportional to voltage Vpllin.
  • transistor Mleak is also an HV NMOS transistor for a wider range of resistance. In some embodiments, the sizes of transistor M 1 and Mleak are about one to one for the corresponding leakage compensation.
  • Amplitude detector 210 is distinguished from a peak detector used in other approaches because amplitude detector 220 is much simpler without complicated circuitry such as amplifiers, diodes, etc., in those approaches. Using an amplitude detector 135 (versus a peak detector), embodiments of the invention do not require an exact measurement for voltage Vamp, but can rely on the proportionality between the amplitude of voltage Vamp and of voltage Vpllin. In an embodiment, amplitude detector 210 consumes less than 100 nA during detection, and is advantageous over other approaches that use amplifiers and complicated circuit and that consume power in the ⁇ A range.
  • FIGS. 3 , 4 , 5 , and 6 show waveforms 300 , 400 , 500 , and 600 illustrating the relationship between current Igyro and various voltages of circuit 100 , in accordance with an embodiment.
  • Waveform 300 shows that the amplitude of current Igyro varies from a small value of 0.2 nA to a large value of 2 ⁇ A from time t 1 (e.g., at 0 S) to time t 2 (e.g., at about 1.0 S).
  • Waveforms 400 , 500 , and 600 show voltage Vpllin, voltage Vres, and voltage Vamp corresponding to current Igyro during the same time t 1 to t 2 .
  • Waveforms 300 and 400 are sinusoidal, but for amplitude illustration, the sinusoidal details are not shown.
  • voltage Vpllin in FIG. 4 remains a steady level between 1.7 and 1.3 V, which is an amplitude of plus and minus 200 mv around the common voltage of 1.5 V.
  • voltage Vres in FIG. 5 changes from about 2.5 V to about 3.05 V.
  • Waveform 600 shows voltage Vamp remains constant at about 1.0V, which is consistent with the fact as explained above that voltage Vamp is proportional to voltage Vpllin.
  • FIG. 7 shows waveforms 700 illustrating the relationship between voltage Vres and current Igyro during a period of about 300 mS, in accordance with an embodiment.
  • Waveforms 710 , 720 , 730 , 740 , and 750 correspond to voltages Vres that corresponds to current Igyro at 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 ⁇ A, respectively.
  • Waveforms 700 show that, after some settling time t02 nA, t2 nA, t20 nA, t200 nA, and t2 ⁇ A, voltage Vres stays constant, but the constant level is proportional to current Igyro.
  • the levels of voltage Vres are at about 2.24 V, 2.44 V, 2.61 V, 2.8 V and 3.16 V corresponding to current 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 ⁇ A, respectively.
  • a desired level of voltage Vres may be selected based on a corresponding value of current Igyro.
  • some embodiments can set current Igyro at 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 ⁇ A, etc., to get a desired amplitude of 2.24 V, 2.44 V, 2.61 V, 2.8 V and 3.16 V, etc., respectively.
  • FIGS. 8 and 9 show waveforms 800 and 900 illustrating the relationship between voltage Vpllin and current Igyro at 0.2 nA and 2 ⁇ A respectively.
  • Waveforms 800 and 900 are sinusoidal, but for amplitude illustration, the sinusoidal details are not shown.
  • the common mode value for voltage Vpllin is 1.5 V.
  • Waveforms 800 and 900 show that voltage Vpllin starts at the common mode voltage of 1.5 V, and, regardless of current Igyro, is settled in the DC constant voltage of the common mode voltage plus or minus the amplitude of 200 mV, after the settling time (e.g., tt02 nA and tt2 ⁇ A). For example, in FIG.
  • voltage Vpllin starts at 1.5 V
  • current Igyro is small (e.g., 0.2 nA) and does not affect voltage Vpllin, which remains at 1.5V.
  • Current Igyro is then changed in accordance with techniques of embodiments of the invention, and voltage Vpllin in response to that change also changes, and eventually settles between 1.3 V and 1.7 V, which is 1.5 V plus or minus the amplitude of 200 mV.
  • voltage Vpllin also starts at 1.5 V, but current Igyro at 2 ⁇ A is large, causing voltage Vpllin to swing between the plus and minus amplitude of 500 mV.
  • voltage Vpllin responds and eventually settles also at the plus and minus amplitude of 200 mV, or between 1.3 V and 1.7 V as in FIG. 8 .
  • a capacitive circuit, component, device or network e.g., combination of circuit, device, component, etc.
  • Some transistors are shown to be of a particular type (e.g., N-type for transistors Nup and Ndn, etc.), but the invention is not limited to such a configuration because selecting a transistor type (e.g., N-type, P-type) is a matter of design choice based on need, convenience, etc.
  • Embodiments of the invention are applicable in variations and/or combinations of transistor types. Additionally, some signals are illustrated with a particular logic level to operate some transistors (e.g., activated high, deactivated low, etc.), but selecting such levels and transistors are also a matter of design choice, and embodiments of the invention are applicable in various design choices.

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Remote Sensing (AREA)
  • Amplifiers (AREA)
  • Gyroscopes (AREA)

Abstract

Some embodiments regard a circuit comprising: a high voltage transistor providing a resistance; an amplifier configured to receive a current and to convert the current to a first voltage that is used in a loop creating the current; and an automatic level control circuit that, based on an AC amplitude of the first voltage, adjusts a second voltage at a gate of the high voltage transistor and thereby adjusts the resistance and the first voltage; wherein the automatic level control circuit is configured to adjust the first voltage toward the first reference voltage if the first voltage differs from a first reference voltage.

Description

    TECHNICAL FIELD
  • The present disclosure is generally related to automatic level control. In various embodiments, an automatic level control circuit is used in a microelectromechanical systems or structures (MEMS) gyroscope drive loop to cover a wide current range of the gyroscope.
  • BACKGROUND
  • In a MEMS gyroscope drive loop, an electrical current (e.g., current Igyro) is generally created from mechanical displacement of the gyroscope and converted to electrical voltage for a phase-lock loop (PLL) input signal. This current Igyro, however, can have a wide range covering many orders of magnitude. For example, in an approach, the range expands four orders of magnitude, such as from 0.2 nA to 2 μA. To convert this wide current range to a reasonable voltage level, a corresponding wide range of variable resistance (e.g., a resistor Rimp) is used so that the large resistance value at the upper range can correspond to the low current value amplification. Because of the large resistance requirement and thus large die area, resistor Rimp is typically implemented “off-chip,” i.e., outside of the die/semiconductor chip embodying the MEMS structure, and on a board level. Further, resistor Rimp is generally required to be adjustable to maintain sufficient electrical voltage level for various currents Igyro to lock the PLL, to limit the voltage level, and to prevent the device from being overstressed. Adjusting resistor Rimp for appropriate amplification is commonly done manually by human beings, which is not suitable for mass production.
  • In another approach, to achieve automatic control, an automatic level control (e.g., ALC) unit is designed utilizing an NFET with proper control at the gate to provide resistance in place of the gyro resistor Rimp. The unit, however, uses two stage of amplification to cover the four orders of magnitude difference of the Igyro. The unit also uses sophisticated circuitry with amplifiers and diodes, all of which is prone to errors and large power consumption in the μA range, making the unit inefficient.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features and advantages of the invention will be apparent from the description, drawings, and claims.
  • FIG. 1 shows an exemplary circuit upon which embodiment of the invention may be implemented.
  • FIG. 2 shows an embodiment of the automatic level control of the circuit in FIG. 1.
  • FIGS. 3-9 show the relationship between various currents and voltages in accordance with the illustrative embodiment of FIG. 1.
  • Like reference symbols in the various drawings indicate like elements.
  • DETAILED DESCRIPTION
  • Embodiments, or examples, of the invention illustrated in the drawings are now being described using specific language. It will nevertheless be understood that no limitation of the scope of the invention is thereby intended. Any alterations and modifications in the described embodiments, and any further applications of principles of the invention described in this document are contemplated as would normally occur to one skilled in the art to which the invention relates. Reference numbers may be repeated throughout the embodiments, but this does not necessarily require that feature(s) of one embodiment apply to another embodiment, even if they share the same reference number.
  • Exemplary Application Gyroscope Drive Loop
  • FIG. 1 shows a circuit 100 upon which embodiments of the invention may be implemented.
  • High voltage NMOS transistor (HV NMOS transistor) Mres provides a large resistance (e.g., resistance Res, not shown) when the voltage at its gate (e.g., voltage Vres) is properly adjusted. Generally, because of the inverse relationship between the gate voltage Vres of transistor Mres and its resistance Res, some embodiments of the invention increase voltage Vres to decrease resistance Res and decrease voltage Vres to increase resistance Res. Further, as transistor Mres can provide a wide resistance range, amplifier 105 can appropriately amplify current Igyro and convert it to voltage Vpllin. As a result, embodiments of the invention do not require more than one amplification stage (e.g., two amplification stages like another approach). Further, because transistor Mres does not take much die space as compared to a resistor, transistor Mres can be implemented “on-chip,” e.g., on the same die/semiconductor chip embodying circuit 100. Depending on applications, an HV NMOS transistor (e.g., HV NMOS transistor Mres) is generated based on special doping as compared to a standard NMOS counterpart. In an embodiment, HV NMOS transistor Mres is configured to have an operation voltage (e.g., voltage Vdd) at about 1.8V to about 30V while voltage Vdd for other circuitry in circuit 100 remains at about 1.8V. Using an HV NMOS transistor (versus a standard NMOS transistor) is advantageous over other approach because the HV NMOS can provide a wider range of resistance than that of the standard NMOS transistor.
  • Generally, when MEMS gyro 130 is moved and/or rotated, current Igyro is created and includes an alternating current (AC) component. In various embodiments current Igyro oscillates in the range of 15 KHz, and embodiments of the invention can respond to a wide range of this current Igyro, which could expand from 0.2 nA to 2 μA in amplitude. For example, embodiments of the invention can detect the lower end of current Igyro at 0.2 nA, but are not subject to saturating or overstressing the circuit when current Igyro reaches its high end of 2 μA.
  • Amplifier 105 amplifies the I-to-V conversion, e.g., converting current Igyro to voltage Vpllin, which comprises a direct current (DC) voltage (e.g., from the common mode voltage) plus some AC amplitude. If current Igyro does not include an AC component, voltage Vpllin functions in the DC level of the common mode voltage. Typically voltage Vpllin oscillates at the same frequency as current Igyro, which, in various embodiments, is at about 15 KHz. Voltage Vpllin also serves as an input to phase-lock loop 110 and to automatic level control (ALC) circuit 134. Generally, the amplitude of voltage Vpllin results from Igyro*Res, or, in another word, voltage Vpllin equals the common mode voltage of amplifier 105 (e.g., Vcm) plus some AC component resulting from the AC component of current Igyro. Embodiments of the invention detect this AC component, or in fact, the amplitude of voltage Vpllin. For example, if Vcm=1.5 Volts (V), the amplitude of Vpllin is 1 V, and α is the amplifying factor, then Vpllin=1.5±1*(α). In a particular embodiment, because amplifier 105 functions as a source follower, α is less than (“<”) 1. If voltage Vpllin including its common mode and the amplitude is higher than the threshold of transistor M1 (FIG. 2), voltage Vpllin turns on this transistor M1, and turns it off otherwise. As will be explained in details below, if voltage Vpllin is undesirably high, embodiments of the invention pull it down, and if it is undesirably low, embodiments pull it up. Typically, the low of voltage Vpllin, when appropriate, should be high enough to be recognized by the circuitry environment in which voltage Vpllin operates, and the high of voltage Vpllin should not be too high with reference to voltage Vdd (the voltage supply operation of the circuitry) that can damage related circuitry. Depending on applications, various embodiments of the invention may be used in the CMOS environment. In an embodiment, voltage Vpllin is used to drive the next stage including an inverter, and the low of voltage Vpllin is configured to be high enough to toggle that inverter, and the high of voltage Vpllin is configured to be around Vdd or lower to not stress the circuitry.
  • Voltage Vcm provides a bias point for amplifier 105. Based on the relationship between Igyro, resistance Res, and voltage Vpllin, ALC 134 controls resistance Res and thus controls the amplification of amplifier 105 or the amplitude of voltage Vpllin.
  • Phase-lock loop (PLL) 110 locks in the clock or frequency of voltage Vpllin. Driver 120 provides voltage Vdr to control MEMS gyro 130. Generally, the higher the voltage Vdr, the higher oscillation results from MEMS gyro 130 and the higher current Igyro is created.
  • Automatic level control (ALC) 134 takes voltage Vpllin as an input, provides a corresponding voltage (e.g., voltage Vamp, FIG. 2), and, based on the proportionality of the AC amplitude of voltage Vpllin and voltage Vamp with reference to a threshold voltage, adjusts voltage Vres to adjust resistor Res in a desired direction. For example, if Igyro*Res is larger than a certain threshold that can affect performance of other circuitry, ALC 134 increases voltage Vres to decrease Rres and thus decrease Igyro*Res. In effect, embodiments of the invention control amplification of amplifier 105 by controlling voltage Vres, thereby control resistance Res and voltage Vpllin.
  • Automatic Level Control Exemplary Embodiment
  • FIG. 2 shows an automatic level control (ALC) 200 illustrating an embodiment of ALC 134. ALC 200 may be considered as having an amplitude detector 210 and a level control 220, but embodiments of the invention are not limited to such a characterization, but are applicable to various implementations of ALC 134 consistent with the disclosure in this document.
  • Transistor M1 functions like a switch to toggle voltage Vamp based on the amplitude of voltage Vpllin. In operation, when there is no AC amplitude transistor M1 settles in the DC operation point. In various embodiments of the invention, transistor M1 is biased in the DC bias point, and the AC amplitude of voltage Vpllin turns on/off transistor M1. That is when Vcm (the common mode voltage) of amplifier 105 or the DC level of voltage Vpllin plus its amplitude is higher than the threshold of transistor M1, transistor M1 is turned on causing a charge at capacitor Camp. When Vcm minus its amplitude is smaller than the threshold of transistor M1, transistor M1 is off and there is no charge for capacitor Camp.
  • Capacitor Camp stores charges for voltage Vamp. That is, when transistor M1 is on, voltage Vamp charges this capacitor Camp; and if transistor M1 is off, there is no charge.
  • Voltage Vamp is proportional to voltage Vpllin. Mathematically, Vamp=Vpllin−Vthm1 (the threshold voltage of transistor M1).
  • Programmable voltages Vhi and Vlo serve as the reference voltages for comparators Cup and Cdn. When appropriate, if voltage Vamp is lower than voltage Vlo, ALC 200 causes voltage Vamp to increase to voltage Vlo. Similarly, when Vamp is higher than Vhi, ALC 200 causes voltage Vamp to decrease to voltage Vhi. In effect, voltage Vlo and Vhi together control voltage Vamp in a range higher than voltage Vlo and lower than voltage Vhi. Depending on applications (e.g., if no range is desired), voltage Vlo may be equal to voltage Vhi. Alternatively expressing, voltage Vlo and Vhi may be set in a range for voltage Vamp to fit in. In various embodiments, circuit 100 (and thus 200) operates in the CMOS level (e.g., 0V to Vdd at 1.8V), voltage Vlo and Vhi may be set at about 1.5V and 1.8V (or even 2.0V, depending on situations) respectively. The 1.5V lower limit is sufficient for the CMOS low level operation while the 1.8V higher limit sets the limit to not overstress relevant circuitry.
  • Based on the proportionality between voltages Vamp and Vpllin as compared to voltages Vhi and Vlo, amplitude detector 210 creates appropriate signals (e.g., signals Up and Dn) to have voltage Vres and resistance Res adjusted accordingly. Amplitude detector 210 provides mechanisms to maintain a desirable amplitude of voltage Vamp. For example, if this amplitude of voltage Vamp is lower than desirable, amplitude detector 210 activates signal Dn to increase resistance Res, which, going through a loop, causes this amplitude of voltage Vamp to increase. In contrast, if this amplitude is higher than desirable, amplitude detector 210 activates signal Up to decrease resistance Res, which, via the same loop, causes this amplitude to decrease. Embodiments of the invention set (e.g., predefine) voltages Vhi and Vlo based on the desired amplitude of voltage Vpllin and/or voltage Vamp.
  • In effect, voltages Vhi and Vlo, via comparators Cup and Cdn, control (e.g., charge or discharge) voltage Vres based on the amplitude of voltage Vamp with respect to voltages Vhi and Vlo. If voltage Vamp is low, e.g., lower than voltage Vlo, comparator Cdn activates signal Dn, e.g., causing it to be high, while comparator Cup deactivates signal Up, e.g., causing it to be low. An activated signal Dn activates transistor Ndn and a de-activated signal Up de-activates transistor Nup, which causes capacitor Cres to be discharged, or voltage Vres to decrease. As voltage Vres decreases, resistance Res increases causing voltage Vpllin to increase because current Igyro remains the same. Voltage Vpllin increases causing voltage Vamp to increase until voltage Vamp=Vlo.
  • If voltage Vamp is large, e.g., higher than voltage Vhi, comparator Cup activates signal Up, e.g., causing it to be high, while comparator Cdn de-activates signal Dn, e.g., causing it to be low. An activated signal Up activates transistor Nup and a de-activated signal Dn de-activates transistor Ndn, which causes capacitor Cres to be charged up to voltage Vdd through transistor Up, which causes voltage Vres to increase. As voltage Vres increases, resistance Res decreases causing voltage Vpllin to decrease because current Igyro remains the same. Voltage Vpllin decreases causing voltage Vamp to decrease until Vamp=Vhi. In the above illustration, when transistor Nd is on, transistor Nup is off and vice versa. Further, capacitor Cres, transistors Nup and Ndn all together function as a charge pump.
  • Transistor Mleak provides a large resistance to compensate for current leakage of transistor M1 and thus protect related circuitry. For example, based on the amplitude of voltage Vpllin and thus of voltage Vamp, the leakage of transistor M1 can bring voltage Vamp up to voltage Vdd and thus damage related circuitry. In an embodiment, transistor Mleak is biased in the sub-threshold region (or weak-inversion region) where the gate-to-source voltage is below its threshold voltage. In an embodiment, voltage Vb that biases transistor Mleak is set to about the threshold voltage of transistor Mleak. Since transistor Mleak is in the sub-threshold region, its leakage, if arises, is small. This leakage also corresponds to the leakage of transistor M1. In effect, adding transistor Mleak prevents current from the drain to the source of transistor M1 from reaching to a large but undesirable value, and voltage Vamp from being charged up to Vdd. Any current leakage from transistor M1 would leak through transistor Mleak. As a result, voltage Vamp remains in the desired amplitude proportional to voltage Vpllin. In an embodiment transistor Mleak is also an HV NMOS transistor for a wider range of resistance. In some embodiments, the sizes of transistor M1 and Mleak are about one to one for the corresponding leakage compensation.
  • Amplitude detector 210 is distinguished from a peak detector used in other approaches because amplitude detector 220 is much simpler without complicated circuitry such as amplifiers, diodes, etc., in those approaches. Using an amplitude detector 135 (versus a peak detector), embodiments of the invention do not require an exact measurement for voltage Vamp, but can rely on the proportionality between the amplitude of voltage Vamp and of voltage Vpllin. In an embodiment, amplitude detector 210 consumes less than 100 nA during detection, and is advantageous over other approaches that use amplifiers and complicated circuit and that consume power in the μA range.
  • FIGS. 3, 4, 5, and 6 show waveforms 300, 400, 500, and 600 illustrating the relationship between current Igyro and various voltages of circuit 100, in accordance with an embodiment. Waveform 300 shows that the amplitude of current Igyro varies from a small value of 0.2 nA to a large value of 2 μA from time t1 (e.g., at 0 S) to time t2 (e.g., at about 1.0 S). Waveforms 400, 500, and 600 show voltage Vpllin, voltage Vres, and voltage Vamp corresponding to current Igyro during the same time t1 to t2. Waveforms 300 and 400 are sinusoidal, but for amplitude illustration, the sinusoidal details are not shown.
  • During time t1 to t2 when the amplitude of current Igyro in FIG. 3 changes from 0.2 nA to 2 μA, voltage Vpllin in FIG. 4 remains a steady level between 1.7 and 1.3 V, which is an amplitude of plus and minus 200 mv around the common voltage of 1.5 V. At the same time, voltage Vres in FIG. 5 changes from about 2.5 V to about 3.05 V. These waveforms 300, 400, and 500 illustrate that embodiments of the invention automatically adjust resistance Res as current Igyro continuously changes from 0.2 nA to 2 μA. This is because Vpllin (its amplitude)=Igyro*Res, and Igyro increases but voltage Vpllin (almost) remains the same, resistance Res must be decreasing, which corresponds to the increase of voltage Vres from about 2.V to 3.05V. Waveform 600 shows voltage Vamp remains constant at about 1.0V, which is consistent with the fact as explained above that voltage Vamp is proportional to voltage Vpllin.
  • FIG. 7 shows waveforms 700 illustrating the relationship between voltage Vres and current Igyro during a period of about 300 mS, in accordance with an embodiment. Waveforms 710, 720, 730, 740, and 750 correspond to voltages Vres that corresponds to current Igyro at 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 μA, respectively. Waveforms 700 show that, after some settling time t02 nA, t2 nA, t20 nA, t200 nA, and t2 μA, voltage Vres stays constant, but the constant level is proportional to current Igyro. For example, the levels of voltage Vres are at about 2.24 V, 2.44 V, 2.61 V, 2.8 V and 3.16 V corresponding to current 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 μA, respectively. As a result, based on these waveforms, a desired level of voltage Vres may be selected based on a corresponding value of current Igyro. For example, some embodiments can set current Igyro at 0.2 nA, 2 nA, 20 nA, 200 nA, and 2 μA, etc., to get a desired amplitude of 2.24 V, 2.44 V, 2.61 V, 2.8 V and 3.16 V, etc., respectively.
  • FIGS. 8 and 9 show waveforms 800 and 900 illustrating the relationship between voltage Vpllin and current Igyro at 0.2 nA and 2 μA respectively. Waveforms 800 and 900 are sinusoidal, but for amplitude illustration, the sinusoidal details are not shown. In FIGS. 8 and 9, the common mode value for voltage Vpllin is 1.5 V. Waveforms 800 and 900 show that voltage Vpllin starts at the common mode voltage of 1.5 V, and, regardless of current Igyro, is settled in the DC constant voltage of the common mode voltage plus or minus the amplitude of 200 mV, after the settling time (e.g., tt02 nA and tt2 μA). For example, in FIG. 8, voltage Vpllin starts at 1.5 V, current Igyro is small (e.g., 0.2 nA) and does not affect voltage Vpllin, which remains at 1.5V. Current Igyro is then changed in accordance with techniques of embodiments of the invention, and voltage Vpllin in response to that change also changes, and eventually settles between 1.3 V and 1.7 V, which is 1.5 V plus or minus the amplitude of 200 mV. In FIG. 9, voltage Vpllin also starts at 1.5 V, but current Igyro at 2 μA is large, causing voltage Vpllin to swing between the plus and minus amplitude of 500 mV. Eventually, however, as current Igyro changes in accordance with techniques of embodiments of the invention, voltage Vpllin responds and eventually settles also at the plus and minus amplitude of 200 mV, or between 1.3 V and 1.7 V as in FIG. 8.
  • A number of embodiments of the invention have been described. It will nevertheless be understood that various modifications may be made without departing from the spirit and scope of the invention. For example, in the illustrative circuits, when a capacitor is used, a capacitive circuit, component, device or network (e.g., combination of circuit, device, component, etc.) may be used in replace of that capacitor. Some transistors are shown to be of a particular type (e.g., N-type for transistors Nup and Ndn, etc.), but the invention is not limited to such a configuration because selecting a transistor type (e.g., N-type, P-type) is a matter of design choice based on need, convenience, etc. Embodiments of the invention are applicable in variations and/or combinations of transistor types. Additionally, some signals are illustrated with a particular logic level to operate some transistors (e.g., activated high, deactivated low, etc.), but selecting such levels and transistors are also a matter of design choice, and embodiments of the invention are applicable in various design choices.
  • Each claim of this document constitutes a separate embodiment, and embodiments that combine different claims and/or different embodiments are within scope of the invention and will be apparent to those skilled in the art after reviewing this disclosure. Accordingly, the scope of the invention should be determined with reference to the following claims, along with the full scope of equivalences to which such claims are entitled.

Claims (20)

1. A circuit comprising:
a high voltage transistor providing a resistance;
an amplifier configured to receive a current and to convert the current to a first voltage that is used in a loop creating the current; and
an automatic level control circuit that, based on an AC amplitude of the first voltage, adjusts a second voltage at a gate of the high voltage transistor and thereby adjusts the resistance and the first voltage;
wherein the automatic level control circuit is configured to adjust the first voltage toward the first reference voltage if the first voltage differs from a first reference voltage.
2. The circuit of claim 1 wherein
the automatic level control circuit comprises a second reference voltage and the automatic level control circuit is configured to:
the first voltage toward the first reference voltage if the first voltage is lower than the first reference voltage; and
adjust the first voltage toward the second reference voltage if the first voltage is higher than the second reference voltage.
3. The circuit of claim 2 wherein adjusting the first voltage toward the first reference voltage or toward the second reference voltage is by a capacitive device being discharged or charged up.
4. The circuit of claim 2 wherein the automatic level control circuit generates
a first control voltage corresponding to the first reference voltage and controlling a first transistor, and
a second control voltage corresponding to the second reference voltage and controlling a second transistor.
5. The circuit of claim 4 wherein if the first control voltage causes the second voltage to change in a first direction then the second control voltage causes the second voltage to change in a second direction different from the first direction.
6. The circuit of claim 2 wherein the first reference voltage is configured to be equal to the second reference voltage or to differ from the second reference voltage.
7. The circuit of claim 2 wherein the first reference voltage is configured such that the first voltage is high enough to be recognized by a CMOS detector.
8. The circuit of claim 2 wherein the second reference voltage is configured such that the first voltage is limited to a level with respect to an operating supply voltage to avoid damage related circuitry.
9. The circuit of claim 1 wherein the current is provided from a microelectromechanical structure.
10. The circuit of claim 1 wherein the first voltage includes a DC level and an AC component; the DC level corresponding to a commode mode input of the amplifier; the AC component corresponding the AC amplitude and to an AC component of the current.
11. The circuit of claim 1 wherein the automatic level control circuit includes a first transistor configured to provide a third voltage that is proportional to the first voltage and is used in comparing against the first reference voltage to adjust the first voltage.
12. The circuit of claim 11 wherein the automatic level control circuit further includes a second transistor configured to absorb leakage current from the first transistor.
13. The circuit of claim 12 wherein the second transistor is biased in a sub-threshold region.
14. A method comprising:
converting a current provided by a microelectromechanical structure to a first voltage; an amplitude of the first voltage being proportional to an amplitude of the current;
providing a second voltage; an amplitude of the second voltage is proportional to the amplitude of the first voltage;
based on the amplitude of the second voltage with reference to a first reference voltage and a second reference voltage, adjusting a voltage level of a third voltage, thereby adjusting the amplitude of the first voltage and of the second voltage;
wherein if the amplitude of the second voltage is lower than the first reference voltage then adjusting the voltage level of the third voltage such that the amplitude of the second voltage changes toward the first reference voltage and if the amplitude of the second voltage is higher than the second reference voltage then adjusting the voltage level of the third voltage such that the amplitude of the second voltage changes toward the second reference voltage.
15. The method of claim 14, wherein the third voltage being a voltage at the gate of a transistor.
16. The method of claim 14 further comprising using the first voltage at a gate of a transistor and using the second voltage at a source of the transistor.
17. The method of claim 16 further using a second transistor to limit the amplitude of the second voltage.
18. The method of claim 14 wherein
adjusting the voltage level of the third voltage toward the first reference voltage is by controlling a first transistor;
adjusting the voltage level of the third voltage toward the second reference voltage is by controlling a second transistor; and
if the first transistor operates at a first mode then the second transistor operates at a second mode different from the first mode.
19. A circuit comprising:
a microelectromechanical structure configured to provide a current;
an amplifier configured to receive the current as its first input and a first voltage as its second input; and to provide a second voltage at its output;
a first transistor coupled to the first input and the output of the amplifier;
a second transistor having a gate configured to receive the second voltage; and to provide a third voltage coupled to a first capacitive device;
a first comparator configured to receive the third voltage as its first input and a first reference voltage as its second input; and to provide a first output voltage to a gate of a third transistor;
a second comparator configured to receive the third voltage as its first input and a second reference voltage as its second input; and to provide a second output voltage to a gate of a fourth transistor;
a gate of the first transistor being coupled to a gate of the third transistor and a gate of the fourth transistor, and a second capacitive device.
20. The circuit of claim 19 further comprising a fifth transistor coupled to the third voltage.
US12/704,719 2010-02-12 2010-02-12 Automatic level control Expired - Fee Related US8004354B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US12/704,719 US8004354B1 (en) 2010-02-12 2010-02-12 Automatic level control
TW099119403A TWI424294B (en) 2010-02-12 2010-06-15 Embodying cirucit for automatic level control and method thereof
CN201010213338.7A CN102156503B (en) 2010-02-12 2010-06-22 Circuit and method for automatic level control
US13/177,958 US8115545B2 (en) 2010-02-12 2011-07-07 Automatic level control

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/704,719 US8004354B1 (en) 2010-02-12 2010-02-12 Automatic level control

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/177,958 Division US8115545B2 (en) 2010-02-12 2011-07-07 Automatic level control

Publications (2)

Publication Number Publication Date
US20110199154A1 true US20110199154A1 (en) 2011-08-18
US8004354B1 US8004354B1 (en) 2011-08-23

Family

ID=44369247

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/704,719 Expired - Fee Related US8004354B1 (en) 2010-02-12 2010-02-12 Automatic level control
US13/177,958 Expired - Fee Related US8115545B2 (en) 2010-02-12 2011-07-07 Automatic level control

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/177,958 Expired - Fee Related US8115545B2 (en) 2010-02-12 2011-07-07 Automatic level control

Country Status (3)

Country Link
US (2) US8004354B1 (en)
CN (1) CN102156503B (en)
TW (1) TWI424294B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9116562B2 (en) * 2012-07-04 2015-08-25 Freescale Semiconductor, Inc. Digital sample clock generator, a vibration gyroscope circuitry comprising such digital sample clock generator, an associated apparatus, an associated semiconductor device and associated methods
WO2015121779A3 (en) * 2014-02-12 2015-12-10 Murata Manufacturing Co., Ltd. A drive circuitry for MEMS resonator startup
US10119822B2 (en) 2013-11-22 2018-11-06 Nxp Usa, Inc. In-band beating removal for a MEMS gyroscope
CN109613323A (en) * 2018-10-30 2019-04-12 北京时代民芯科技有限公司 A kind of programmable signal amplitude detection circuit

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8378756B2 (en) * 2010-05-18 2013-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Drive loop for MEMS oscillator
WO2012037538A2 (en) 2010-09-18 2012-03-22 Fairchild Semiconductor Corporation Micromachined monolithic 6-axis inertial sensor
CN103221331B (en) 2010-09-18 2016-02-03 快捷半导体公司 Hermetically sealed for MEMS
CN103221333B (en) 2010-09-18 2017-05-31 快捷半导体公司 Multi-die MEMS package
WO2012037501A2 (en) 2010-09-18 2012-03-22 Cenk Acar Flexure bearing to reduce quadrature for resonating micromachined devices
US9246018B2 (en) 2010-09-18 2016-01-26 Fairchild Semiconductor Corporation Micromachined monolithic 3-axis gyroscope with single drive
US8813564B2 (en) 2010-09-18 2014-08-26 Fairchild Semiconductor Corporation MEMS multi-axis gyroscope with central suspension and gimbal structure
US10065851B2 (en) 2010-09-20 2018-09-04 Fairchild Semiconductor Corporation Microelectromechanical pressure sensor including reference capacitor
CN103209922B (en) 2010-09-20 2014-09-17 快捷半导体公司 Through silicon via with reduced shunt capacitance
US9006832B2 (en) * 2011-03-24 2015-04-14 Invensense, Inc. High-voltage MEMS apparatus and method
US9062972B2 (en) 2012-01-31 2015-06-23 Fairchild Semiconductor Corporation MEMS multi-axis accelerometer electrode structure
US8978475B2 (en) 2012-02-01 2015-03-17 Fairchild Semiconductor Corporation MEMS proof mass with split z-axis portions
US9488693B2 (en) 2012-04-04 2016-11-08 Fairchild Semiconductor Corporation Self test of MEMS accelerometer with ASICS integrated capacitors
EP2647955B8 (en) 2012-04-05 2018-12-19 Fairchild Semiconductor Corporation MEMS device quadrature phase shift cancellation
EP2647952B1 (en) 2012-04-05 2017-11-15 Fairchild Semiconductor Corporation Mems device automatic-gain control loop for mechanical amplitude drive
US9069006B2 (en) 2012-04-05 2015-06-30 Fairchild Semiconductor Corporation Self test of MEMS gyroscope with ASICs integrated capacitors
EP2648334B1 (en) 2012-04-05 2020-06-10 Fairchild Semiconductor Corporation Mems device front-end charge amplifier
US9094027B2 (en) * 2012-04-12 2015-07-28 Fairchild Semiconductor Corporation Micro-electro-mechanical-system (MEMS) driver
US9625272B2 (en) 2012-04-12 2017-04-18 Fairchild Semiconductor Corporation MEMS quadrature cancellation and signal demodulation
DE102013014881B4 (en) 2012-09-12 2023-05-04 Fairchild Semiconductor Corporation Enhanced silicon via with multi-material fill
US8841958B1 (en) 2013-03-11 2014-09-23 Invensense, Inc. High-voltage charge pump
US9759564B2 (en) 2013-03-15 2017-09-12 Fairchild Semiconductor Corporation Temperature and power supply calibration
US9835647B2 (en) 2014-03-18 2017-12-05 Fairchild Semiconductor Corporation Apparatus and method for extending analog front end sense range of a high-Q MEMS sensor
CN106842003A (en) * 2017-01-06 2017-06-13 郑州云海信息技术有限公司 Hardware adjustment method and device based on level regulation and control chip
US10734985B2 (en) * 2018-12-17 2020-08-04 Qualcomm Incorporated Comparators for power and high-speed applications

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4070632A (en) * 1976-09-22 1978-01-24 Tuttle John R Discrete-gain output limiter
US7205845B2 (en) * 2004-07-02 2007-04-17 Infineon Technologies Fiber Optics Gmbh Amplifier circuit for converting the current signal from an optical receiving element into a voltage signal
US7245179B2 (en) * 2004-10-04 2007-07-17 Industrial Technology Research Institute Auto gain controller
US7352242B1 (en) * 2005-09-30 2008-04-01 National Semiconductor Corporation Programmable gain trim circuit

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5422512U (en) * 1977-07-15 1979-02-14
US5638029A (en) * 1995-06-07 1997-06-10 American Microsystems Circuit for externally overdriving an internal clock
US5952883A (en) * 1996-10-25 1999-09-14 Nec Corporation Circuit arrangement for amplifying an electrical signal converted from an optical signal
US6392859B1 (en) * 1999-02-14 2002-05-21 Yazaki Corporation Semiconductor active fuse for AC power line and bidirectional switching device for the fuse
DE60131375T2 (en) * 2001-05-18 2008-10-16 Alcatel Lucent Operational amplifier arrangement with quiescent current setting circuit
JP3914004B2 (en) * 2001-05-25 2007-05-16 矢崎総業株式会社 Overcurrent detection / protection device for semiconductor elements
JP4364554B2 (en) * 2002-06-07 2009-11-18 株式会社ルネサステクノロジ Switching power supply device and switching power supply system
TWI231649B (en) * 2004-04-30 2005-04-21 Alfa Plus Semiconductor Inc Automatic level correction apparatus with lower current loss for digital input circuit
CN100499360C (en) * 2005-11-22 2009-06-10 烽火通信科技股份有限公司 Integrated transfer resistance amplifier with auto-gain control
KR100680975B1 (en) * 2006-01-13 2007-02-09 주식회사 하이닉스반도체 Power down mode control circuit
US7560959B2 (en) * 2006-09-18 2009-07-14 Micron Technology, Inc. Absolute value peak differential voltage detector circuit and method
CN101154930B (en) * 2006-09-27 2010-06-23 普诚科技股份有限公司 Automatic gain control circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4070632A (en) * 1976-09-22 1978-01-24 Tuttle John R Discrete-gain output limiter
US7205845B2 (en) * 2004-07-02 2007-04-17 Infineon Technologies Fiber Optics Gmbh Amplifier circuit for converting the current signal from an optical receiving element into a voltage signal
US7245179B2 (en) * 2004-10-04 2007-07-17 Industrial Technology Research Institute Auto gain controller
US7352242B1 (en) * 2005-09-30 2008-04-01 National Semiconductor Corporation Programmable gain trim circuit

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9116562B2 (en) * 2012-07-04 2015-08-25 Freescale Semiconductor, Inc. Digital sample clock generator, a vibration gyroscope circuitry comprising such digital sample clock generator, an associated apparatus, an associated semiconductor device and associated methods
US10119822B2 (en) 2013-11-22 2018-11-06 Nxp Usa, Inc. In-band beating removal for a MEMS gyroscope
WO2015121779A3 (en) * 2014-02-12 2015-12-10 Murata Manufacturing Co., Ltd. A drive circuitry for MEMS resonator startup
US9829317B2 (en) 2014-02-12 2017-11-28 Murata Manufacturing Co., Ltd. Drive circuit for MEMS resonator startup
TWI640167B (en) * 2014-02-12 2018-11-01 村田製作所股份有限公司 A drive circuitry for mems resonator startup
CN109613323A (en) * 2018-10-30 2019-04-12 北京时代民芯科技有限公司 A kind of programmable signal amplitude detection circuit

Also Published As

Publication number Publication date
TWI424294B (en) 2014-01-21
CN102156503B (en) 2013-12-25
US20110267139A1 (en) 2011-11-03
TW201128332A (en) 2011-08-16
US8115545B2 (en) 2012-02-14
CN102156503A (en) 2011-08-17
US8004354B1 (en) 2011-08-23

Similar Documents

Publication Publication Date Title
US8004354B1 (en) Automatic level control
US10503189B1 (en) Voltage regulator and dynamic bleeder current circuit
US9014398B2 (en) Charging circuit and amplifier
US8575986B2 (en) Level shift circuit and switching regulator using the same
US10401888B2 (en) Low-dropout voltage regulator apparatus
US7948284B2 (en) Power-on reset circuit
US8461812B2 (en) Shunt regulator having over-voltage protection circuit and semiconductor device including the same
JP2011022689A (en) Low-pass filter circuit, constant-voltage circuit with the same, and semiconductor device
US9397653B2 (en) Semiconductor device
US8884653B2 (en) Comparator and ad converter provided therewith
US20110050198A1 (en) Low-power voltage regulator
JP2010166110A (en) Voltage detection circuit
JP5294105B2 (en) Inverting DC / DC converter
US9531259B2 (en) Power supply circuit
US9419571B2 (en) Precision, high voltage, low power differential input stage with static and dynamic gate protection
TWI514104B (en) Current source for voltage regulator and voltage regulator thereof
JP6270002B2 (en) Pseudo resistance circuit and charge detection circuit
US9960947B2 (en) Compensation circuit of power amplifier and associated compensation method
US20180152161A1 (en) Transmitter power detection circuit and method
US8810262B2 (en) Integrated low-noise sensing circuit with efficient bias stabilization
US9438215B2 (en) Buffer circuit for buffering and settling input voltage to target voltage level and operation method thereof
US20170093376A1 (en) Current source circuit
JP2010231498A (en) Constant voltage power supply
JP2005045835A (en) Operational amplifier
JP2018037128A (en) Peak hold circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PU, CHIANG;HUANG, MING-CHIEH;CHERN, CHAN-HONG;AND OTHERS;REEL/FRAME:023930/0879

Effective date: 20091214

ZAAA Notice of allowance and fees due

Free format text: ORIGINAL CODE: NOA

ZAAB Notice of allowance mailed

Free format text: ORIGINAL CODE: MN/=.

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20230823