US20100303179A1 - Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method - Google Patents

Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method Download PDF

Info

Publication number
US20100303179A1
US20100303179A1 US12/856,923 US85692310A US2010303179A1 US 20100303179 A1 US20100303179 A1 US 20100303179A1 US 85692310 A US85692310 A US 85692310A US 2010303179 A1 US2010303179 A1 US 2010303179A1
Authority
US
United States
Prior art keywords
synchronization timing
correlation
detecting apparatus
input signal
correlation value
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/856,923
Inventor
Osamu Inagawa
Junya Tsuchida
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Electronics Corp filed Critical NEC Electronics Corp
Priority to US12/856,923 priority Critical patent/US20100303179A1/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INAGAWA, OSAMU, TSUCHIDA, JUNYA
Publication of US20100303179A1 publication Critical patent/US20100303179A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2662Symbol synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2668Details of algorithms
    • H04L27/2673Details of algorithms characterised by synchronisation parameters
    • H04L27/2675Pilot or known symbols
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0054Detection of the synchronisation error by features other than the received signal transition
    • H04L7/0058Detection of the synchronisation error by features other than the received signal transition detection of error based on equalizer tap values
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/041Speed or phase control by synchronisation signals using special codes as synchronising signal
    • H04L7/042Detectors therefor, e.g. correlators, state machines

Definitions

  • the present invention relates to a receiving apparatus for controlling a phase of a reception signal using a synchronization signal included in the reception signal.
  • a correlation method is used to establish a frame synchronization of a reception signal in the receiving apparatus (see Japanese Unexamined Patent Application Publication No. 2005-176184).
  • a reference signal is added to the beginning of the information signal.
  • the reference signal is a signal sequence having a specified signal pattern repeated periodically. Such reference signal is hereinafter referred to as a preamble.
  • the receiving apparatus calculates a cross-correlation value between a signal pattern of a known preamble and a reception signal or an auto-correlation value of the reception signal to detect a timing (hereinafter referred to as a correlation peak position), which the calculated cross-correlation value or the auto-correlation value reaches its peak. Further, the receiving apparatus identifies a start timing of an information signal by evaluating a repetition cycle of the detected correlation peak position or a change in the repetition cycle thereof. It is possible to perform receiving processes including a demodulation of an information signal by identifying the start timing of the information signal, specifically by establishing a frame synchronization.
  • a preamble called a short symbol is added to the beginning of an OFDM signal being sent and received.
  • a receiving apparatus in the wireless LAN identifies a start timing of the OFDM signal using the short symbol, then demodulates the information signal according to the identified start timing. Then the receiving apparatus demodulates the information signal by a high-speed Fourier transformation based on the identified start timing.
  • UWB Ultra Wide Band
  • ECMA-368 European Computer Manufacturer Association
  • MB-OFDM Multi-band Orthogonal Frequency Division Multiplexing
  • FIG. 4 A configuration example of a synchronization timing apparatus for detecting a correlation peak position is shown in FIG. 4 .
  • a synchronization timing apparatus 41 of FIG. 4 is used in a MB-OFDM receiving apparatus.
  • An I component signal I D (t) and a Q component signal Q D (t), which are discrete baseband signals that are sampled and quantized by A/D converters (ADC) 40 a and 40 b are input to the synchronization timing detecting apparatus 41 .
  • ADC A/D converters
  • a correlator 411 a inputs the I component signal I D (t) and a signal pattern r(i) of a preamble that is stored to a ROM (Read Only Memory) 412 a so as to calculate a cross-correlation value C I (t) between I D (t) and r(i).
  • a correlator 411 b inputs the Q component signal Q D (t) and a signal pattern r(i) of a preamble stored to a ROM (Read Only Memory) 412 b so as to calculate a cross-correlation value C Q (t) between Q D (t) and r(i).
  • the cross-correlation values Q D (t) and C Q (t) can be defined respectively by the following formulas (1) and (2).
  • P refers to the number of samples for one repetition pattern in a preamble.
  • P Physical Layer Convergence Protocol
  • m refers to an integer of 1 or more that indicates an oversampling rate of the ADCs 40 a and 40 b .
  • A refers a normalization constant that is defined by the formula (3).
  • a threshold evaluator 414 evaluates a threshold for the sum of squares P(t) that is output from the sum of squares calculator 413 to detect a correlation peak position and outputs the detected correlation peak position as a symbol timing.
  • a principle of the threshold evaluation by the threshold evaluator 414 is described hereinafter in detail with reference to FIG. 5 .
  • the timing when the reception signals I D (t) and Q D (t) correspond with the symbol pattern r(i) of the packet sync sequence is a timing when calculating a cross-correlation for the symbol pattern r(i) of the packet sync sequence using a set of sampling points for the reception signals I D (t) and Q D (t) which have a delimiter position of the packet sync sequence at the beginning thereof.
  • a correlation peak is observed in P(t).
  • a threshold of P(t) is evaluated by the threshold evaluator 414 and the correlation peak positions including T 1 , T 2 and T 3 shown in FIG. 5 are output as symbol timings.
  • a correlation peak can be observed in the cross-correlation values C I (t) and C D (t), and the sum of squares P(t) thereof.
  • An accurate synchronization can be established by accurately capturing the correlation peak.
  • a sampling rate for the reception signals I D (t) and Q D (t) in the ADCs 40 a and 40 b needs to be higher, and intervals for the sampling points to calculate correlations by the correlators 411 a and 411 b needs to be narrower.
  • FIGS. 6A and 6B show the cross-correlation value C I (t) that is computed using a discrete I component signal obtained by the ADC 40 a when the sampling rate of the ADC 41 a is two times higher than the maximum frequency included in the baseband signal I(t).
  • the curve R indicated by dotted lines in FIGS. 6A and 6B indicates a cross-correlation function between a continuous signal I(t) and a preamble when the ADC 40 a does not perform a sampling.
  • the horizontal axis in FIGS. 6A and 6B indicates time that is standardized by a sampling time T s (an inverse of the sampling rate), where the time 0 is a correlation peak position.
  • a sampling phase of the reception signal I(t) in the ADC 40 a is a phase that is possible to sample a delimiter position of a packet sync sequence PS n
  • the discrete cross-correlation value C I (t) that is output by the correlator 411 a will be the one as in FIG. 6B .
  • FIG. 6B with a center of a time k, four sampling points before and after the time k are indicated by cross-correlation values C I (k ⁇ 4) to C I (k+4).
  • the sampling phase like the one shown in FIG.
  • a correlation peak is included in the cross-correlation values output from the correlator 411 a , thus an accurate establishment of a synchronization can be possible by detecting the correlation peak.
  • C I (k) corresponds to the correlation peak.
  • cross-correlation values C I (k ⁇ 4) to C I (k+4) that are output from the correlator 411 a are shown when the sampling time of the reception signal I(t) in the ADC 40 a is shifted for a 1 ⁇ 2 period as compared to the case as in FIG. 6B where the sampling time of the reception signal I(t).
  • a genuine correlation peak is not included in the cross-correlation values that are output from the correlator 411 a .
  • a correlation peak value cannot be accurately detected and it is difficult to detect a correlation peak depending on a threshold that is specified to the threshold evaluator 414 .
  • a detection threshold for a correlation peak in the threshold evaluator 414 is set smaller in order to detect a small correlation peak, it is more likely to incorrectly detect a peak in a cross-correlation value that is generated due to noise.
  • a synchronization timing detecting apparatus includes a correlation calculator configured to generate a first correlation value by calculating a cross-correlation between an input signal being sampled and a reference signal or an auto-correlation of the sampled input signal, an interpolation processor configured to generate a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal, and a detector to detect a synchronization timing based on the first and the second correlation values.
  • Such configuration enables to detect synchronization timing, that is a correlation peak position, from the first correlation value calculated using the sampling points and a second correlation value (an interpolation correlation value) that interpolates between a plurality of the first correlation value. Specifically, it is possible to suppress an accuracy in synchronization establishments that is dependent on a sampling phase of an input signal from deteriorating. This accomplishes an accuracy of synchronization establishments at a lower sampling rate in the same level when using the conventional synchronization timing detecting apparatus 40 . Accordingly, by using the synchronization timing detecting apparatus according to the present invention, it is possible to suppress an increase in the circuit size and the power consumption caused by oversampling an A/D converter for sampling an input signal.
  • a receiving apparatus that includes the abovementioned synchronization timing detecting apparatus, a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus, and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
  • a method of detecting a synchronization timing from an input signal that includes generating a first correlation value by calculating a cross-correlation between the input signal being sampled and the reference signal or an auto-correlation of the sampled input signal, generating a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal, and detecting a synchronization timing by use of the first and the second correlation values.
  • the present invention provides a synchronization timing detecting apparatus, a receiving apparatus, and a synchronization timing detecting method for enabling to reduce a sampling rate of a reception signal while maintaining an accuracy of a synchronization establishment.
  • FIG. 1 is a configuration diagram showing a MB-OFDM receiving apparatus according to an embodiment of the present invention
  • FIG. 2 is a configuration diagram showing a synchronization timing detector according to an embodiment of the present invention
  • FIG. 3 is a view explaining an interpolation process by the synchronization timing detector according to an embodiment of the present invention
  • FIG. 4 is a configuration diagram showing a conventional synchronization timing detector
  • FIG. 5 is a view explaining a synchronization establishment by a correlation method.
  • FIGS. 6A and 6B are views explaining a relationship between a sampling phase and a correlation peak detection accuracy.
  • FIG. 1 A configuration of a MB-OFDM receiving apparatus 1 according to this embodiment is shown in FIG. 1 .
  • a signal received by an antenna 11 is selected of a frequency band by a band pass filter (BPF) 12 .
  • the signal is amplified by a low noise amplifier (LNA) 13 .
  • the BPF 12 is a filter for selecting a band group to receive from a plurality of band groups of the MB-OFDM.
  • the signal amplified by the LNA 13 is input to mixers 14 a and 14 b and quadrature demodulated.
  • a frequency hopping is performed in the MB-OFDM. Accordingly a local frequency fc generated by an oscillator not shown and input to the mixers 14 a and 14 b are periodically switched according to a frequency hopping pattern.
  • I component In-phase component
  • Q component Quadrature component
  • An A/D converter (ADC) 17 a inputs the I component signal I(t) that is amplified by the VGA 16 a to sample and quantize, and outputs a digitalized and discrete I component signal I D (t).
  • an A/D converter (ADC) 17 b inputs the Q component signal Q(t) that is amplified by the VGA 16 b to sample and quantize, and outputs a digitalized and discrete Q component signal Q D (t).
  • the signals output by the ADCs 17 a and 17 b are input to a synchronization timing detector 18 and a synchronization processor 19 .
  • the synchronization timing detector 18 calculates a cross-correlation value between an input signal and a known preamble signal, detects a timing at when the calculated cross-correlation value reaches its peak, and outputs the timing.
  • the timing output from the synchronization timing detector 18 indicates a symbol timing of an OFDM signal. A configuration and an operation of the synchronization timing detector 18 are described later in detail.
  • the synchronization processor 19 rotates phases for the I component signal I D (t) and the Q component signal Q D (t) using the symbol timing output by the synchronization timing detector 18 so as to correct a frequency discrepancy between a carrier frequency and the local frequency fc of the reception signal. Also the synchronization processor 19 removes a preamble, a cyclic prefix (CP), and a guard interval (GI) from the I D (t) and Q D (t).
  • CP cyclic prefix
  • GI guard interval
  • a FFT unit 20 performs a fast Fourier transform to the I component signal I D (t) and the Q component signal Q D (t) that are removed of the preamble, cyclic prefix (CP), and guard interval (GI) so as to output a subcarrier signal.
  • a subcarrier demodulator 21 demodulates received data by a frequency domain equalization, a deinterleave, a Viterbi decoding, and a descramble etc for each subcarrier using the pilot tone.
  • a configuration and an operation of the synchronization timing detector 18 included in the MB-OFDM receiving apparatus 1 according to this embodiment are described hereinafter in comparison with the conventional synchronization timing detecting apparatus 41 shown in FIG. 4 .
  • correlators 181 a and 181 b operate in the same way as the correlators 411 a and 411 b included in the synchronization timing detecting apparatus 41 .
  • the correlators 181 a inputs an I component signal I D (t) and a signal pattern r(i) of a preamble that is stored to a ROM (Read Only Memory) 182 a to calculate a cross-correlation value C I (t) between I D (t) and r(i).
  • the correlator 181 b inputs a Q component signal Q D (t) and a signal pattern r(i) of a preamble to calculate a cross-correlation value C Q (t).
  • Delay circuits 183 a and 183 b give delays of the equivalent delay amount to interpolation filters 183 a and 183 b , described later in detail, to the cross-correlation values C I (t) and C Q (t) to output the values that are output from the correlators 181 a and 181 b , so as to align the phases of the signals that are input to sum of squares calculators 185 a and 185 b , described later in detail.
  • the cross-correlation value C I (t) that is delayed by the delay circuit 183 a is referred to as a cross-correlation value C 1 I (t)
  • the cross correlation value C Q (t) delayed by the delay circuit 183 b is referred to as a cross-correlation value C 1 Q (t)
  • the cross-correlation values C 1 I (t) and C 1 Q (t) are calculated using the sampling points sampled by the ADCs 17 a and 17 b.
  • the interpolation filter 184 a is a digital filter for inputting the cross-correlation value C I (t) that is output from the correlator 181 a and generating a cross-correlation value C 2 I (t) in interpolation points that interpolates between a plurality of sampling points for the correlator 181 a by an interpolation method which is described later in detail.
  • the cross-correlation value C 2 I (t) in the interpolation points is output as interpolation data.
  • a computation shown in a formula (4) is conducted to calculate a cross-correlation value C 2 I(k) in an interpolation point that is positioned between a sampling point of a time k (cross-correlation value C I (k)) and that of a time k+1 (cross-correlation value C I (k+1)).
  • q refers to a parameter for defining the number of taps for the interpolation filter 184 a .
  • the number of taps is 6 and an interpolation process is performed using cross-correlation values C I (k ⁇ 2) to C I (k+3).
  • FIG. 3 is a view showing the cross-correlation value C 2 I (k) in the interpolation points from the time k to k+1 that are calculated using 6 points of cross-correlation values C I (k ⁇ 2) to C I (k+3).
  • FIG. 3 even though the number of taps is only 6, a cross-correlation value close to when being oversampled can be interpolated.
  • the interpolation filter 184 b a digital filter for inputting the cross-correlation value C q (t) that is output from the correlator 181 b and generating a cross-correlation value C 2 q (t) in interpolation points that interpolates between a plurality of sampling points for the correlator 181 b by an interpolation method which is described later in detail.
  • a maximum value selector 186 inputs a sum of squares P 1 (t) of the cross-correlation values that are calculated for the sampling points by the ADCs 17 a and 17 b and a sum of squares P 2 (t) of the interpolation points that are obtained by interpolating the cross-correlation values between the sampling points. Further, the maximum value selector 186 selects a maximum value among the P 1 (t) and P 2 (t) to output the selected value of the sum of squares to the threshold evaluator 187 . The larger the sum of squares of the cross-correlation values, the stronger the correlation between a preamble.
  • the maximum value selector 186 selects the one that is more strongly correlated with a preamble from P 1 (t) or P 2 (t) to output the selected one.
  • P(t) The value of the sum of squares selected by the maximum value selector 186 is hereinafter referred to as P(t).
  • the threshold evaluator 187 evaluates a threshold of the sum of squares P(t) being input, detects a correlation peak position, and outputs the detected correlation peak point as a symbol timing.
  • the synchronization timing detector 18 does not simply calculate the cross-correlation values C I (t) and C Q (t) from the I component signal I D (t) and Q component signal Q D (t) that are sampled by the ADCs 17 a and 17 b . Specifically, the synchronization timing detector 18 estimates the cross-correlation values C 2 I (t) and C 2 Q (t) in the points interpolating the cross-correlation values C I (t) and C Q (t) and use it to detect a correlation peak position.
  • the MB-OFDM receiving apparatus 1 of this embodiment is able to detect a correlation peak position by the cross-correlation values C I (t) and C Q (t) that are calculated by the sampling points and the cross-correlation values C 2 I (t) and C 2 Q (t) for the interpolation points. Therefore, it is possible to suppress an accuracy in establishing a synchronization that is dependent on a sampling phase by the ADCs 17 a and 17 b from deteriorating.
  • the MB-OFDM receiving apparatus 1 is able to accomplish an accuracy in establishing a synchronization at the same level as when using the conventional synchronization timing detecting apparatus 40 with a lower sampling rate.
  • an accuracy in establishing a synchronization at the same level when performing an quadruple oversampling in the conventional receiving apparatus 40 can be accomplished by a double oversamplingin the MB-OFDM receiving apparatus 1 . This enables to reduce the sampling rates of the ADCs 17 a and 17 b and also reduce the power consumption.
  • the synchronization timing detector 18 of this embodiment is to select one point suitable for detecting a correlation peak from sampling points and one or a plurality of interpolation points by the maximum value selector 186 .
  • the processes after the threshold evaluator 186 may be performed at a processing rate same as a reduced sampling rate of the ADCs 17 a and 17 b .
  • Such configuration enables to reduce the circuit size of the MB-OFDM receiving apparatus 1 and the power consumption in compared to when operating processors subsequent to the ADCs 17 a and 17 b at an oversampled processing rate.
  • the synchronization timing detector 18 is described with a case when interpolating a middle point between two consecutive sampling points.
  • the number of interpolation points between the two consecutive sampling points may be two or more.
  • the interpolation filters 184 a and 184 b may calculate cross-correlation values C 2 I (k,t) and C 2 Q (k,t) for a given point t(k>t>k+1) between a sampling point at the time k and a sampling point at the time k+1 using following formulas (6) and (7).
  • the maximum value selector 186 may be configured in a way that it selects the maximum value from a sum of squares of a cross-correlation value in the number of N interpolation points and a sum of squares of a cross-correlation value in the sampling points, where the number of the interpolation points between the sampling points is N.
  • the synchronization timing detector 18 is provided with the maximum value selector 186 , and selects a point suitable for detecting a correlation peak from the sampling points and one or a plurality of interpolation points.
  • the maximum value selector 186 is not necessarily needed to be provided. With such configuration, it is possible to reduce the sampling rate of at least the ADCs 17 a and 17 b , thereby reducing the power consumption of the ADCs 17 a and 17 b.
  • the interpolation process where a sampling function is a sinc function is described as a specific example of interpolation processes.
  • the sampling function is not limited to the sinc function but may be various other functions used conventionally.
  • a piecewise polynomials that provides a continuous function similar to the sinc function may be used as a sampling function.
  • a spline interpolation by a cubic polynomial may be performed. According to these, it is suitable for a high-speed computation because a trigonometric function and division operations are not necessary.
  • a correlation peak is detected by the threshold evaluator 186 evaluating a threshold for the sum of squares of the cross-correlation value.
  • the threshold evaluation may be performed to other measured value that is possible to detect a correlation peak, for example a cross-correlation value or an absolute value of a cross-correlation value.
  • a case is described in which a signal pattern of a known preamble is stored in advance to the ROMs 182 a and 182 b to calculate a cross-correlation between a reception signal and the known preamble.
  • the present invention may be applied to a case when detecting a synchronization timing by an auto-correlation of the reception signal.
  • interpolating the sampling points that are obtained by the ADCs 17 a and 17 b is not limited to the abovementioned interpolation process.
  • a narrow defined interpolation method that derives an approximate function passing all the tapped sampling points
  • a broadly defined interpolation method may be used, such as by a least squares approximation by a high-degree polynomial that does not require to pass all the sampling points.
  • the present invention is applied to a MB-OFDM receiving apparatus, however the present invention may be applied to a receiving apparatus other than MB-OFDM.

Abstract

A synchronization timing detecting apparatus includes a correlation calculator configured to generate a first correlation value by calculating a cross-correlation between an input signal being sampled and a reference signal or an auto-correlation of the sampled input signal, an interpolation processor configured to generate a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal, and a detector to detect a synchronization timing based on the first and the second correlation values.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a receiving apparatus for controlling a phase of a reception signal using a synchronization signal included in the reception signal.
  • 2. Description of Related Art
  • To send and receive framed or packetized data between a sending and a receiving apparatuses, a correlation method is used to establish a frame synchronization of a reception signal in the receiving apparatus (see Japanese Unexamined Patent Application Publication No. 2005-176184). In the correlation method, when the sending apparatus sends an information signal to the receiving apparatus, a reference signal is added to the beginning of the information signal. The reference signal is a signal sequence having a specified signal pattern repeated periodically. Such reference signal is hereinafter referred to as a preamble. The receiving apparatus calculates a cross-correlation value between a signal pattern of a known preamble and a reception signal or an auto-correlation value of the reception signal to detect a timing (hereinafter referred to as a correlation peak position), which the calculated cross-correlation value or the auto-correlation value reaches its peak. Further, the receiving apparatus identifies a start timing of an information signal by evaluating a repetition cycle of the detected correlation peak position or a change in the repetition cycle thereof. It is possible to perform receiving processes including a demodulation of an information signal by identifying the start timing of the information signal, specifically by establishing a frame synchronization.
  • For example in a wireless LAN that is compliant with the IEEE 802.11a standard, a preamble called a short symbol is added to the beginning of an OFDM signal being sent and received. A receiving apparatus in the wireless LAN identifies a start timing of the OFDM signal using the short symbol, then demodulates the information signal according to the identified start timing. Then the receiving apparatus demodulates the information signal by a high-speed Fourier transformation based on the identified start timing.
  • An establishment of a frame synchronization by the correlation method as described in the foregoing is applied to a receiving apparatus of UWB (Ultra Wide Band), which is a short distance wireless communication standard, other than a wireless LAN. One of the UWB communication systems is standardized as ECMA-368 by the ECMA (European Computer Manufacturer Association), which is a standardizing organization. In this standard, the MB-OFDM (Multi-band Orthogonal Frequency Division Multiplexing) is employed to a PHY layer.
  • A configuration example of a synchronization timing apparatus for detecting a correlation peak position is shown in FIG. 4. A synchronization timing apparatus 41 of FIG. 4 is used in a MB-OFDM receiving apparatus. An I component signal ID(t) and a Q component signal QD(t), which are discrete baseband signals that are sampled and quantized by A/D converters (ADC) 40 a and 40 b are input to the synchronization timing detecting apparatus 41.
  • A correlator 411 a inputs the I component signal ID(t) and a signal pattern r(i) of a preamble that is stored to a ROM (Read Only Memory) 412 a so as to calculate a cross-correlation value CI(t) between ID(t) and r(i). Similarly a correlator 411 b inputs the Q component signal QD(t) and a signal pattern r(i) of a preamble stored to a ROM (Read Only Memory) 412 b so as to calculate a cross-correlation value CQ(t) between QD(t) and r(i). The cross-correlation values QD(t) and CQ(t) can be defined respectively by the following formulas (1) and (2).
  • C I ( t ) = 1 A i = 0 P - 1 I D ( t + i × m ) r ( i ) ( 1 ) C Q ( t ) = 1 A i = 0 P - 1 Q D ( t + i × m ) r ( i ) ( 2 ) A = i = 0 P - 1 r ( i ) 2 ( 3 )
  • In the formulas (1) and (2), P refers to the number of samples for one repetition pattern in a preamble. For a PLCP (Physical Layer Convergence Protocol) preamble defined by the abovementioned UWB standard, for example, P=165. In the above formulas, m refers to an integer of 1 or more that indicates an oversampling rate of the ADCs 40 a and 40 b. Further, A refers a normalization constant that is defined by the formula (3).
  • A sum of squares calculator 413 inputs cross-correlation values CI(t) and CQ(t) that are calculated by the correlators 411 a and 411 b, and calculates a sum of squares thereof as in P(t)=CI(t)2+CQ(t)2.
  • A threshold evaluator 414 evaluates a threshold for the sum of squares P(t) that is output from the sum of squares calculator 413 to detect a correlation peak position and outputs the detected correlation peak position as a symbol timing. A principle of the threshold evaluation by the threshold evaluator 414 is described hereinafter in detail with reference to FIG. 5. In FIG. 5, PSn (n=1, 2, . . . , 21) indicates a Packet Sync Sequence that constitutes a PLCP preamble. In the PLCP preamble, the packet sync sequence is repeated for 21 symbols.
  • When a symbol pattern of the packet sync sequence is applied to the formulas (1) and (2) to calculate the cross-correlation values CI(t) and CQ(t), and the sum of squares P(t) thereof, the sum of squares P(t) of the cross-correlation values will reach a peak at a timing when the reception signal ID(t) and QD(t) correspond with the symbol pattern r(i) of the packet sync sequence. The timing when the reception signals ID(t) and QD(t) correspond with the symbol pattern r(i) of the packet sync sequence is a timing when calculating a cross-correlation for the symbol pattern r(i) of the packet sync sequence using a set of sampling points for the reception signals ID(t) and QD(t) which have a delimiter position of the packet sync sequence at the beginning thereof. Specifically, at delimiter positions T1, T2, and T3 of the packet sync sequence shown in FIG. 5, a correlation peak is observed in P(t). A threshold of P(t) is evaluated by the threshold evaluator 414 and the correlation peak positions including T1, T2 and T3 shown in FIG. 5 are output as symbol timings. By using the symbol timings, it is possible to establish a symbol and a frame synchronization, thereby enabling to do a demodulation process etc for a subsequent OFDM signal.
  • As described in the foregoing, when the reception signals ID(t) and QD(t), and the preamble r(i) that are input to the correlators 411 a and 411 b correspond, a correlation peak can be observed in the cross-correlation values CI(t) and CD(t), and the sum of squares P(t) thereof. An accurate synchronization can be established by accurately capturing the correlation peak. To accurately capture the correlation peak, a sampling rate for the reception signals ID(t) and QD(t) in the ADCs 40 a and 40 b needs to be higher, and intervals for the sampling points to calculate correlations by the correlators 411 a and 411 b needs to be narrower.
  • A problem generated when the sampling rate for the reception signal is low described hereinafter in detail. FIGS. 6A and 6B show the cross-correlation value CI(t) that is computed using a discrete I component signal obtained by the ADC 40 a when the sampling rate of the ADC 41 a is two times higher than the maximum frequency included in the baseband signal I(t). The curve R indicated by dotted lines in FIGS. 6A and 6B indicates a cross-correlation function between a continuous signal I(t) and a preamble when the ADC 40 a does not perform a sampling. Further, the horizontal axis in FIGS. 6A and 6B indicates time that is standardized by a sampling time Ts (an inverse of the sampling rate), where the time 0 is a correlation peak position.
  • If a sampling phase of the reception signal I(t) in the ADC 40 a is a phase that is possible to sample a delimiter position of a packet sync sequence PSn, the discrete cross-correlation value CI(t) that is output by the correlator 411 a will be the one as in FIG. 6B. In FIG. 6B, with a center of a time k, four sampling points before and after the time k are indicated by cross-correlation values CI(k−4) to CI(k+4). In the sampling phase like the one shown in FIG. 6B, a correlation peak is included in the cross-correlation values output from the correlator 411 a, thus an accurate establishment of a synchronization can be possible by detecting the correlation peak. In FIG. 6B, CI(k) corresponds to the correlation peak.
  • On the other hand in FIG. 6A, cross-correlation values CI(k−4) to CI(k+4) that are output from the correlator 411 a are shown when the sampling time of the reception signal I(t) in the ADC 40 a is shifted for a ½ period as compared to the case as in FIG. 6B where the sampling time of the reception signal I(t). In such sampling phase, a genuine correlation peak is not included in the cross-correlation values that are output from the correlator 411 a. Accordingly in such sampling phase, a correlation peak value cannot be accurately detected and it is difficult to detect a correlation peak depending on a threshold that is specified to the threshold evaluator 414. Furthermore, if a detection threshold for a correlation peak in the threshold evaluator 414 is set smaller in order to detect a small correlation peak, it is more likely to incorrectly detect a peak in a cross-correlation value that is generated due to noise.
  • Therefore, to prevent a fluctuation of a synchronization accuracy that is dependent on a sampling phase of the ADC 40 a, it is necessary to improve the sampling rate of the ADC 40 a to conduct an oversampling.
  • As described in the foregoing, to accurately establish a synchronization by the correlation method in the receiving apparatus for receiving framed (packetized) data, it is necessary to conduct an oversampling when sampling and discretizing a reception signal. However it has now been discovered that an increase in a sampling rate causes an increase in a circuit size of the receiving apparatus and also an increase in power consumption. Therefore, to reduce the circuit size of the receiving apparatus and the power consumption, it is desirable to reduce the sampling rate of the reception signal while maintaining an accuracy of a synchronization establishment.
  • SUMMARY OF THE INVENTION
  • According to an aspect of the present invention, there is provided a synchronization timing detecting apparatus includes a correlation calculator configured to generate a first correlation value by calculating a cross-correlation between an input signal being sampled and a reference signal or an auto-correlation of the sampled input signal, an interpolation processor configured to generate a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal, and a detector to detect a synchronization timing based on the first and the second correlation values.
  • Such configuration enables to detect synchronization timing, that is a correlation peak position, from the first correlation value calculated using the sampling points and a second correlation value (an interpolation correlation value) that interpolates between a plurality of the first correlation value. Specifically, it is possible to suppress an accuracy in synchronization establishments that is dependent on a sampling phase of an input signal from deteriorating. This accomplishes an accuracy of synchronization establishments at a lower sampling rate in the same level when using the conventional synchronization timing detecting apparatus 40. Accordingly, by using the synchronization timing detecting apparatus according to the present invention, it is possible to suppress an increase in the circuit size and the power consumption caused by oversampling an A/D converter for sampling an input signal.
  • According to another aspect of the present invention, there is provided a receiving apparatus that includes the abovementioned synchronization timing detecting apparatus, a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus, and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
  • According to another aspect of the present invention, there is provided a method of detecting a synchronization timing from an input signal that includes generating a first correlation value by calculating a cross-correlation between the input signal being sampled and the reference signal or an auto-correlation of the sampled input signal, generating a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal, and detecting a synchronization timing by use of the first and the second correlation values.
  • By such method, it is possible to detect a synchronization timing, which is a correlation peak position, from the first correlation value calculated using the sampling point and the second correlation value (interpolation correlation value) that interpolates a plurality of the first correlation values even if a sampling rate of the input signal is low. This enables to reduce a sampling rate of a reception signal while maintaining an accuracy in establishing a synchronization. Accordingly it is possible to suppress an increase in the circuit size and power consumption caused by an oversampling of an A/D converter to sample an input signal.
  • The present invention provides a synchronization timing detecting apparatus, a receiving apparatus, and a synchronization timing detecting method for enabling to reduce a sampling rate of a reception signal while maintaining an accuracy of a synchronization establishment.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, advantages and features of the present invention will be more apparent from the following description taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a configuration diagram showing a MB-OFDM receiving apparatus according to an embodiment of the present invention;
  • FIG. 2 is a configuration diagram showing a synchronization timing detector according to an embodiment of the present invention;
  • FIG. 3 is a view explaining an interpolation process by the synchronization timing detector according to an embodiment of the present invention;
  • FIG. 4 is a configuration diagram showing a conventional synchronization timing detector;
  • FIG. 5 is a view explaining a synchronization establishment by a correlation method; and
  • FIGS. 6A and 6B are views explaining a relationship between a sampling phase and a correlation peak detection accuracy.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
  • In the drawings, components identical are denoted by reference numerals identical to those therein with repeating descriptions omitted. The embodiments described hereinbelow are incorporated to a MB-OFDM receiving apparatus.
  • First Embodiment
  • A configuration of a MB-OFDM receiving apparatus 1 according to this embodiment is shown in FIG. 1. Firstly an outline of receiving operations by the MB-OFDM receiving apparatus 1 is described hereinafter in detail. A signal received by an antenna 11 is selected of a frequency band by a band pass filter (BPF) 12. After that the signal is amplified by a low noise amplifier (LNA) 13. The BPF 12 is a filter for selecting a band group to receive from a plurality of band groups of the MB-OFDM. The signal amplified by the LNA 13 is input to mixers 14 a and 14 b and quadrature demodulated. Note that a frequency hopping is performed in the MB-OFDM. Accordingly a local frequency fc generated by an oscillator not shown and input to the mixers 14 a and 14 b are periodically switched according to a frequency hopping pattern.
  • An In-phase component (I component) signal I(t) and a Quadrature component (Q component) signal Q(t) of a complex baseband signal that are demodulated by the mixers 14 a and 14 b are removed of a high frequency component by low-pass filters (LPF) 15 a and 15 b. After that, the signals are amplified to a predetermined signal level by variable gain amplifiers (VGA) 16 a and 16 b.
  • An A/D converter (ADC) 17 a inputs the I component signal I(t) that is amplified by the VGA 16 a to sample and quantize, and outputs a digitalized and discrete I component signal ID(t). Similarly an A/D converter (ADC) 17 b inputs the Q component signal Q(t) that is amplified by the VGA 16 b to sample and quantize, and outputs a digitalized and discrete Q component signal QD(t). The signals output by the ADCs 17 a and 17 b are input to a synchronization timing detector 18 and a synchronization processor 19.
  • The synchronization timing detector 18 calculates a cross-correlation value between an input signal and a known preamble signal, detects a timing at when the calculated cross-correlation value reaches its peak, and outputs the timing. The timing output from the synchronization timing detector 18 indicates a symbol timing of an OFDM signal. A configuration and an operation of the synchronization timing detector 18 are described later in detail.
  • The synchronization processor 19 rotates phases for the I component signal ID(t) and the Q component signal QD(t) using the symbol timing output by the synchronization timing detector 18 so as to correct a frequency discrepancy between a carrier frequency and the local frequency fc of the reception signal. Also the synchronization processor 19 removes a preamble, a cyclic prefix (CP), and a guard interval (GI) from the ID(t) and QD(t).
  • A FFT unit 20 performs a fast Fourier transform to the I component signal ID(t) and the Q component signal QD(t) that are removed of the preamble, cyclic prefix (CP), and guard interval (GI) so as to output a subcarrier signal.
  • A subcarrier demodulator 21 demodulates received data by a frequency domain equalization, a deinterleave, a Viterbi decoding, and a descramble etc for each subcarrier using the pilot tone.
  • A configuration and an operation of the synchronization timing detector 18 included in the MB-OFDM receiving apparatus 1 according to this embodiment are described hereinafter in comparison with the conventional synchronization timing detecting apparatus 41 shown in FIG. 4.
  • A configuration of the synchronization timing detector 18 according to this embodiment is shown in FIG. 2. Here, correlators 181 a and 181 b operate in the same way as the correlators 411 a and 411 b included in the synchronization timing detecting apparatus 41. Specifically, the correlators 181 a inputs an I component signal ID(t) and a signal pattern r(i) of a preamble that is stored to a ROM (Read Only Memory) 182 a to calculate a cross-correlation value CI(t) between ID(t) and r(i). The correlator 181 b inputs a Q component signal QD(t) and a signal pattern r(i) of a preamble to calculate a cross-correlation value CQ(t).
  • Delay circuits 183 a and 183 b give delays of the equivalent delay amount to interpolation filters 183 a and 183 b, described later in detail, to the cross-correlation values CI(t) and CQ(t) to output the values that are output from the correlators 181 a and 181 b, so as to align the phases of the signals that are input to sum of squares calculators 185 a and 185 b, described later in detail. To distinguish the output from the delay circuits 183 a and 183 b from the output from the interpolation filters 184 a and 184 b, the cross-correlation value CI(t) that is delayed by the delay circuit 183 a is referred to as a cross-correlation value C1 I(t), while the cross correlation value CQ(t) delayed by the delay circuit 183 b is referred to as a cross-correlation value C1 Q(t). Specifically, the cross-correlation values C1 I(t) and C1 Q(t) are calculated using the sampling points sampled by the ADCs 17 a and 17 b.
  • The interpolation filter 184 a is a digital filter for inputting the cross-correlation value CI(t) that is output from the correlator 181 a and generating a cross-correlation value C2 I(t) in interpolation points that interpolates between a plurality of sampling points for the correlator 181 a by an interpolation method which is described later in detail. The cross-correlation value C2 I(t) in the interpolation points is output as interpolation data. An example where the interpolation filter 184 a generates the cross-correlation value C2 I(t) in the interpolation point described hereinafter.
  • In the interpolation filter 184 a, a computation shown in a formula (4) is conducted to calculate a cross-correlation value C2 I(k) in an interpolation point that is positioned between a sampling point of a time k (cross-correlation value CI(k)) and that of a time k+1 (cross-correlation value CI(k+1)).
  • C 2 I ( k ) = i = - q q + 1 C I ( k + i ) sinc ( 1 2 - i ) ( 4 ) sinc ( x ) = sin ( π x ) π x ( 5 )
  • In the formula (4), q refers to a parameter for defining the number of taps for the interpolation filter 184 a. For example when q=2, the number of taps is 6 and an interpolation process is performed using cross-correlation values CI(k−2) to CI(k+3). FIG. 3 is a view showing the cross-correlation value C2 I(k) in the interpolation points from the time k to k+1 that are calculated using 6 points of cross-correlation values CI(k−2) to CI(k+3). As shown in FIG. 3, even though the number of taps is only 6, a cross-correlation value close to when being oversampled can be interpolated.
  • Further, the interpolation filter 184 b a digital filter for inputting the cross-correlation value Cq(t) that is output from the correlator 181 b and generating a cross-correlation value C2 q(t) in interpolation points that interpolates between a plurality of sampling points for the correlator 181 b by an interpolation method which is described later in detail.
  • The sum of squares calculator 185 a inputs the cross-correlation values C1 I(t) and C1 q(t) to calculate the sum of squares thereof as in P1(t)=C1 I(t)2+C1 q(t)2. Similarly the sum of squares calculator 185 b inputs the cross-correlation values C2 I(t) and C2 q(t) that are generated by the interpolation filters 184 a and 184 b performing an interpolation process so as to calculate the sum of squares thereof as in P2(t)=C2 I(t)2+C2 q(t)2.
  • A maximum value selector 186 inputs a sum of squares P1(t) of the cross-correlation values that are calculated for the sampling points by the ADCs 17 a and 17 b and a sum of squares P2(t) of the interpolation points that are obtained by interpolating the cross-correlation values between the sampling points. Further, the maximum value selector 186 selects a maximum value among the P1(t) and P2(t) to output the selected value of the sum of squares to the threshold evaluator 187. The larger the sum of squares of the cross-correlation values, the stronger the correlation between a preamble. Specifically the maximum value selector 186 selects the one that is more strongly correlated with a preamble from P1(t) or P2(t) to output the selected one. The value of the sum of squares selected by the maximum value selector 186 is hereinafter referred to as P(t).
  • An operation of the threshold evaluator 187 is same as that of the threshold evaluator 414 included in the abovementioned synchronization timing detecting apparatus 41. Specifically, the threshold evaluator 187 evaluates a threshold of the sum of squares P(t) being input, detects a correlation peak position, and outputs the detected correlation peak point as a symbol timing.
  • As described in the foregoing, the synchronization timing detector 18 does not simply calculate the cross-correlation values CI(t) and CQ(t) from the I component signal ID(t) and Q component signal QD(t) that are sampled by the ADCs 17 a and 17 b. Specifically, the synchronization timing detector 18 estimates the cross-correlation values C2 I(t) and C2 Q(t) in the points interpolating the cross-correlation values CI(t) and CQ(t) and use it to detect a correlation peak position.
  • Accordingly the MB-OFDM receiving apparatus 1 of this embodiment is able to detect a correlation peak position by the cross-correlation values CI(t) and CQ(t) that are calculated by the sampling points and the cross-correlation values C2 I(t) and C2 Q(t) for the interpolation points. Therefore, it is possible to suppress an accuracy in establishing a synchronization that is dependent on a sampling phase by the ADCs 17 a and 17 b from deteriorating.
  • In other words, by using the synchronization timing detector 18, the MB-OFDM receiving apparatus 1 according to this embodiment is able to accomplish an accuracy in establishing a synchronization at the same level as when using the conventional synchronization timing detecting apparatus 40 with a lower sampling rate. For example as described in the foregoing, to calculate one interpolation point in sampling points, an accuracy in establishing a synchronization at the same level when performing an quadruple oversampling in the conventional receiving apparatus 40 can be accomplished by a double oversamplingin the MB-OFDM receiving apparatus 1. This enables to reduce the sampling rates of the ADCs 17 a and 17 b and also reduce the power consumption.
  • Furthermore, the synchronization timing detector 18 of this embodiment is to select one point suitable for detecting a correlation peak from sampling points and one or a plurality of interpolation points by the maximum value selector 186. By downsampling by the maximum value selector 186, the processes after the threshold evaluator 186 may be performed at a processing rate same as a reduced sampling rate of the ADCs 17 a and 17 b. Such configuration enables to reduce the circuit size of the MB-OFDM receiving apparatus 1 and the power consumption in compared to when operating processors subsequent to the ADCs 17 a and 17 b at an oversampled processing rate.
  • Second Embodiment
  • The synchronization timing detector 18 according to a first embodiment of the present invention is described with a case when interpolating a middle point between two consecutive sampling points. However the number of interpolation points between the two consecutive sampling points may be two or more. At this time, the interpolation filters 184 a and 184 b may calculate cross-correlation values C2 I(k,t) and C2 Q(k,t) for a given point t(k>t>k+1) between a sampling point at the time k and a sampling point at the time k+1 using following formulas (6) and (7).
  • C 2 I ( k , t ) = i = - q q + 1 C I ( k + i ) sinc ( t - i ) ( 6 ) C 2 Q ( k , t ) = i = - q q + 1 C Q ( k + i ) sinc ( t - i ) ( 7 )
  • Further, the maximum value selector 186 may be configured in a way that it selects the maximum value from a sum of squares of a cross-correlation value in the number of N interpolation points and a sum of squares of a cross-correlation value in the sampling points, where the number of the interpolation points between the sampling points is N.
  • By increasing the number of interpolation points, a throughput and the circuit size of the synchronization timing detector 18 increases but it becomes possible to detect a correlation peak position more accurately.
  • Other Embodiment
  • In the embodiments described above, the synchronization timing detector 18 is provided with the maximum value selector 186, and selects a point suitable for detecting a correlation peak from the sampling points and one or a plurality of interpolation points. However the maximum value selector 186 is not necessarily needed to be provided. With such configuration, it is possible to reduce the sampling rate of at least the ADCs 17 a and 17 b, thereby reducing the power consumption of the ADCs 17 a and 17 b.
  • In the abovementioned embodiments, the interpolation process where a sampling function is a sinc function is described as a specific example of interpolation processes. However the sampling function is not limited to the sinc function but may be various other functions used conventionally. For example a piecewise polynomials that provides a continuous function similar to the sinc function may be used as a sampling function. Alternatively, a spline interpolation by a cubic polynomial may be performed. According to these, it is suitable for a high-speed computation because a trigonometric function and division operations are not necessary.
  • In the abovementioned embodiments, a correlation peak is detected by the threshold evaluator 186 evaluating a threshold for the sum of squares of the cross-correlation value. However the threshold evaluation may be performed to other measured value that is possible to detect a correlation peak, for example a cross-correlation value or an absolute value of a cross-correlation value.
  • In the abovementioned embodiments, a case is described in which a signal pattern of a known preamble is stored in advance to the ROMs 182 a and 182 b to calculate a cross-correlation between a reception signal and the known preamble. However the present invention may be applied to a case when detecting a synchronization timing by an auto-correlation of the reception signal.
  • Further, in a method interpolating the sampling points that are obtained by the ADCs 17 a and 17 b is not limited to the abovementioned interpolation process. For example not only a narrow defined interpolation method that derives an approximate function passing all the tapped sampling points, but a broadly defined interpolation method may be used, such as by a least squares approximation by a high-degree polynomial that does not require to pass all the sampling points.
  • In the embodiments described above, the present invention is applied to a MB-OFDM receiving apparatus, however the present invention may be applied to a receiving apparatus other than MB-OFDM.
  • It is apparent that the present invention is not limited to the above embodiment and it may be modified and changed without departing from the scope and spirit of the invention.

Claims (17)

1. A synchronization timing detecting apparatus comprising:
a correlation calculator configured to generate a first correlation value by calculating a cross-correlation between an input signal being sampled and a reference signal or an auto-correlation of the sampled input signal;
an interpolation processor configured to generate a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal; and
a detector to detect a synchronization timing based on the first and the second correlation values.
2. The synchronization timing detecting apparatus according to claim 1, further comprising a selector to select a candidate value having the strongest correlation with the reference signal from the first and the second correlation values,
wherein the detector detects a synchronization timing by use of the candidate value.
3. The synchronization timing detecting apparatus according to claim 1, further comprising a selector to select a maximum value from the first and the second correlation values,
wherein the detector detects a synchronizing timing according to whether the maximum value exceeds a predetermined threshold.
4. The synchronization timing detecting apparatus according to claim 2, wherein the number of sampling points of the input signal for a unit of time is same as the number of inputs of the candidate value to the detector for the unit of time.
5. The synchronization timing detecting apparatus according to claim 3, wherein the number of sampling points of the input signal for a unit of time is same as the number of inputs of the maximum value to the detector for the unit of time.
6. The synchronization timing detecting apparatus according to claim 1, wherein
(a) the input signal is a complex baseband signal,
(b) the correlation calculator comprises:
(i) a first correlator configured to calculate the first correlation value for an In-phase component of the complex baseband signal; and
(ii) a second correlator configured to calculate the first correlation value for an Quadrature component of the complex baseband signal,
(c) the interpolation processor comprises:
(i) a first processor to generate the second correlation value for the In-phase component using the first correlation value of the In-phase component; and
(ii) a second processor to generate the second correlation value for the Quadrature component using the first correlation value of the Quadrature component, and
(d) the detector detects a synchronization timing based on a sum of squares of the first correlation value of the In-phase component and the first correlation value of the Quadrature component and a sum of squares of the second correlation value of the In-phase component and the second correlation value of the Quadrature component.
7. The synchronization timing detecting apparatus according to claim 3, wherein
(a) the input signal is a complex baseband signal,
(b) the correlation calculator comprises:
(i) a first correlator to calculate the first correlation value for an In-phase component of the complex baseband signal; and
(ii) a second correlator to calculate the first correlation value for a Quadrature component of the complex baseband signal,
(c) the interpolation processor comprises:
(i) a first processor to generate the second correlation value for the In-phase component using the first correlation value of the In-phase component; and
(ii) a second processor to generate the second correlation value for the Quadrature component using the first correlation value of the Quadrature component, and
(d) the selector comprises:
(i) a first sum of squares calculator to calculate a sum of squares of the first correlation value of the In-phase component and the first correlation value of the Quadrature component;
(ii) a second sum of squares calculator to calculate a sum of squares of the second correlation value of the In-phase component and the second correlation value of the Quadrature component; and
(iii) a maximum value selector to select a maximum value from the sum of squares calculated by the first sum of squares calculate and the sum of squares calculated by the second sum of squares calculate to output to the detector.
8. The synchronization timing detecting apparatus according to claim 1, wherein the interpolation processor generates the second correlation value by performing an interpolation process by a sampling function.
9. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 1;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and
a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
10. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 2;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
11. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 3;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
12. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 6;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
13. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 7;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
14. A receiving apparatus comprising:
the synchronization timing detecting apparatus of claim 8;
a sampling unit to sample the input signal to output to the synchronization timing detecting apparatus; and a demodulator to demodulate the input signal according to a synchronization timing detected by the synchronization timing detecting apparatus.
15. A method of detecting a synchronization timing from an input signal comprising:
generating a first correlation value by calculating a cross-correlation between the input signal being sampled and the reference signal or an auto-correlation of the sampled input signal;
generating a second correlation value interpolating a plurality of the first correlation values having a different combination of sampling points of the input signal; and
detecting a synchronization timing by use of the first and the second correlation values.
16. The method according to claim 15, wherein the detection of the synchronization timing is performed by selecting a candidate value having the strongest correlation with the reference signal from the first and the second correlation values and determining whether the candidate value exceeds a predetermined threshold.
17. The method according to claim 15, wherein the detection of the synchronization timing is performed by selecting a maximum value from the first and the second correlation values and determining whether the maximum value exceeds a predetermined threshold.
US12/856,923 2006-03-08 2010-08-16 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method Abandoned US20100303179A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/856,923 US20100303179A1 (en) 2006-03-08 2010-08-16 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2006063367A JP4837403B2 (en) 2006-03-08 2006-03-08 Synchronization timing detection device, reception device, and synchronization timing detection method
JP2006-063367 2006-03-08
US11/709,788 US7778363B2 (en) 2006-03-08 2007-02-23 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method
US12/856,923 US20100303179A1 (en) 2006-03-08 2010-08-16 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/709,788 Continuation US7778363B2 (en) 2006-03-08 2007-02-23 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Publications (1)

Publication Number Publication Date
US20100303179A1 true US20100303179A1 (en) 2010-12-02

Family

ID=38478932

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/709,788 Expired - Fee Related US7778363B2 (en) 2006-03-08 2007-02-23 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method
US12/856,923 Abandoned US20100303179A1 (en) 2006-03-08 2010-08-16 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/709,788 Expired - Fee Related US7778363B2 (en) 2006-03-08 2007-02-23 Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Country Status (3)

Country Link
US (2) US7778363B2 (en)
JP (1) JP4837403B2 (en)
CN (1) CN101034971A (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100150219A1 (en) * 2008-12-11 2010-06-17 Mi-Kyung Oh Sampling device and method in wireless communication system
US20120027419A1 (en) * 2010-07-31 2012-02-02 Noriaki Kaneda Frame/symbol synchronization in coherent optical ofdm
DE102011075987A1 (en) * 2011-05-17 2012-12-06 Rohde & Schwarz Gmbh & Co. Kg Method for determining demodulation parameters to demodulate global system for mobile communication signal generated by mobile terminal, involves correlating signal portions, and comparing whether correlation result lies over value
US9172575B2 (en) 2010-08-30 2015-10-27 Lapis Semiconductor Co., Ltd. Correlator and demodulation device including correlator
US20160013961A1 (en) * 2013-03-13 2016-01-14 Commissariat A L'energie Atomique Et Aux Energies Alternatives Fbmc receiver using a method for synchronization in a frequency domain
US9520910B1 (en) * 2015-09-24 2016-12-13 Nxp B.V. Receiver component and method for enhancing a detection range of a time-tracking process in a receiver
CN109804576A (en) * 2016-10-08 2019-05-24 华为技术有限公司 The system and method for carrying out pilot data detection are tracked with relevant peaks
US10432392B1 (en) 2018-03-20 2019-10-01 Kabushiki Kaisha Toshiba Frame synchronization method, processor, and communication apparatus

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100702456B1 (en) * 2004-12-10 2007-04-03 한국전자통신연구원 Method and apparatus of detecting symbol synchronization
JP4837403B2 (en) * 2006-03-08 2011-12-14 ルネサスエレクトロニクス株式会社 Synchronization timing detection device, reception device, and synchronization timing detection method
US8131218B2 (en) * 2007-04-13 2012-03-06 General Dynamics C4 Systems, Inc. Methods and apparatus for wirelessly communicating signals that include embedded synchronization/pilot sequences
US8144819B2 (en) * 2007-04-30 2012-03-27 Telefonaktiebolaget L M Ericsson (Publ) Synchronization for chirp sequences
JP5031600B2 (en) 2008-01-28 2012-09-19 京セラ株式会社 Wireless communication method, wireless communication system, base station, mobile station
US8379752B2 (en) * 2008-03-19 2013-02-19 General Dynamics C4 Systems, Inc. Methods and apparatus for multiple-antenna communication of wireless signals with embedded synchronization/pilot sequences
US8331420B2 (en) * 2008-04-14 2012-12-11 General Dynamics C4 Systems, Inc. Methods and apparatus for multiple-antenna communication of wireless signals with embedded pilot signals
US8538258B2 (en) * 2008-05-08 2013-09-17 Alcatel Lucent Burst-mode data recovery for multi-gigabit passive optical networks
US8315341B2 (en) * 2008-06-06 2012-11-20 Maxim Integrated Products, Inc. Soft repetition code combiner using channel state information
CN102138348A (en) * 2008-08-28 2011-07-27 诺基亚公司 Correlation-based detection in a cognitive radio system
US8184756B2 (en) * 2008-12-18 2012-05-22 Viasat, Inc. Symbol timing acquisition using early-late interpolation
JP5283182B2 (en) * 2009-03-23 2013-09-04 株式会社ネットコムセック Symbol synchronization apparatus and symbol synchronization method
CN101854316A (en) * 2009-03-30 2010-10-06 华为技术有限公司 Method for electrical equalization and electrical depolarization, receiving end device and communication system
US8744009B2 (en) * 2009-09-25 2014-06-03 General Dynamics C4 Systems, Inc. Reducing transmitter-to-receiver non-linear distortion at a transmitter prior to estimating and cancelling known non-linear distortion at a receiver
US8355466B2 (en) * 2009-09-25 2013-01-15 General Dynamics C4 Systems, Inc. Cancelling non-linear power amplifier induced distortion from a received signal by moving incorrectly estimated constellation points
JP5063667B2 (en) 2009-11-27 2012-10-31 インターナショナル・ビジネス・マシーンズ・コーポレーション Wireless receiver, wireless communication system, wireless communication method and program
JP5480302B2 (en) * 2010-02-04 2014-04-23 パナソニック株式会社 Delay detection circuit and receiver
JP5564282B2 (en) * 2010-02-16 2014-07-30 パナソニック株式会社 Receiver circuit and receiver
KR101784237B1 (en) 2010-02-19 2017-10-11 삼성전자주식회사 Timing synchronization method and apparatus in wireless communications system
US8483300B2 (en) * 2010-05-18 2013-07-09 Mohammad Javad Omidi Method and system for reducing out of band radiation in orthogonal frequency division multiplexing systems
KR20120069174A (en) * 2010-12-20 2012-06-28 삼성전자주식회사 Apparatus and method for receiving random access channel for wireless communication system
WO2013041147A1 (en) * 2011-09-23 2013-03-28 Telefonaktiebolaget L M Ericsson (Publ) Methods and qam receiver for performing timing recovery
KR20130104289A (en) * 2012-03-13 2013-09-25 삼성전자주식회사 Apparatus and method for estimating offset value, receiving apparatus, and method for processing signal in the same
CN104798335B (en) 2012-10-01 2018-04-13 乔舒亚·帕克 RF carrier wave synchronization and phase alignment method and system
US10066833B2 (en) * 2013-09-23 2018-09-04 Clearsign Combustion Corporation Burner system employing multiple perforated flame holders, and method of operation
US9800272B2 (en) * 2013-12-20 2017-10-24 Texas Instruments Incorporated Circuits and methods for transmitting signals
US10069666B2 (en) * 2015-07-20 2018-09-04 Telefonaktiebolaget Lm Ericsson (Publ) Transceiver architecture that maintains legacy timing by inserting and removing cyclic prefix at legacy sampling rate
US9538537B1 (en) * 2015-08-11 2017-01-03 Phasorlab, Inc. Blind carrier synchronization method for OFDM wireless communication systems
CN105450386B (en) * 2015-12-04 2018-10-26 天津维晟微科技有限公司 A kind of bit synchronization method and device
JP2019128222A (en) * 2018-01-24 2019-08-01 沖電気工業株式会社 Wireless device, wireless system and program
CN109361411B (en) * 2018-11-21 2020-06-30 北京昂瑞微电子技术有限公司 Method and device for simplifying synchronous circuit
CN110868237B (en) * 2019-11-21 2021-08-24 Oppo广东移动通信有限公司 Signal synchronization method and device and computer storage medium
CN111181890B (en) * 2019-12-31 2022-12-30 北京华力创通科技股份有限公司 Method and device for synchronizing signals and server
CN111464264B (en) * 2020-04-03 2023-03-31 杭州易百德微电子有限公司 Synchronization symbol detection method and detection unit thereof
DE102021203147B3 (en) 2021-03-29 2022-09-08 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung eingetragener Verein LOW-POWER SAMPLING RECEIVER WITH ONE SAMPLE PER BIT NON-COHERENT SAMPLING

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5737361A (en) * 1994-11-22 1998-04-07 Samsung Electronics Co., Ltd. Receiver in a direct-sequence spread-spectrum communication system using a window filter
US5982763A (en) * 1996-07-15 1999-11-09 Nec Corporation Reception timing detection circuit of CDMA receiver and detection method
US6154487A (en) * 1997-05-21 2000-11-28 Mitsubishi Denki Kabushiki Kaisha Spread-spectrum signal receiving method and spread-spectrum signal receiving apparatus
US6556620B1 (en) * 1999-01-21 2003-04-29 Nec Electronics Corporation Synchronization acquisition device for both preventing erroneous detection due to noise and reducing required storage capacity
US7046698B1 (en) * 1999-09-10 2006-05-16 Pioneer Corporation Communicating apparatus and communicating method
US7609755B2 (en) * 2005-07-28 2009-10-27 Itt Manufacturing Enterprises, Inc. Simplified timing correction for data despreading of serial offset quadrature pulse-shaped spread signals
US7778363B2 (en) * 2006-03-08 2010-08-17 Nec Electronics Corporation Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4251976B2 (en) 2003-12-15 2009-04-08 京セラ株式会社 RADIO RECEIVER, SYNCHRONIZATION POSITION ESTIMATION METHOD, AND SYNCHRONIZATION POSITION ESTIMATION PROGRAM

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5737361A (en) * 1994-11-22 1998-04-07 Samsung Electronics Co., Ltd. Receiver in a direct-sequence spread-spectrum communication system using a window filter
US5982763A (en) * 1996-07-15 1999-11-09 Nec Corporation Reception timing detection circuit of CDMA receiver and detection method
US6154487A (en) * 1997-05-21 2000-11-28 Mitsubishi Denki Kabushiki Kaisha Spread-spectrum signal receiving method and spread-spectrum signal receiving apparatus
US6556620B1 (en) * 1999-01-21 2003-04-29 Nec Electronics Corporation Synchronization acquisition device for both preventing erroneous detection due to noise and reducing required storage capacity
US7046698B1 (en) * 1999-09-10 2006-05-16 Pioneer Corporation Communicating apparatus and communicating method
US7609755B2 (en) * 2005-07-28 2009-10-27 Itt Manufacturing Enterprises, Inc. Simplified timing correction for data despreading of serial offset quadrature pulse-shaped spread signals
US7778363B2 (en) * 2006-03-08 2010-08-17 Nec Electronics Corporation Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100150219A1 (en) * 2008-12-11 2010-06-17 Mi-Kyung Oh Sampling device and method in wireless communication system
US20120027419A1 (en) * 2010-07-31 2012-02-02 Noriaki Kaneda Frame/symbol synchronization in coherent optical ofdm
US9036999B2 (en) * 2010-07-31 2015-05-19 Alcatel Lucent Frame/symbol synchronization in coherent optical OFDM
US9172575B2 (en) 2010-08-30 2015-10-27 Lapis Semiconductor Co., Ltd. Correlator and demodulation device including correlator
DE102011075987A1 (en) * 2011-05-17 2012-12-06 Rohde & Schwarz Gmbh & Co. Kg Method for determining demodulation parameters to demodulate global system for mobile communication signal generated by mobile terminal, involves correlating signal portions, and comparing whether correlation result lies over value
DE102011075987B4 (en) 2011-05-17 2019-12-24 Rohde & Schwarz Gmbh & Co. Kg Method and device for determining demodulation parameters of a communication signal
US20160013961A1 (en) * 2013-03-13 2016-01-14 Commissariat A L'energie Atomique Et Aux Energies Alternatives Fbmc receiver using a method for synchronization in a frequency domain
US9596118B2 (en) * 2013-03-13 2017-03-14 Commissariat à l'énergie atomique et aux énergies alternatives FBMC receiver using a method for synchronization in a frequency domain
US9520910B1 (en) * 2015-09-24 2016-12-13 Nxp B.V. Receiver component and method for enhancing a detection range of a time-tracking process in a receiver
CN109804576A (en) * 2016-10-08 2019-05-24 华为技术有限公司 The system and method for carrying out pilot data detection are tracked with relevant peaks
US10432392B1 (en) 2018-03-20 2019-10-01 Kabushiki Kaisha Toshiba Frame synchronization method, processor, and communication apparatus

Also Published As

Publication number Publication date
US20070211835A1 (en) 2007-09-13
JP4837403B2 (en) 2011-12-14
US7778363B2 (en) 2010-08-17
JP2007243622A (en) 2007-09-20
CN101034971A (en) 2007-09-12

Similar Documents

Publication Publication Date Title
US7778363B2 (en) Synchronization timing detecting apparatus, receiving apparatus, and synchronization timing detecting method
US7627059B2 (en) Method of robust timing detection and carrier frequency offset estimation for OFDM systems
TWI399046B (en) Method and apparatus for carrier frequency offset estimation and frame synchronization in a wireless communications system
EP1856811B1 (en) Method and apparatus for synchronizing wireless receiver
US20030043947A1 (en) GFSK receiver
US20040005018A1 (en) Receiver and method for WLAN burst type signals
US7792052B1 (en) Method and system for testing and optimizing the performance of a radio communication device
US7203255B2 (en) Method and system to implement non-linear filtering and crossover detection for pilot carrier signal phase tracking
US7424048B2 (en) Guard interval analysis method and apparatus
KR20000043086A (en) Apparatus for clocking an initial frequency of ofdm receiver
JP2005303691A (en) Device and method for detecting synchronization
JP2008533945A (en) Integrated packet detection in a wireless communication system with one or more receivers
EP1445906B1 (en) Method and device for analysing an OFDM signal
US20050063297A1 (en) Receiver for burst signal including known signal
JP2011223546A (en) Reception device
JP2006197375A (en) Method for receiving and receiver
EP0999676B1 (en) OFDM communication receiver and frequency offset detection method for use in a OFDM communication receiver
US8369379B2 (en) Packet synchronizing for communications over a wireless communication system
US20040004933A1 (en) Receiver and method for WLAN burst type signals
US7583770B2 (en) Multiplex signal error correction method and device
US7346098B2 (en) Communication receiver
JP3795885B2 (en) Reception device and reception control method
JP3973332B2 (en) Digital modulation / demodulation synchronization system
JP3793198B2 (en) OFDM signal communication system and OFDM signal transmitter
JPH09246917A (en) Frequency error estimation device

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:INAGAWA, OSAMU;TSUCHIDA, JUNYA;REEL/FRAME:024840/0771

Effective date: 20070130

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION