US20060138535A1 - Semiconductor device having trench gate structure and manufacturing method thereof - Google Patents
Semiconductor device having trench gate structure and manufacturing method thereof Download PDFInfo
- Publication number
- US20060138535A1 US20060138535A1 US11/362,150 US36215006A US2006138535A1 US 20060138535 A1 US20060138535 A1 US 20060138535A1 US 36215006 A US36215006 A US 36215006A US 2006138535 A1 US2006138535 A1 US 2006138535A1
- Authority
- US
- United States
- Prior art keywords
- forming
- semiconductor layer
- trench
- type
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims description 217
- 238000004519 manufacturing process Methods 0.000 title claims description 39
- 239000012535 impurity Substances 0.000 claims abstract description 85
- 238000000034 method Methods 0.000 claims description 63
- 238000005468 ion implantation Methods 0.000 claims description 23
- 230000008569 process Effects 0.000 claims description 22
- 230000001133 acceleration Effects 0.000 claims description 5
- 238000009792 diffusion process Methods 0.000 claims description 5
- 239000010410 layer Substances 0.000 description 143
- 230000003647 oxidation Effects 0.000 description 16
- 238000007254 oxidation reaction Methods 0.000 description 16
- 229920002120 photoresistant polymer Polymers 0.000 description 12
- 238000005530 etching Methods 0.000 description 11
- 239000000758 substrate Substances 0.000 description 10
- 238000001020 plasma etching Methods 0.000 description 9
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 7
- 238000010586 diagram Methods 0.000 description 7
- 229910052698 phosphorus Inorganic materials 0.000 description 7
- 239000011574 phosphorus Substances 0.000 description 7
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 6
- 229910052796 boron Inorganic materials 0.000 description 6
- 238000005229 chemical vapour deposition Methods 0.000 description 6
- 239000007772 electrode material Substances 0.000 description 6
- 229910052785 arsenic Inorganic materials 0.000 description 5
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 5
- 230000000694 effects Effects 0.000 description 5
- 238000010438 heat treatment Methods 0.000 description 5
- 150000002500 ions Chemical class 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 229910008479 TiSi2 Inorganic materials 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 239000002344 surface layer Substances 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000001151 other effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7813—Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
- H01L29/0873—Drain regions
- H01L29/0878—Impurity concentration or distribution
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/26—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys
- H01L29/267—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys in different semiconductor regions, e.g. heterojunctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
- H01L29/42368—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4916—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
- H01L29/4925—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement
- H01L29/4933—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement with a silicide layer contacting the silicon layer, e.g. Polycide gate
Definitions
- This invention relates to a semiconductor device and a manufacturing method thereof and is applied, for example, to a vertical MOSFET or the like having a trench gate structure.
- a trench gate structure configured by forming trenches (grooves) in the main surface of a semiconductor substrate and forming gate electrodes by the use of the trenches is applied to a semiconductor device such as an insulated gate bipolar transistor (IGBT) or vertical metal oxide semiconductor field effect transistor (vertical MOSFET), for example. It is mainly used for a power supply (for example, refer to Jpn. Pat. Appln. KOKAI Publication No. 2000-164869) or the like.
- IGBT insulated gate bipolar transistor
- vertical MOSFET vertical metal oxide semiconductor field effect transistor
- the above vertical MOSFET having a trench gate structure has a grater current capacity and lower ON resistance in comparison with the conventional double metal oxide semiconductor (DMOS) transistor and the cost thereof can be expected to be lowered due to chip shrink. Further, since a withstand voltage of approximately several tens of volts to several hundreds of volts can be attained, it can be widely used for a switching power supply of a mobile terminal, personal computer or the like.
- DMOS double metal oxide semiconductor
- a power supply system which supplies electric power is desired to perform high-speed and highly efficient operation with an increase in the operation speed of a central processing unit (CPU) of the personal computer or the like. Therefore, in the vertical MOSFET used in the output stage of a DC/DC converter power supply circuit, it becomes particularly important to enhance the switching characteristic thereof with an increase in the operation speed.
- FIG. 30 is a cross-sectional view showing the main portion of a conventional vertical MOSFET.
- a trench 14 is formed deep so that the bottom portion thereof will be formed in an n ⁇ -type drain region 11 .
- a gate electrode 15 is filled in the internal portion of the trench 14 . Therefore, the length of a channel formed between an n + -type source region 13 and the n ⁇ -type drain region 11 is increased and the ON resistance becomes larger. Further, since the area of a portion of the n ⁇ -type drain region 11 which faces the gate electrode 15 is increased, the feedback capacitance between the gate and drain is increased.
- the Millar charging period at the ON/OFF time becomes longer and it cannot be expected to attain a high-speed switching operation. Therefore, in order to realize a semiconductor device in which the switching characteristic is enhanced, it is desired to reduce the ON resistance and the feedback capacitance between the gate and the drain.
- a semiconductor device comprises a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type formed on the first semiconductor layer, a third semiconductor layer of the first conductivity type formed in the second semiconductor layer and electrically isolated from the first semiconductor layer, a trench formed to extend from the surface of the third semiconductor layer and penetrate the third semiconductor layer and having depth to reach at least a portion lying near the first semiconductor layer, a first insulating film formed on side walls and a bottom portion of the trench, a first electrode formed at least partly on the first insulating film in the trench and electrically isolated from the first to third semiconductor layers, and a fourth semiconductor layer of the first conductivity type formed near the trench on an interface between the first and second semiconductor layers and having an impurity concentration higher than that of the first semiconductor layer, wherein a profile of the impurity concentration of the second semiconductor layer has a first peak in a portion near an interface between the third and second semiconductor layers and a second peak which is lower than the first peak and lying in a portion near an interface
- a method of manufacturing a semiconductor device comprises forming a second semiconductor layer of a second conductivity type on a first semiconductor layer of a first conductivity type, forming a third semiconductor layer of the first conductivity type which is electrically isolated from the first semiconductor layer on a surface region of the second semiconductor layer, forming a trench which extends from the surface of the third semiconductor layer, penetrates the third semiconductor layer and has depth to reach at least a portion lying near the first semiconductor layer, forming a first insulating film on side walls and a bottom portion of the trench, forming a fourth semiconductor layer of the first conductivity type near the trench on an interface between the first and second semiconductor layers, the fourth semiconductor layer having an impurity concentration higher than that of the first semiconductor layer, and forming a first electrode at least partly on the first insulating film in the trench, the first electrode being electrically isolated from the first to third semiconductor layers, wherein the forming the second semiconductor layer includes forming a first peak in a portion near an interface between the third and second semiconductor layers to determine threshold
- FIG. 1 is a cross-sectional view showing the main portion of a vertical MOSFET, for illustrating a semiconductor device according to a first embodiment of this invention
- FIG. 2 is a cross-sectional view for illustrating an impurity concentration profile of a p-type base region of the semiconductor device according to the first embodiment of this invention
- FIG. 3 is a diagram showing an impurity concentration profile along the A-A′ line in FIG. 2 ;
- FIG. 4 is a diagram showing another example of the impurity concentration profile along the A-A′ line in FIG. 2 ;
- FIG. 5 is a diagram schematically showing the characteristics of ON resistance Ron and gate-drain feedback capacitance Qgd with respect to X1/X2 in FIG. 1 ;
- FIG. 6 is a diagram schematically showing the characteristic of ON resistance Ron with respect to Y1 in FIG. 1 ;
- FIGS. 7 to 19 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the first embodiment of this invention.
- FIG. 20 is a cross-sectional view showing a semiconductor device according to a second embodiment of this invention.
- FIGS. 21 and 22 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the second embodiment of this invention.
- FIG. 23 is a cross-sectional view showing a semiconductor device according to a third embodiment of this invention.
- FIG. 24 is a cross-sectional view showing one manufacturing step for forming the semiconductor device according to the third embodiment of this invention.
- FIG. 25 is a cross-sectional view showing a semiconductor device according to a fourth embodiment of this invention.
- FIGS. 26 and 27 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the fourth embodiment of this invention.
- FIG. 28 is a cross-sectional view showing a semiconductor device according to a fifth embodiment of this invention.
- FIG. 29 is a cross-sectional view showing one manufacturing step for forming the semiconductor device according to the fifth embodiment of this invention.
- FIG. 30 is a cross-sectional view showing a conventional semiconductor device.
- FIG. 1 is a cross-sectional view showing the main portion of a vertical MOSFET, for illustrating the semiconductor device according to the first embodiment of this invention.
- a drain region (a first semiconductor layer of a first conductivity type) 21 formed of an n ⁇ -type epitaxial layer (drift layer) is formed on the main surface of an n + -type semiconductor substrate 20 .
- a p-type base region (a second semiconductor layer of a second conductivity type) 22 is formed on the n ⁇ -type drain region 21 .
- n + -type source regions (third semiconductor layers of the first conductivity type) 23 are formed on the p-type base region 22 .
- a trench 24 is formed to extend from the surface of the source region 23 and penetrate the base region 22 and has depth to reach the epitaxial layer (drain region) 21 .
- a gate insulating film 25 is formed on the side walls and bottom portion of the trench 24 and a gate electrode 26 is formed or filled in the trench 24 while it is electrically isolated from the respective semiconductor layers (n ⁇ -type drain region 21 , p-type base region 22 , n-type source regions 23 ) by the gate insulating film 25 .
- an n-type semiconductor layer 27 having an impurity concentration higher than that of the n ⁇ -type drain region 21 is formed on boundary portions between the gate insulating film 25 , p-type base region 22 and n ⁇ -type drain region 21 .
- At least part of the insulating film 25 which is formed in contact with the n-type semiconductor layer 27 is formed thicker than the other portion. Further, p + -type semiconductor layers 30 are formed in contact with the n + -type source regions 23 on the p-type base region 22 .
- a drain electrode 28 is formed on the surface (rear surface) of the n + -type semiconductor substrate 20 which is opposite to the main surface thereof. Further, a source electrode 29 is formed on the insulating film 25 , n + -type source regions 23 and p + -type semiconductor layers 30 .
- the p + -type semiconductor layer 30 and n + -type source region 23 are formed in ohmic-contact with the source electrode 29 .
- the impurity concentration profile of part of the p-type base region 22 which faces the gate electrode 26 with the gate insulating film 25 disposed therebetween has a first peak in a portion near the interface between the n + -type source region 23 and the p-type base region 22 and a second peak having the impurity concentration lower than that of the first peak and lying in a portion near the interface between the p-type base region 22 and the n ⁇ -type drain region 21 .
- the threshold voltage of the MOSFET is determined based on the first peak and the dose amount of the p-type base region 22 is determined based on the second peak.
- the impurity concentration profile of the p-type base region 22 is explained in more detail with reference to FIGS. 2 to 4 .
- FIG. 2 is a cross-sectional view showing the main portion of the semiconductor device according to the first embodiment of this invention, for illustrating the impurity concentration profile of the p-type base region 22 .
- FIG. 3 is a diagram showing the impurity concentration profile along the A-A′ line in FIG. 2 .
- a solid line 31 in FIG. 3 indicates the impurity concentration profile along the A-A′ line in FIG. 2 and broken lines 32 indicate the impurity concentration profile in the prior art case shown in FIG. 30 .
- peaks are provided in a portion near the interface between the n + -type source region 23 and the p-type base region 22 and in a portion near the interface between the p-type base region 22 and the n-type semiconductor layer 27 .
- the impurity concentration of the p-type base region 22 becomes higher in a deeper portion of the p-type base region 22 .
- a portion of the high impurity concentration formed in the portion near the interface between the p-type base region 22 and the n-type semiconductor layer 27 is also dealt with as a peak for convenience.
- the impurity concentration is determined based on the dose amount and acceleration voltage set when boron (B) or the like is doped into the p-type base region 22 .
- a region having an impurity concentration of 40% or more of the maximum value of the impurity concentration of the p-type base region 22 occupies 60% or more of the p-type base region 22 .
- n-type semiconductor layer 27 is formed between the p-type base region 22 and the n ⁇ -type drain region 21 , a steeper pn junction portion is formed between the p-type base region 22 and the n-type semiconductor layer 27 . Therefore, a shape similar to a so-called BOX shape in which the impurity concentration profile of the p-type base region 22 is flat in a portion near the maximum value and the pn junction portions of the p-type base region 22 with the n + -type source region 23 and the n-type semiconductor layer 27 are steep can be attained.
- FIG. 3 an example in which the profile having the maximum impurity concentration in the portion near the interface between the n + -type source region 23 and the p-type base region 22 is shown.
- the above profile can be formed by adequately selecting the acceleration voltage and the like set when impurity is doped into the p-type base region 22 .
- the first peak which determines the threshold voltage of the MOSFET can be positioned near an interface between the n + -type source region 23 and the p-type base region 22 or an interface between the n-type semiconductor layer 27 and the p-type base region 22 .
- a shape similar to the BOX shape can be attained by forming the peak of the impurity concentration of the p-type base region 22 in a portion near the n-type semiconductor layer 27 . Further, by forming the above profile of the impurity concentration of the p-type base region 22 , the channel length (the distance between the n + -type source region 23 and the n-type semiconductor layer 27 ) can be shortened while the integral value of an amount of the p-type impurity doped into the p-type base region 22 is maintained. Therefore, the ON resistance can be reduced and the switching characteristic can be enhanced.
- the impurity concentration profile is approximately set to a BOX shape as shown in FIG. 3 , occurrence of a variation in the threshold voltage or withstand voltage for each of the vertical MOSFET elements can be prevented. Therefore, a semiconductor device with the high reliability can be provided.
- the n-type semiconductor layer 27 having the impurity concentration higher than that of the n ⁇ -type drain region 21 is formed on the boundary portions between the gate insulating film 25 , p-type base region 22 and n ⁇ -type drain region 21 . Therefore, the ON resistance can be reduced and a current path for a current to pass through the channel can be acquired.
- the film thickness of a portion of the insulating film 25 which is formed in contact with the n-type semiconductor layer 27 is made larger than the film thickness of the other portion. Therefore, it can be prevented that the feedback capacitance between the gate electrode 26 and the n ⁇ -type drain region 21 becomes large to elongate the switching time. That is, an increase in the feedback capacitance can be suppressed and the switching time can be reduced.
- the film thickness of the other portion is made smaller than the film thickness of the portion of the insulating film 25 which is formed in contact with the n-type semiconductor layer 27 . Therefore, even when gate voltage is applied to the gate electrode 26 , there occurs no possibility that the tendency of the channel to be inverted will become weak and the ON resistance will become higher. Thus, the ON resistance and the feedback capacitance between the gate electrode 26 and the n ⁇ -type drain region 21 can be reduced and the switching time can be further shortened.
- FIG. 4 Another example of the impurity concentration along the A-A′ line in FIG. 2 is explained with reference to FIG. 4 .
- broken lines 34 indicate the impurity concentration when impurity is ion-implanted to mainly determine the threshold voltage (Vth) in a shallow layer of the p-type base region 22 .
- a one-dot-dash line 35 indicates the impurity concentration when impurity is ion-implanted to mainly determine the total amount of p-type impurity in a deep layer of the p-type base region 22 .
- a solid line 36 indicates the impurity concentration obtained by adding together the impurity concentrations indicated by the broken lines 34 and one-dot-dash line 35 . As shown in FIG. 4 , two peaks of the impurity concentration are provided in the p-type base region 22 .
- the p-type base region 22 which is more similar to the BOX shape can be formed. Therefore, the ON resistance and the feedback capacitance between the gate and the drain can be further reduced.
- FIG. 4 an example in which two peaks of the impurity concentration are provided is shown, but it is of course possible to attain the same effect even when a larger number of peaks are provided. That is, for example, even when a larger number of ion-implantation steps are used, the same effect as described above can be attained if the region can be made more similar to the BOX shape.
- the width of a portion of the n ⁇ -type drain region 21 which is formed in contact with the bottom portion of the trench 24 is set at X1 [ ⁇ m] and the minimum width (cell pitch width) of an repetition interval of the gate electrodes 26 in the gate width direction is set at X2 [ ⁇ m]. It is desirable to set X1 and X2 so as to satisfy the relation of 0.05 ⁇ X1/X2 ⁇ 0.25. This is explained in more detail with reference to FIG. 5 .
- FIG. 1 a single vertical MOSFET is shown, but it is of course possible to arrange a plurality of vertical MOSFETs each of which is the same as the vertical MOSFET shown in FIG. 1 in the gate width direction.
- FIG. 5 is a diagram schematically showing the characteristics of ON resistance Ron and gate-drain feedback capacitance Qgd with respect to X1/X2.
- a solid line 37 in FIG. 5 indicates the ON resistance Ron
- a solid line 38 indicates the feedback capacitance Qgd between the gate electrode 26 and the n ⁇ -type drain region 21 .
- the values of the ON resistance Ron and gate-drain feedback capacitance Qgd are kept small. Therefore, in the range of 0.05 ⁇ X1/X2 ⁇ 0.25, the ON resistance and gate-drain feedback capacitance can be reduced.
- the depth from the surface of the n + -type source region 23 to the deepest bottom portion of the p-type base region 22 is set at Y2 [ ⁇ m] and the depth from the deepest bottom portion of the trench 24 to the deepest bottom portion of the p-type base region 22 is set at Y1 [ ⁇ m]. It is desirable to set Y1 and Y2 so as to satisfy the relations of 0 ⁇ Y1 ⁇ 1.2 [ ⁇ m] and Y2 ⁇ 3 [ ⁇ m]. The depth Y1 is explained in more detail with reference to FIG. 6 .
- FIG. 6 is a diagram schematically showing a characteristic of the ON resistance Ron with respect to Y1.
- a solid line 39 in FIG. 6 indicates a characteristic of the ON resistance Ron when the impurity concentration of the p-type base region 22 is n1 [/cm 2 ] and a solid line 40 indicates a characteristic of the ON resistance Ron when the impurity concentration of the p-type base region 22 is n2 [/cm 2 ].
- the impurity concentration n2 is higher than the impurity concentration n1 (n2>n1).
- the ON resistance Ron is kept low in each of the characteristics shown in a solid line. 39 and 40 .
- the ON resistance can be kept low in the range of 0 ⁇ Y1 ⁇ 1.2 [ ⁇ m]. Further, even when the depth to the deepest bottom portion of the trench 24 and the depth to the deepest bottom portion of the p-type base region 22 are substantially the same (Y1 ⁇ 0), it is of course possible to further reduce the ON resistance. As shown in FIG. 6 , in the range of 0 ⁇ Y1 ⁇ 1 [ ⁇ m], it is possible to further reduce the ON resistance.
- the ON resistance can be further reduced.
- an n ⁇ -type drain region 21 which is used as a drain region is formed on the main surface of an n + -type semiconductor substrate 20 by the epitaxial growth method, for example. Further, an oxide film 41 is formed on the n ⁇ -type drain region 21 by a thermal oxidation method, for example. Next, an oxide film 42 is deposited and formed on the oxide film 41 by use of a CVD (Chemical Vapor Deposition) method, for example. The film thickness of the oxide film 41 is formed as thin as 200 to 1500 angstrom and the film thickness of the oxide film 42 is formed as thick as several thousand angstrom. The oxide film 42 is deposited and formed as a mask member which is used to form a trench in the n ⁇ -type drain region 21 .
- CVD Chemical Vapor Deposition
- photoresist is coated on the oxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on the oxide film 42 . After this the photoresist film is removed.
- an anisotropic etching process is performed by use of a reactive ion etching (RIE) method, for example, to form a trench 24 which penetrates the oxide film 41 and has preset depth to reach the n ⁇ -type drain region 21 while the trench pattern formed on the oxide film 42 is used as a mask.
- RIE reactive ion etching
- the step of forming the trench 24 it is possible to use a LOCOS (Local Oxidation of Silicon) method, for example.
- LOCOS Local Oxidation of Silicon
- the trench 24 can be formed shallow by using the above method.
- an n-type impurity such as phosphorus (P) or arsenic (As) is doped into the n ⁇ -type drain region 21 on the bottom portion of the trench 24 by the ion-implantation method, for example, while the oxide film 42 on which the pattern is formed is used as a mask.
- an n-type semiconductor layer 27 is formed. After this, the oxide film 42 is removed.
- the film thickness of a gate insulating film 25 on the bottom portion of the trench 24 is made thick by use of the thermal oxidation method.
- a gate electrode member 43 used as a gate electrode 26 is deposited and formed on the entire surface by the CVD method, for example.
- the gate electrode member 43 is formed of polysilicon, for example.
- the film thickness of the oxide film 25 formed on the side surface of the trench 24 is approximately 400 angstrom or less and the film thickness of the insulating film 25 formed on the bottom portion of the trench 24 is approximately 500 to 1000 angstrom, for example. Further, the oxide film 25 on the bottom portion of the trench 24 can be formed by separating the insulating film from the side surface of the trench 24 after the n-type semiconductor layer 27 is formed and forming a thick oxide film by use of the thermal oxidation method, for example.
- a gate electrode material 43 is filled in the trench by a CMP (Chemical Mechanical Polishing) method to form a gate electrode 26 .
- the gate electrode 26 can also be formed by an isotropic etching process such as a wet etching process or by an anisotropic process by the RIE method.
- a p-type impurity such as boron (B) or the like is doped into the n ⁇ -type drain region 21 by use of the ion-implantation method, for example.
- the acceleration voltage is set at an adequately selected level and ion-implantation is performed to form a peak of the impurity concentration in a deep position.
- high temperatures for example, 1000° C. or more
- a selective epitaxial growth method or the like can be used as the method for forming the p-type base region 22 and n-type semiconductor layer 27 .
- an n + -type impurity such as phosphorus (P) or arsenic (As) is doped into the surface layer of the p-type base region 22 which is formed in contact with the side surfaces of the trench 24 to selectively form n + -type source regions 23 .
- a p-type impurity such as boron (B) is doped into the surface layer of the p-type base region which is adjacent to the n + -type source regions 23 to form p + -type semiconductor layers 30 .
- the p-type base region 22 and n + -type source region 23 can be formed before the trench 24 is formed.
- an insulating film 45 is formed by the thermal oxidation method to electrically isolate the gate electrode 26 . Further, for example, an isotropic or anisotropic etching process is performed to remove the insulating film 41 on the n + -type source region 23 and p + -type semiconductor layer 30 and expose a silicon portion which is to be contacted. Next, a source electrode 29 is formed on the n + -type source region 23 , p + -type semiconductor layer 30 and insulating film 45 . Further, a drain electrode 28 is formed on the other surface (rear surface) of the n + -type semiconductor substrate 20 which is opposite to the main surface thereof.
- the vertical MOSFET shown in FIG. 1 is manufactured.
- the n-type semiconductor layer 27 functions as a stopper for the p-type impurity to determine the lower limit of the impurity concentration of the p-type base region 22 in the step of ion-implanting the p-type impurity into the deep portion and in the thermal diffusion step performed after the ion-implanting step.
- the pn junction between the n + -type source region 23 and the n-type semiconductor layer 27 can be made steep.
- the impurity concentration profile of the p-type base region 22 can be made closer to the BOX shape. Since the trench 24 can be formed shallower in order to further make the impurity concentration profile closer to the BOX shape, it becomes easier to set Y1 so as to satisfy the relation of 0 ⁇ Y1 ⁇ 1.2 [ ⁇ m].
- the p-type base region 22 is formed by performing the step of ion-implanting p-type impurity ions only once. Therefore, the number of manufacturing steps can be reduced and the manufacturing cost can be lowered.
- the n-type semiconductor layer 27 can be formed by use of a selective epitaxial growth method. Also, it is desirable to use arsenic (As) as ions to be implanted to form the n-type semiconductor layer 27 . By using arsenic, diffusion in the width direction of the trench 24 can be attained without fail.
- As arsenic
- an n ⁇ -type drain region 21 used as a drain region is formed on the main surface of an n + -type semiconductor substrate 20 by the epitaxial growth method, for example. Further, an oxide film 47 is formed on the n ⁇ -type drain region 21 by the thermal oxidation method, for example.
- a p-type semiconductor layer 48 is formed by doping a p-type impurity such as boron (B) into the n ⁇ -type drain region 21 by use of the ion-implantation method, for example.
- a p-type impurity such as boron (B)
- the p-type impurity is implanted to mainly set the threshold voltage (Vth) to a preset value in a shallow region.
- an oxide film 49 is deposited and formed on the oxide film 47 by the thermal oxidation method, for example.
- photoresist is coated on the oxide film 49 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on the oxide film 49 .
- an anisotropic etching process is performed by use of the RIE method to form a trench 24 which penetrates the oxide films 49 , 47 and p-type semiconductor layer 48 and has preset depth to reach the n ⁇ -type drain region 21 .
- an oxide film 25 is formed in the internal portion of the trench 24 by the thermal oxidation method.
- an n-type semiconductor layer 27 is formed on the bottom portion of the trench 24 by ion-implanting an n-type impurity such as phosphorus (P), for example, into the n ⁇ -type drain region 21 by the ion-implantation method by using the pattern formed on the oxide film 49 as a mask.
- an n-type impurity such as phosphorus (P)
- a p-type semiconductor layer 50 is formed by ion-implanting a p-type impurity such as boron (B), for example, to mainly set the integral value of the p-type impurity concentration to a preset value in a region deeper than the p-type semiconductor layer 48 . Further, a heat treatment process is performed to activate the implanted ions at high temperatures (for example, 1000° C. or more). As a result, the impurity concentration profile can be made further similar to the BOX shape by the presence of the p-type semiconductor layers 48 , 50 and a p-type base region 22 having two impurity concentration peaks is formed.
- a p-type impurity such as boron (B)
- the oxide film 49 is removed. Then, as shown in FIG. 19 , for example, a thermal oxidation method is carried out to increase the film thickness of the insulating film 25 on the bottom portion of the trench 24 . Next, a gate electrode material 43 is deposited and formed on the entire surface by the CVD method, for example.
- the vertical MOSFET shown in FIG. 1 is manufactured by the same steps as those shown in FIGS. 11 to 13 .
- the impurity concentration profile of the p-type semiconductor layer can be made similar to the BOX shape by the two ion-implantation steps. Therefore, ion-implantation is performed to mainly set the threshold voltage (Vth) to a preset value in a shallow layer in the first ion-implantation step. Then, in the second ion-implantation step, ion-implantation is performed to mainly set the integral value of the impurity concentration to a preset value in a deep layer. As described above, the impurity concentration profile can be set closer to the BOX shape by separately performing the ion-implantation steps.
- the number of ion-implantation steps is not limited to two and it is of course possible to form the p-type base region 22 by performing three or more ion-implantation steps.
- an n-type semiconductor layer 27 is formed on the bottom portion of the trench 24 before the second ion-implantation step. Therefore, the n-type semiconductor layer 27 can be used as a stopper in the second ion-implantation step and the later heat treatment process. Further, the lower limit of the impurity concentration of the p-type base region 22 can be determined and the pn junction between the n + -type source region 23 and the n ⁇ -type drain region 21 can be made steep. Therefore, the impurity concentration profile of the p-type base region 22 can be set closer to the BOX shape. The other effect which is the same as that shown in FIGS. 7 to 14 can be attained.
- a semiconductor device according to a second embodiment of this invention is explained with reference to FIG. 20 .
- portions different from those of the first embodiment are explained in more detail and the explanation for the like portions is omitted.
- FIG. 20 is a cross-sectional view showing the semiconductor device according to the second embodiment of this invention.
- a current passage acquiring layer 51 is formed on an n ⁇ -type drain region 21 .
- a trench 24 is formed into the current passage acquiring layer 51 .
- the bottom portion of the trench 24 shown in FIG. 20 is formed shallower than the deepest portion of the current passage acquiring layer 51 . However, it can be formed to penetrate the current passage acquiring layer 51 and extend into the n ⁇ -type drain region 21 .
- the current passage acquiring layer 51 is used to acquire a passage of a current flowing between an n + -type source region 23 and the n ⁇ -type drain region 21 in the p-type base region 22 and reduce the feedback capacitance between the gate and drain.
- a layer containing carbon or an n-type layer whose impurity concentration is higher than that of the n ⁇ -type drain region 21 can be used.
- the passage of a current flowing between the n + -type source region 23 and the n ⁇ -type drain region 21 in the p-type base region 22 can be acquired and the feedback capacitance between the gate and drain can be reduced by use of the current passage acquiring layer 51 .
- the p-type base region 22 in the second embodiment has an impurity concentration profile as shown in FIG. 3 in a portion near the entire interface between the p-type base region 22 and the current passage acquiring layer 51 .
- the trench 24 is formed to penetrate the current passage acquiring layer 51 and extend into the n ⁇ -type drain region 21 , the same effect as described above can be attained.
- an n ⁇ -type drain region 21 which is used as a drain region is formed on the main surface of an n + -type semiconductor substrate 20 by the epitaxial growth method, for example. Further, a current passage acquiring layer 51 is formed on the n ⁇ -type drain region 21 by the epitaxial growth method, for example. Next, a p-type base region 22 by the epitaxial growth method, for example, and oxide films 41 , 42 by the oxidation method, for example, are sequentially formed. In this case, as the current passage acquiring layer 51 , a layer containing carbon or an n-type semiconductor layer formed by the epitaxial growth method can be used, for example.
- photoresist is coated on the oxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on the oxide film 42 .
- the photoresist film is removed.
- an anisotropic etching process is performed by use of the RIE method, for example, with the oxide film 42 used as a mask to form a trench 24 which penetrates the oxide film 41 and p-type base region 22 and has preset depth to reach the current passage acquiring layer 51 .
- an oxide film 25 is formed in the internal portion of the trench 24 by the thermal oxidation method, for example.
- the semiconductor device shown in FIG. 20 is manufactured by the same steps as those shown in FIGS. 9 to 13 .
- the current passage acquiring layer 51 is formed on the n ⁇ -type drain region 21 before the p-type base region 22 is formed. Therefore, impurities in the p-type base region 22 and current passage acquiring layer 51 can be prevented from being diffused into each other. Thus, the pn junction between the p-type base region 22 and the current passage acquiring layer 51 can be made steep. As a result, the impurity concentration profile of the p-type base region 22 can be set closer to the BOX shape.
- FIG. 23 is a cross-sectional view schematically showing the semiconductor device according to the third embodiment.
- at least part of a boundary portion between an n ⁇ -type drain region 21 and a p-type base region 22 can be made deeper than the bottom portion of a trench 24 and the width (that is, X1) of a portion of the n ⁇ -type drain region 21 which is formed in contact with and faces at least the bottom portion of the trench 24 can be made smaller than the width of the trench 24 .
- the facing area between a gate electrode 26 and the n ⁇ -type drain region 21 used as a drain can be reduced. Therefore, the feedback capacitance between the gate and drain can be reduced.
- an n ⁇ -type drain region 21 , p-type base region 22 and insulating film 42 are formed on the surface of an n + -type semiconductor substrate 20 by the same steps as those shown in FIGS. 14 and 15 .
- a p-type impurity such as boron (B), for example, is doped into a deep region of the n ⁇ -type drain region 21 by the ion-implantation method, for example.
- ion-implantation into a deeper portion can be performed by selectively setting the acceleration voltage at a preset value.
- a p-type base region 22 whose impurity concentration profile is set closer to the BOX shape is formed by performing the heat treatment process at high temperatures (for example, 1000° C. or more) to activate the doped ions.
- a thick insulating film 42 (mask member) used to form a trench is formed on the oxide film 41 by the thermal oxidation method, for example.
- photoresist is coated on the oxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on the oxide film 42 .
- the photoresist film is removed. Further, as shown in FIG. 24 , for example, the trench 24 is formed by use of the RIE method with the oxide film 42 used as a mask.
- an insulating film 25 is formed in the internal portion of the trench 24 by the thermal oxidation method. Further, an n-type impurity such as phosphorus (P) or arsenic (As) is doped into a portion of the n ⁇ -type drain region 21 which is formed in contact with the bottom portion of the trench 24 by the ion-implantation method, for example, so as to form an n-type semiconductor layer 27 .
- an n-type impurity such as phosphorus (P) or arsenic (As) is doped into a portion of the n ⁇ -type drain region 21 which is formed in contact with the bottom portion of the trench 24 by the ion-implantation method, for example, so as to form an n-type semiconductor layer 27 .
- at least the width of the trench 24 is made larger than X1. It is desirable to use phosphorus (P) as the n-type impurity used in the step of forming the n-type semiconductor layer 27 .
- the semiconductor device shown in FIG. 23 is manufactured by the same steps as those shown in FIGS. 11 to 13 .
- phosphorus (P) can be diffused to a large extent in the depth direction of the trench in the thermal oxidation step and is diffused into the insulating film 25 , a region sandwiched between portions of the p-type base region 22 can be freely adjusted by the time and temperature of the thermal diffusion process. Therefore, the n-type semiconductor layer 27 can be easily formed so as to set at least the width of the trench 24 larger than X1.
- FIG. 25 is a cross-sectional view schematically showing the semiconductor device according to the fourth embodiment of this invention.
- the surface of a gate electrode 26 is set higher than the surface of a trench 24 .
- a low-resistance layer 55 is formed on part of the side surface and the upper surface of the gate electrode 26 .
- a metal layer, silicide layer or the like is used, for example. It is also possible to form the low-resistance layer 55 on the surface of an n + -type source region 23 or p + -type semiconductor layer 30 .
- the surface of the gate electrode 26 is set higher than the surface of the trench 24 , the volume of the gate electrode 26 increases. Therefore, the gate resistance of the gate electrode 26 can be lowered. Further, since a desired interval can be attained between the low-resistance layer 55 and the n + -type source region 23 and p + -type semiconductor layer 30 on the semiconductor surface, sufficient insulation therebetween can be attained.
- Y2 is maintained, that is, the channel length is kept unchanged.
- the gate resistance can be reduced while the ON resistance is maintained.
- the surface of the gate electrode 26 is set higher than the surface of the trench 24 , the chip size in the X2 direction, that is, in the gate width direction of the gate electrode 26 can be reduced.
- the switching characteristic can be enhanced by lowering the gate resistance. Therefore, when the semiconductor device shown in FIG. 25 is incorporated into a system such as a power supply, for example, the reliability of the whole system can be greatly enhanced due to enhancement of the switching characteristic of each semiconductor device. Thus, it is important to reduce the gate resistance.
- the gate resistance can be further reduced. Even when the low-resistance layer 55 is formed on the surface of the n + -type source region 23 or p + -type semiconductor layer 30 , the same effect can be attained.
- an n ⁇ -type drain region 21 , trench 24 , insulating films 25 , 41 and n-type semiconductor layer 27 are formed on the main surface of an n + -type semiconductor substrate by the same steps as the steps shown in FIGS. 7 to 9 .
- a gate electrode material 43 is deposited and formed by the CVD method. Further, for example, an anisotropic etching process is performed by the RIE method with a photoresist film 57 used as a mask to etch the gate electrode material 43 and form a gate electrode 26 so that the surface of the gate electrode 26 can be set higher than the surface of the trench 24 .
- an n + -type source region 23 and p + -type semiconductor layer 30 are formed by use of the same step as the step shown in FIG. 12 . It is possible to form the n + -type source region 23 before the trench 24 is formed.
- an oxide film is formed on the entire surface and a side wall is formed on the side surface of polysilicon which projects from the silicon surface by subjecting the oxide film to the anisotropic etching process by the RIE method.
- a Ti film (not shown) is formed on the entire surface.
- the Ti film is subjected to the high-temperature process of temperatures higher than 850° C. to form a low-resistance layer 55 such as a TiSi 2 film by the wet process. It is known that the TiSi 2 film is aggregated to raise the resistivity thereof if the high-temperature process of temperatures higher than 850° C. is performed in the above step after the low-resistance layer 55 is formed.
- the step of lowering the resistance of the gate electrode material 26 is performed after the n + -type source region 23 and p-type semiconductor layer 30 are formed. That is, the heating process is performed after a metal film (Ti film) is deposited on the gate electrode 26 by a salicide step, for example. Thus, the low-resistance layer 55 is formed by the above step.
- an insulating film 24 which provides insulation between the gate electrode material 26 and low-resistance layer 55 and the n + -type source region 23 and p-type semiconductor layer 30 is formed.
- the semiconductor device shown in FIG. 25 is manufactured by performing a step of removing the insulating film 24 on the p + -type semiconductor layer 30 and at least part of the n + -type source region 23 by an anisotropic etching process or isotropic etching process and forming a source electrode 29 .
- n + -type source region 23 and p-type semiconductor layer 30 It is also possible to remove the insulating film 25 on the surface of the p-type base region 22 after the step of forming the gate electrode 26 , form the n + -type source region 23 and p-type semiconductor layer 30 and perform the salicide step.
- a silicide layer can be simultaneously formed on the surfaces of the p-type semiconductor layer 30 and at least part of the n + -type source region 23 . Therefore, the manufacturing cost can be lowered.
- a polysilicon layer can be formed at substantially the same height as a mask material directly on the trench by performing an etching process after the polysilicon layer is deposited with the insulating film 41 or 42 shown in FIGS. 7 to 9 left behind to attain the semiconductor device shown in FIG. 25 .
- the step is effective when the semiconductor device is miniaturized without causing the positional deviation in the right and left directions with respect to the trench in comparison with the step in which the resist is used and the merit of a reduction in the number of steps can be attained.
- a semiconductor device according to a fifth embodiment of this invention is explained with reference to FIG. 28 .
- FIG. 28 is a cross-sectional view showing the semiconductor device according to the fifth embodiment of this invention.
- a trench 24 is formed to extend from the surface of an n + -type source region 23 to an n ⁇ -type drain region 21 through the n + -type source region 23 , p-type base region 22 and n-type semiconductor layer 27 .
- the trench 24 is formed to penetrate the n + -type source region 23 and p-type base region 22 .
- the bottom portion of the trench 24 is formed to be deeper than the deepest bottom portion of the p-type base region 22 .
- the n-type semiconductor layer 27 is formed between the p-type base region 22 and the n ⁇ -type drain region 21 and divided into two portions which sandwich the trench 24 .
- the two portions of the n-type semiconductor layer 27 are formed in contact with the p-type base region 22 to sandwich the trench 24 .
- the n-type semiconductor layer 27 is formed with the impurity concentration higher than that of the n ⁇ -type drain region 21 .
- the ON resistance can be further reduced. Further, by using the n-type semiconductor layer 27 with the above structure, the channel length can be made smaller. As a result, the switching characteristic can be enhanced.
- the film thickness of an insulating film formed at least on the bottom portion of the trench 24 can be made larger than that of an insulating film 25 formed on the side wall of the trench 24 . Therefore, the high withstand voltage can be maintained even if the trench 24 is formed deep.
- an n ⁇ -type drain region 21 , trench 24 , insulating film 25 and n-type semiconductor layer 27 are formed on the main surface of an n + -type semiconductor substrate 20 by the same steps as those shown in FIGS. 7 to 9 .
- the etching process is performed by the RIE method so as to elongate the trench 24 so that the trench 24 can penetrate the n-type semiconductor layer 27 and reach the deep portion of the n ⁇ -type drain region 21 .
- the film thickness of the insulating film on the side wall of the elongated trench 24 and the film thickness of the insulating film 25 on the bottom portion thereof are made larger by use of the thermal oxidation method, for example.
- the semiconductor device shown in FIG. 29 is manufactured by the same steps as those shown in FIGS. 10 to 13 .
- the insulating film 25 such as an SiN film is used to form the trench 24 before it is elongated, then the trench is formed deeper with the insulating film 25 left behind only on the side wall thereof and, after this, an insulating film with larger film thickness is formed on the bottom portion of the trench 24 which has been elongated.
- the dielectric breakdown strength can be enhanced and the high withstand voltage can be maintained even if the trench is formed deep.
- the p-type base region 22 is formed after the n-type semiconductor layer 27 is formed. Therefore, the two portions of the n-type semiconductor layer 27 which are formed to sandwich the trench 24 can be prevented from being diffused into the n ⁇ -type drain region 21 in the step of forming the p-type base region 22 .
- the first conductivity type is set to n and the second conductivity type is set to p.
- the same effect as that of the embodiments of this invention can be attained even if the first conductivity type is set to p and the second conductivity type is set to n.
- the n + -type source region 23 is formed to always lie adjacent to the trench 24 with the insulating film 25 disposed therebetween is shown.
- the n + -type source region 23 and p + -type layer 30 can be arranged to cross a direction in which the trench 24 extends at right angles and the n + -type source regions 23 and p + -type layers 30 can be alternately arranged in the plane layout structure.
- the vertical MOSFET is used as one example.
- this invention can easily be applied to another semiconductor device such as an IGBT.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A vertical MOSFET includes a base region formed on a drain region and a source region formed in the base region. A trench is formed to extend from the surface of the source region and penetrate the source region and has depth to reach a portion near the drain region. A gate insulating film is formed on the side walls and bottom portion of the trench and the gate electrode is formed in the trench. The impurity concentration profile of the base region has a first peak in a portion near the interface between the source region and the base region and a second peak which is formed in a portion near the interface between the base region and the drain region and is lower than the first peak. The threshold voltage is determined based on the first peak and the dose amount is determined based on the second peak.
Description
- This application is a divisional of U.S. patent application Ser. No. 10/682,111, filed Oct. 10, 2003, and is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2003-205983, filed Aug. 5, 2003. The entire contents of these applications are incorporated herein by reference.
- 1. Field of the Invention
- This invention relates to a semiconductor device and a manufacturing method thereof and is applied, for example, to a vertical MOSFET or the like having a trench gate structure.
- 2. Description of the Related Art
- A trench gate structure configured by forming trenches (grooves) in the main surface of a semiconductor substrate and forming gate electrodes by the use of the trenches is applied to a semiconductor device such as an insulated gate bipolar transistor (IGBT) or vertical metal oxide semiconductor field effect transistor (vertical MOSFET), for example. It is mainly used for a power supply (for example, refer to Jpn. Pat. Appln. KOKAI Publication No. 2000-164869) or the like.
- The above vertical MOSFET having a trench gate structure has a grater current capacity and lower ON resistance in comparison with the conventional double metal oxide semiconductor (DMOS) transistor and the cost thereof can be expected to be lowered due to chip shrink. Further, since a withstand voltage of approximately several tens of volts to several hundreds of volts can be attained, it can be widely used for a switching power supply of a mobile terminal, personal computer or the like.
- However, for example, a power supply system which supplies electric power is desired to perform high-speed and highly efficient operation with an increase in the operation speed of a central processing unit (CPU) of the personal computer or the like. Therefore, in the vertical MOSFET used in the output stage of a DC/DC converter power supply circuit, it becomes particularly important to enhance the switching characteristic thereof with an increase in the operation speed.
- In order to enhance the switching characteristic, particularly, it is necessary to reduce the ON resistance and the feedback capacitance between the gate and drain. For example, in an element having a low withstand voltage of 100 V or less, since the proportion of the channel resistance to the ON resistance of the element becomes higher, the ON-resistance tends to become more important.
- Next, a conventional semiconductor device is explained by taking the vertical MOSFET as an example.
FIG. 30 is a cross-sectional view showing the main portion of a conventional vertical MOSFET. As shown inFIG. 30 , atrench 14 is formed deep so that the bottom portion thereof will be formed in an n−-type drain region 11. Agate electrode 15 is filled in the internal portion of thetrench 14. Therefore, the length of a channel formed between an n+-type source region 13 and the n−-type drain region 11 is increased and the ON resistance becomes larger. Further, since the area of a portion of the n−-type drain region 11 which faces thegate electrode 15 is increased, the feedback capacitance between the gate and drain is increased. As a result, the Millar charging period at the ON/OFF time becomes longer and it cannot be expected to attain a high-speed switching operation. Therefore, in order to realize a semiconductor device in which the switching characteristic is enhanced, it is desired to reduce the ON resistance and the feedback capacitance between the gate and the drain. - A semiconductor device according to one aspect of the invention comprises a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type formed on the first semiconductor layer, a third semiconductor layer of the first conductivity type formed in the second semiconductor layer and electrically isolated from the first semiconductor layer, a trench formed to extend from the surface of the third semiconductor layer and penetrate the third semiconductor layer and having depth to reach at least a portion lying near the first semiconductor layer, a first insulating film formed on side walls and a bottom portion of the trench, a first electrode formed at least partly on the first insulating film in the trench and electrically isolated from the first to third semiconductor layers, and a fourth semiconductor layer of the first conductivity type formed near the trench on an interface between the first and second semiconductor layers and having an impurity concentration higher than that of the first semiconductor layer, wherein a profile of the impurity concentration of the second semiconductor layer has a first peak in a portion near an interface between the third and second semiconductor layers and a second peak which is lower than the first peak and lying in a portion near an interface between the second and fourth semiconductor layers, threshold voltage is determined based on the first peak and a dose amount of the second semiconductor region is determined based on the second peak.
- A method of manufacturing a semiconductor device according to still another aspect of the invention comprises forming a second semiconductor layer of a second conductivity type on a first semiconductor layer of a first conductivity type, forming a third semiconductor layer of the first conductivity type which is electrically isolated from the first semiconductor layer on a surface region of the second semiconductor layer, forming a trench which extends from the surface of the third semiconductor layer, penetrates the third semiconductor layer and has depth to reach at least a portion lying near the first semiconductor layer, forming a first insulating film on side walls and a bottom portion of the trench, forming a fourth semiconductor layer of the first conductivity type near the trench on an interface between the first and second semiconductor layers, the fourth semiconductor layer having an impurity concentration higher than that of the first semiconductor layer, and forming a first electrode at least partly on the first insulating film in the trench, the first electrode being electrically isolated from the first to third semiconductor layers, wherein the forming the second semiconductor layer includes forming a first peak in a portion near an interface between the third and second semiconductor layers to determine threshold voltage, and forming a second peak which is lower than the first peak in a portion near an interface between the second and fourth semiconductor layers to determine a dose amount of the second semiconductor layer.
-
FIG. 1 is a cross-sectional view showing the main portion of a vertical MOSFET, for illustrating a semiconductor device according to a first embodiment of this invention; -
FIG. 2 is a cross-sectional view for illustrating an impurity concentration profile of a p-type base region of the semiconductor device according to the first embodiment of this invention; -
FIG. 3 is a diagram showing an impurity concentration profile along the A-A′ line inFIG. 2 ; -
FIG. 4 is a diagram showing another example of the impurity concentration profile along the A-A′ line inFIG. 2 ; -
FIG. 5 is a diagram schematically showing the characteristics of ON resistance Ron and gate-drain feedback capacitance Qgd with respect to X1/X2 inFIG. 1 ; -
FIG. 6 is a diagram schematically showing the characteristic of ON resistance Ron with respect to Y1 inFIG. 1 ; - FIGS. 7 to 19 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the first embodiment of this invention;
-
FIG. 20 is a cross-sectional view showing a semiconductor device according to a second embodiment of this invention; -
FIGS. 21 and 22 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the second embodiment of this invention; -
FIG. 23 is a cross-sectional view showing a semiconductor device according to a third embodiment of this invention; -
FIG. 24 is a cross-sectional view showing one manufacturing step for forming the semiconductor device according to the third embodiment of this invention; -
FIG. 25 is a cross-sectional view showing a semiconductor device according to a fourth embodiment of this invention; -
FIGS. 26 and 27 are cross-sectional views showing manufacturing steps for forming the semiconductor device according to the fourth embodiment of this invention; -
FIG. 28 is a cross-sectional view showing a semiconductor device according to a fifth embodiment of this invention; -
FIG. 29 is a cross-sectional view showing one manufacturing step for forming the semiconductor device according to the fifth embodiment of this invention; and -
FIG. 30 is a cross-sectional view showing a conventional semiconductor device. - There will now be described embodiments of this invention with reference to the accompanying drawings. In the following explanation, common reference symbols are attached to like portions throughout the drawings.
- First, a semiconductor device according to a first embodiment of this invention is explained with reference to FIGS. 1 to 6.
FIG. 1 is a cross-sectional view showing the main portion of a vertical MOSFET, for illustrating the semiconductor device according to the first embodiment of this invention. - As shown in
FIG. 1 , a drain region (a first semiconductor layer of a first conductivity type) 21 formed of an n−-type epitaxial layer (drift layer) is formed on the main surface of an n+-type semiconductor substrate 20. Further, a p-type base region (a second semiconductor layer of a second conductivity type) 22 is formed on the n−-type drain region 21. In addition, n+-type source regions (third semiconductor layers of the first conductivity type) 23 are formed on the p-type base region 22. - A
trench 24 is formed to extend from the surface of thesource region 23 and penetrate thebase region 22 and has depth to reach the epitaxial layer (drain region) 21. Agate insulating film 25 is formed on the side walls and bottom portion of thetrench 24 and agate electrode 26 is formed or filled in thetrench 24 while it is electrically isolated from the respective semiconductor layers (n−-type drain region 21, p-type base region 22, n-type source regions 23) by thegate insulating film 25. Further, an n-type semiconductor layer 27 having an impurity concentration higher than that of the n−-type drain region 21 is formed on boundary portions between thegate insulating film 25, p-type base region 22 and n−-type drain region 21. - At least part of the
insulating film 25 which is formed in contact with the n-type semiconductor layer 27 is formed thicker than the other portion. Further, p+-type semiconductor layers 30 are formed in contact with the n+-type source regions 23 on the p-type base region 22. Adrain electrode 28 is formed on the surface (rear surface) of the n+-type semiconductor substrate 20 which is opposite to the main surface thereof. Further, asource electrode 29 is formed on theinsulating film 25, n+-type source regions 23 and p+-type semiconductor layers 30. The p+-type semiconductor layer 30 and n+-type source region 23 are formed in ohmic-contact with thesource electrode 29. - The impurity concentration profile of part of the p-
type base region 22 which faces thegate electrode 26 with thegate insulating film 25 disposed therebetween has a first peak in a portion near the interface between the n+-type source region 23 and the p-type base region 22 and a second peak having the impurity concentration lower than that of the first peak and lying in a portion near the interface between the p-type base region 22 and the n−-type drain region 21. The threshold voltage of the MOSFET is determined based on the first peak and the dose amount of the p-type base region 22 is determined based on the second peak. The impurity concentration profile of the p-type base region 22 is explained in more detail with reference to FIGS. 2 to 4. -
FIG. 2 is a cross-sectional view showing the main portion of the semiconductor device according to the first embodiment of this invention, for illustrating the impurity concentration profile of the p-type base region 22.FIG. 3 is a diagram showing the impurity concentration profile along the A-A′ line inFIG. 2 . Asolid line 31 inFIG. 3 indicates the impurity concentration profile along the A-A′ line inFIG. 2 andbroken lines 32 indicate the impurity concentration profile in the prior art case shown inFIG. 30 . - As shown by the
solid line 31 inFIG. 3 , peaks are provided in a portion near the interface between the n+-type source region 23 and the p-type base region 22 and in a portion near the interface between the p-type base region 22 and the n-type semiconductor layer 27. The impurity concentration of the p-type base region 22 becomes higher in a deeper portion of the p-type base region 22. In this case, a portion of the high impurity concentration formed in the portion near the interface between the p-type base region 22 and the n-type semiconductor layer 27 is also dealt with as a peak for convenience. For example, the impurity concentration is determined based on the dose amount and acceleration voltage set when boron (B) or the like is doped into the p-type base region 22. In this case, a region having an impurity concentration of 40% or more of the maximum value of the impurity concentration of the p-type base region 22 occupies 60% or more of the p-type base region 22. - Further, since the n-
type semiconductor layer 27 is formed between the p-type base region 22 and the n−-type drain region 21, a steeper pn junction portion is formed between the p-type base region 22 and the n-type semiconductor layer 27. Therefore, a shape similar to a so-called BOX shape in which the impurity concentration profile of the p-type base region 22 is flat in a portion near the maximum value and the pn junction portions of the p-type base region 22 with the n+-type source region 23 and the n-type semiconductor layer 27 are steep can be attained. - In
FIG. 3 , an example in which the profile having the maximum impurity concentration in the portion near the interface between the n+-type source region 23 and the p-type base region 22 is shown. However, it is also possible to attain a profile having the maximum impurity concentration in a portion near the interface between the p-type base region 22 and the n-type semiconductor layer 27. For example, the above profile can be formed by adequately selecting the acceleration voltage and the like set when impurity is doped into the p-type base region 22. - Further, the first peak which determines the threshold voltage of the MOSFET can be positioned near an interface between the n+-
type source region 23 and the p-type base region 22 or an interface between the n-type semiconductor layer 27 and the p-type base region 22. - Thus, a shape similar to the BOX shape can be attained by forming the peak of the impurity concentration of the p-
type base region 22 in a portion near the n-type semiconductor layer 27. Further, by forming the above profile of the impurity concentration of the p-type base region 22, the channel length (the distance between the n+-type source region 23 and the n-type semiconductor layer 27) can be shortened while the integral value of an amount of the p-type impurity doped into the p-type base region 22 is maintained. Therefore, the ON resistance can be reduced and the switching characteristic can be enhanced. - As described above, since the integral value of an amount of the p-type impurity doped into the p-
type base region 22 is maintained, an impurity dose amount which prevents a leakage current from flowing even when reverse bias voltage is applied between the n+-type source region 23 and the n−-type drain region 21 can be acquired. Therefore, high withstand voltage can be attained. Further, since the channel length can be reduced, the ON resistance can be lowered while the high withstand voltage is maintained. As a result, a vertical MOSFET having a high withstand voltage of approximately 300 V, for example, can be provided. - Further, since the impurity concentration profile is approximately set to a BOX shape as shown in
FIG. 3 , occurrence of a variation in the threshold voltage or withstand voltage for each of the vertical MOSFET elements can be prevented. Therefore, a semiconductor device with the high reliability can be provided. - Further, the n-
type semiconductor layer 27 having the impurity concentration higher than that of the n−-type drain region 21 is formed on the boundary portions between thegate insulating film 25, p-type base region 22 and n−-type drain region 21. Therefore, the ON resistance can be reduced and a current path for a current to pass through the channel can be acquired. - Further, the film thickness of a portion of the insulating
film 25 which is formed in contact with the n-type semiconductor layer 27 is made larger than the film thickness of the other portion. Therefore, it can be prevented that the feedback capacitance between thegate electrode 26 and the n−-type drain region 21 becomes large to elongate the switching time. That is, an increase in the feedback capacitance can be suppressed and the switching time can be reduced. The film thickness of the other portion is made smaller than the film thickness of the portion of the insulatingfilm 25 which is formed in contact with the n-type semiconductor layer 27. Therefore, even when gate voltage is applied to thegate electrode 26, there occurs no possibility that the tendency of the channel to be inverted will become weak and the ON resistance will become higher. Thus, the ON resistance and the feedback capacitance between thegate electrode 26 and the n−-type drain region 21 can be reduced and the switching time can be further shortened. - Another example of the impurity concentration along the A-A′ line in
FIG. 2 is explained with reference toFIG. 4 . InFIG. 4 ,broken lines 34 indicate the impurity concentration when impurity is ion-implanted to mainly determine the threshold voltage (Vth) in a shallow layer of the p-type base region 22. Further, a one-dot-dash line 35 indicates the impurity concentration when impurity is ion-implanted to mainly determine the total amount of p-type impurity in a deep layer of the p-type base region 22. In addition, asolid line 36 indicates the impurity concentration obtained by adding together the impurity concentrations indicated by thebroken lines 34 and one-dot-dash line 35. As shown inFIG. 4 , two peaks of the impurity concentration are provided in the p-type base region 22. - By providing the profile as shown in
FIG. 4 , the p-type base region 22 which is more similar to the BOX shape can be formed. Therefore, the ON resistance and the feedback capacitance between the gate and the drain can be further reduced. - In
FIG. 4 , an example in which two peaks of the impurity concentration are provided is shown, but it is of course possible to attain the same effect even when a larger number of peaks are provided. That is, for example, even when a larger number of ion-implantation steps are used, the same effect as described above can be attained if the region can be made more similar to the BOX shape. - Next, it is assumed that the width of a portion of the n−-
type drain region 21 which is formed in contact with the bottom portion of thetrench 24 is set at X1 [μm] and the minimum width (cell pitch width) of an repetition interval of thegate electrodes 26 in the gate width direction is set at X2 [μm]. It is desirable to set X1 and X2 so as to satisfy the relation of 0.05<X1/X2<0.25. This is explained in more detail with reference toFIG. 5 . InFIG. 1 , a single vertical MOSFET is shown, but it is of course possible to arrange a plurality of vertical MOSFETs each of which is the same as the vertical MOSFET shown inFIG. 1 in the gate width direction. -
FIG. 5 is a diagram schematically showing the characteristics of ON resistance Ron and gate-drain feedback capacitance Qgd with respect to X1/X2. Asolid line 37 inFIG. 5 indicates the ON resistance Ron, asolid line 38 indicates the feedback capacitance Qgd between thegate electrode 26 and the n−-type drain region 21. As shown inFIG. 5 , in a range of 0.05<X1/X2<0.25, the values of the ON resistance Ron and gate-drain feedback capacitance Qgd are kept small. Therefore, in the range of 0.05<X1/X2<0.25, the ON resistance and gate-drain feedback capacitance can be reduced. - Further, it is assumed that the depth from the surface of the n+-
type source region 23 to the deepest bottom portion of the p-type base region 22 is set at Y2 [μm] and the depth from the deepest bottom portion of thetrench 24 to the deepest bottom portion of the p-type base region 22 is set at Y1 [μm]. It is desirable to set Y1 and Y2 so as to satisfy the relations of 0<Y1<1.2 [μm] and Y2<3 [μm]. The depth Y1 is explained in more detail with reference toFIG. 6 . -
FIG. 6 is a diagram schematically showing a characteristic of the ON resistance Ron with respect to Y1. Asolid line 39 inFIG. 6 indicates a characteristic of the ON resistance Ron when the impurity concentration of the p-type base region 22 is n1 [/cm2] and asolid line 40 indicates a characteristic of the ON resistance Ron when the impurity concentration of the p-type base region 22 is n2 [/cm2]. In this case, the impurity concentration n2 is higher than the impurity concentration n1 (n2>n1). As shown inFIG. 6 , in the range of 0<Y1<1.2 [μm], the ON resistance Ron is kept low in each of the characteristics shown in a solid line. 39 and 40. Therefore, the ON resistance can be kept low in the range of 0<Y1<1.2 [μm]. Further, even when the depth to the deepest bottom portion of thetrench 24 and the depth to the deepest bottom portion of the p-type base region 22 are substantially the same (Y1≈0), it is of course possible to further reduce the ON resistance. As shown inFIG. 6 , in the range of 0<Y1<1 [μm], it is possible to further reduce the ON resistance. - Since the channel length increases when Y2 increases, the ON resistance increases. Therefore, it is desirable to set Y2 so as to satisfy the relation of Y2<3 [μm].
- As described above, by setting the depths Y1, Y2 to satisfy the relations of 0<Y1<1.2 [μm] and Y2<3 [μm], the ON resistance can be further reduced.
- Next, a manufacturing method of the semiconductor device according to the first embodiment is explained with reference to FIGS. 7 to 14 by using the vertical MOSFET shown in
FIG. 1 as an example. - First, as shown in
FIG. 7 , an n−-type drain region 21 which is used as a drain region is formed on the main surface of an n+-type semiconductor substrate 20 by the epitaxial growth method, for example. Further, anoxide film 41 is formed on the n−-type drain region 21 by a thermal oxidation method, for example. Next, anoxide film 42 is deposited and formed on theoxide film 41 by use of a CVD (Chemical Vapor Deposition) method, for example. The film thickness of theoxide film 41 is formed as thin as 200 to 1500 angstrom and the film thickness of theoxide film 42 is formed as thick as several thousand angstrom. Theoxide film 42 is deposited and formed as a mask member which is used to form a trench in the n−-type drain region 21. - Then, photoresist is coated on the
oxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on theoxide film 42. After this the photoresist film is removed. - Next, as shown in
FIG. 8 , for example, an anisotropic etching process is performed by use of a reactive ion etching (RIE) method, for example, to form atrench 24 which penetrates theoxide film 41 and has preset depth to reach the n−-type drain region 21 while the trench pattern formed on theoxide film 42 is used as a mask. After this, for example, anoxide film 25 is formed in the internal portion of thetrench 24 by the thermal oxidation method. - As the step of forming the
trench 24, it is possible to use a LOCOS (Local Oxidation of Silicon) method, for example. Thetrench 24 can be formed shallow by using the above method. - Next, as shown in
FIG. 9 , for example, an n-type impurity such as phosphorus (P) or arsenic (As) is doped into the n−-type drain region 21 on the bottom portion of thetrench 24 by the ion-implantation method, for example, while theoxide film 42 on which the pattern is formed is used as a mask. By the above step, an n-type semiconductor layer 27 is formed. After this, theoxide film 42 is removed. - After this, as shown in
FIG. 10 , for example, the film thickness of agate insulating film 25 on the bottom portion of thetrench 24 is made thick by use of the thermal oxidation method. Next, agate electrode member 43 used as agate electrode 26 is deposited and formed on the entire surface by the CVD method, for example. Thegate electrode member 43 is formed of polysilicon, for example. - The film thickness of the
oxide film 25 formed on the side surface of thetrench 24 is approximately 400 angstrom or less and the film thickness of the insulatingfilm 25 formed on the bottom portion of thetrench 24 is approximately 500 to 1000 angstrom, for example. Further, theoxide film 25 on the bottom portion of thetrench 24 can be formed by separating the insulating film from the side surface of thetrench 24 after the n-type semiconductor layer 27 is formed and forming a thick oxide film by use of the thermal oxidation method, for example. - Next, as shown in
FIG. 11 , for example, agate electrode material 43 is filled in the trench by a CMP (Chemical Mechanical Polishing) method to form agate electrode 26. For example, thegate electrode 26 can also be formed by an isotropic etching process such as a wet etching process or by an anisotropic process by the RIE method. - After this, a p-type impurity such as boron (B) or the like is doped into the n−-
type drain region 21 by use of the ion-implantation method, for example. In this case, the acceleration voltage is set at an adequately selected level and ion-implantation is performed to form a peak of the impurity concentration in a deep position. Then, by performing the heat treatment at high temperatures (for example, 1000° C. or more) to activate implanted ions, a p-type base region 22 whose impurity concentration profile is made similar to the BOX shape is formed. - As the method for forming the p-
type base region 22 and n-type semiconductor layer 27, a selective epitaxial growth method or the like can be used. - Next, as shown in
FIG. 12 , an n+-type impurity such as phosphorus (P) or arsenic (As) is doped into the surface layer of the p-type base region 22 which is formed in contact with the side surfaces of thetrench 24 to selectively form n+-type source regions 23. Then, a p-type impurity such as boron (B) is doped into the surface layer of the p-type base region which is adjacent to the n+-type source regions 23 to form p+-type semiconductor layers 30. The p-type base region 22 and n+-type source region 23 can be formed before thetrench 24 is formed. - After this, as shown in
FIG. 13 , for example, an insulatingfilm 45 is formed by the thermal oxidation method to electrically isolate thegate electrode 26. Further, for example, an isotropic or anisotropic etching process is performed to remove the insulatingfilm 41 on the n+-type source region 23 and p+-type semiconductor layer 30 and expose a silicon portion which is to be contacted. Next, asource electrode 29 is formed on the n+-type source region 23, p+-type semiconductor layer 30 and insulatingfilm 45. Further, adrain electrode 28 is formed on the other surface (rear surface) of the n+-type semiconductor substrate 20 which is opposite to the main surface thereof. - By the above steps, the vertical MOSFET shown in
FIG. 1 is manufactured. - In the above manufacturing steps, after the n-
type semiconductor layer 27 is formed in a portion in contact with the bottom portion of thetrench 25, impurity is ion-implanted to form an impurity concentration peak in a deeper portion and is thermally diffused to form the p-type base region 22. By the above steps, the n-type semiconductor layer 27 functions as a stopper for the p-type impurity to determine the lower limit of the impurity concentration of the p-type base region 22 in the step of ion-implanting the p-type impurity into the deep portion and in the thermal diffusion step performed after the ion-implanting step. Therefore, the pn junction between the n+-type source region 23 and the n-type semiconductor layer 27 can be made steep. Thus, the impurity concentration profile of the p-type base region 22 can be made closer to the BOX shape. Since thetrench 24 can be formed shallower in order to further make the impurity concentration profile closer to the BOX shape, it becomes easier to set Y1 so as to satisfy the relation of 0<Y1<1.2 [μm]. - The p-
type base region 22 is formed by performing the step of ion-implanting p-type impurity ions only once. Therefore, the number of manufacturing steps can be reduced and the manufacturing cost can be lowered. - Further, the n-
type semiconductor layer 27 can be formed by use of a selective epitaxial growth method. Also, it is desirable to use arsenic (As) as ions to be implanted to form the n-type semiconductor layer 27. By using arsenic, diffusion in the width direction of thetrench 24 can be attained without fail. - Next, a manufacturing method of the semiconductor device having the impurity concentration profile of the p-
type base region 22 as shown inFIG. 4 is explained with reference to FIGS. 14 to 19 by taking the vertical MOSFET shown inFIG. 1 as an example. - First, as shown in
FIG. 14 , an n−-type drain region 21 used as a drain region is formed on the main surface of an n+-type semiconductor substrate 20 by the epitaxial growth method, for example. Further, anoxide film 47 is formed on the n−-type drain region 21 by the thermal oxidation method, for example. - Then, as shown in
FIG. 15 , a p-type semiconductor layer 48 is formed by doping a p-type impurity such as boron (B) into the n−-type drain region 21 by use of the ion-implantation method, for example. In the above step, the p-type impurity is implanted to mainly set the threshold voltage (Vth) to a preset value in a shallow region. Next, anoxide film 49 is deposited and formed on theoxide film 47 by the thermal oxidation method, for example. - After this, photoresist is coated on the
oxide film 49 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on theoxide film 49. Next, as shown inFIG. 16 , for example, an anisotropic etching process is performed by use of the RIE method to form atrench 24 which penetrates theoxide films type semiconductor layer 48 and has preset depth to reach the n−-type drain region 21. After this, for example, anoxide film 25 is formed in the internal portion of thetrench 24 by the thermal oxidation method. - Next, as shown in
FIG. 17 , for example, an n-type semiconductor layer 27 is formed on the bottom portion of thetrench 24 by ion-implanting an n-type impurity such as phosphorus (P), for example, into the n−-type drain region 21 by the ion-implantation method by using the pattern formed on theoxide film 49 as a mask. - Then, as shown in
FIG. 18 , a p-type semiconductor layer 50 is formed by ion-implanting a p-type impurity such as boron (B), for example, to mainly set the integral value of the p-type impurity concentration to a preset value in a region deeper than the p-type semiconductor layer 48. Further, a heat treatment process is performed to activate the implanted ions at high temperatures (for example, 1000° C. or more). As a result, the impurity concentration profile can be made further similar to the BOX shape by the presence of the p-type semiconductor layers 48, 50 and a p-type base region 22 having two impurity concentration peaks is formed. - After this, the
oxide film 49 is removed. Then, as shown inFIG. 19 , for example, a thermal oxidation method is carried out to increase the film thickness of the insulatingfilm 25 on the bottom portion of thetrench 24. Next, agate electrode material 43 is deposited and formed on the entire surface by the CVD method, for example. - After this, the vertical MOSFET shown in
FIG. 1 is manufactured by the same steps as those shown in FIGS. 11 to 13. - In the above manufacturing steps, the impurity concentration profile of the p-type semiconductor layer can be made similar to the BOX shape by the two ion-implantation steps. Therefore, ion-implantation is performed to mainly set the threshold voltage (Vth) to a preset value in a shallow layer in the first ion-implantation step. Then, in the second ion-implantation step, ion-implantation is performed to mainly set the integral value of the impurity concentration to a preset value in a deep layer. As described above, the impurity concentration profile can be set closer to the BOX shape by separately performing the ion-implantation steps. The number of ion-implantation steps is not limited to two and it is of course possible to form the p-
type base region 22 by performing three or more ion-implantation steps. - Further, an n-
type semiconductor layer 27 is formed on the bottom portion of thetrench 24 before the second ion-implantation step. Therefore, the n-type semiconductor layer 27 can be used as a stopper in the second ion-implantation step and the later heat treatment process. Further, the lower limit of the impurity concentration of the p-type base region 22 can be determined and the pn junction between the n+-type source region 23 and the n−-type drain region 21 can be made steep. Therefore, the impurity concentration profile of the p-type base region 22 can be set closer to the BOX shape. The other effect which is the same as that shown in FIGS. 7 to 14 can be attained. - A semiconductor device according to a second embodiment of this invention is explained with reference to
FIG. 20 . In the following explanation of the present embodiment, portions different from those of the first embodiment are explained in more detail and the explanation for the like portions is omitted. -
FIG. 20 is a cross-sectional view showing the semiconductor device according to the second embodiment of this invention. As shown inFIG. 20 , a currentpassage acquiring layer 51 is formed on an n−-type drain region 21. Atrench 24 is formed into the currentpassage acquiring layer 51. The bottom portion of thetrench 24 shown inFIG. 20 is formed shallower than the deepest portion of the currentpassage acquiring layer 51. However, it can be formed to penetrate the currentpassage acquiring layer 51 and extend into the n−-type drain region 21. - The current
passage acquiring layer 51 is used to acquire a passage of a current flowing between an n+-type source region 23 and the n−-type drain region 21 in the p-type base region 22 and reduce the feedback capacitance between the gate and drain. As the currentpassage acquiring layer 51, for example, a layer containing carbon or an n-type layer whose impurity concentration is higher than that of the n−-type drain region 21 can be used. - Further, like the first embodiment, it is desirable to set X1, X2 and Y1 so as to satisfy the relation of 0.05<X1/X2<0.25 and Y2<3 [μm].
- The passage of a current flowing between the n+-
type source region 23 and the n−-type drain region 21 in the p-type base region 22 can be acquired and the feedback capacitance between the gate and drain can be reduced by use of the currentpassage acquiring layer 51. - When the current
passage acquiring layer 51 is formed of an n-type high-impurity concentration layer, the p-type base region 22 in the second embodiment has an impurity concentration profile as shown inFIG. 3 in a portion near the entire interface between the p-type base region 22 and the currentpassage acquiring layer 51. - Further, if the
trench 24 is formed to penetrate the currentpassage acquiring layer 51 and extend into the n−-type drain region 21, the same effect as described above can be attained. - Next, a manufacturing method of the semiconductor device according to the second embodiment is explained with reference to
FIGS. 21 and 22 . - As shown in
FIG. 21 , an n−-type drain region 21 which is used as a drain region is formed on the main surface of an n+-type semiconductor substrate 20 by the epitaxial growth method, for example. Further, a currentpassage acquiring layer 51 is formed on the n−-type drain region 21 by the epitaxial growth method, for example. Next, a p-type base region 22 by the epitaxial growth method, for example, andoxide films passage acquiring layer 51, a layer containing carbon or an n-type semiconductor layer formed by the epitaxial growth method can be used, for example. - Then, photoresist is coated on the
oxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on theoxide film 42. Next, the photoresist film is removed. Further, as shown inFIG. 22 , for example, an anisotropic etching process is performed by use of the RIE method, for example, with theoxide film 42 used as a mask to form atrench 24 which penetrates theoxide film 41 and p-type base region 22 and has preset depth to reach the currentpassage acquiring layer 51. Then, anoxide film 25 is formed in the internal portion of thetrench 24 by the thermal oxidation method, for example. - After this, the semiconductor device shown in
FIG. 20 is manufactured by the same steps as those shown in FIGS. 9 to 13. - In the above manufacturing steps, the current
passage acquiring layer 51 is formed on the n−-type drain region 21 before the p-type base region 22 is formed. Therefore, impurities in the p-type base region 22 and currentpassage acquiring layer 51 can be prevented from being diffused into each other. Thus, the pn junction between the p-type base region 22 and the currentpassage acquiring layer 51 can be made steep. As a result, the impurity concentration profile of the p-type base region 22 can be set closer to the BOX shape. - A semiconductor device according to a third embodiment of this invention is explained with reference to
FIG. 23 .FIG. 23 is a cross-sectional view schematically showing the semiconductor device according to the third embodiment. As shown inFIG. 23 , at least part of a boundary portion between an n−-type drain region 21 and a p-type base region 22 can be made deeper than the bottom portion of atrench 24 and the width (that is, X1) of a portion of the n−-type drain region 21 which is formed in contact with and faces at least the bottom portion of thetrench 24 can be made smaller than the width of thetrench 24. - With the above structure, the facing area between a
gate electrode 26 and the n−-type drain region 21 used as a drain can be reduced. Therefore, the feedback capacitance between the gate and drain can be reduced. - Next, a manufacturing method of the semiconductor device shown in
FIG. 23 is explained with reference toFIG. 24 . First, as shown inFIG. 24 , an n−-type drain region 21, p-type base region 22 and insulatingfilm 42 are formed on the surface of an n+-type semiconductor substrate 20 by the same steps as those shown inFIGS. 14 and 15 . Then, a p-type impurity such as boron (B), for example, is doped into a deep region of the n−-type drain region 21 by the ion-implantation method, for example. In the case of the above step, ion-implantation into a deeper portion can be performed by selectively setting the acceleration voltage at a preset value. After this, a p-type base region 22 whose impurity concentration profile is set closer to the BOX shape is formed by performing the heat treatment process at high temperatures (for example, 1000° C. or more) to activate the doped ions. - Next, a thick insulating film 42 (mask member) used to form a trench is formed on the
oxide film 41 by the thermal oxidation method, for example. Then, photoresist is coated on theoxide film 42 and the thus formed photoresist film is exposed and developed to form a pattern (not shown) which is used to form a trench on theoxide film 42. Next, the photoresist film is removed. Further, as shown inFIG. 24 , for example, thetrench 24 is formed by use of the RIE method with theoxide film 42 used as a mask. - Then, an insulating
film 25 is formed in the internal portion of thetrench 24 by the thermal oxidation method. Further, an n-type impurity such as phosphorus (P) or arsenic (As) is doped into a portion of the n−-type drain region 21 which is formed in contact with the bottom portion of thetrench 24 by the ion-implantation method, for example, so as to form an n-type semiconductor layer 27. In the above step, at least the width of thetrench 24 is made larger than X1. It is desirable to use phosphorus (P) as the n-type impurity used in the step of forming the n-type semiconductor layer 27. - After this, the semiconductor device shown in
FIG. 23 is manufactured by the same steps as those shown in FIGS. 11 to 13. - It is desirable to use phosphorus (P) in the step of forming the n-
type semiconductor layer 27. Since phosphorus (P) can be diffused to a large extent in the depth direction of the trench in the thermal oxidation step and is diffused into the insulatingfilm 25, a region sandwiched between portions of the p-type base region 22 can be freely adjusted by the time and temperature of the thermal diffusion process. Therefore, the n-type semiconductor layer 27 can be easily formed so as to set at least the width of thetrench 24 larger than X1. - Next, a semiconductor device according to a fourth embodiment of this invention is explained with reference to
FIG. 25 .FIG. 25 is a cross-sectional view schematically showing the semiconductor device according to the fourth embodiment of this invention. As shown inFIG. 25 , the surface of agate electrode 26 is set higher than the surface of atrench 24. Further, a low-resistance layer 55 is formed on part of the side surface and the upper surface of thegate electrode 26. As the low-resistance layer 55, a metal layer, silicide layer or the like is used, for example. It is also possible to form the low-resistance layer 55 on the surface of an n+-type source region 23 or p+-type semiconductor layer 30. - As described above, since the surface of the
gate electrode 26 is set higher than the surface of thetrench 24, the volume of thegate electrode 26 increases. Therefore, the gate resistance of thegate electrode 26 can be lowered. Further, since a desired interval can be attained between the low-resistance layer 55 and the n+-type source region 23 and p+-type semiconductor layer 30 on the semiconductor surface, sufficient insulation therebetween can be attained. - On the other hand, Y2 is maintained, that is, the channel length is kept unchanged. As a result, the gate resistance can be reduced while the ON resistance is maintained. Further, since the surface of the
gate electrode 26 is set higher than the surface of thetrench 24, the chip size in the X2 direction, that is, in the gate width direction of thegate electrode 26 can be reduced. - In addition, the switching characteristic can be enhanced by lowering the gate resistance. Therefore, when the semiconductor device shown in
FIG. 25 is incorporated into a system such as a power supply, for example, the reliability of the whole system can be greatly enhanced due to enhancement of the switching characteristic of each semiconductor device. Thus, it is important to reduce the gate resistance. - Since the low-
resistance layer 55 is formed on part of the side surface and the upper surface of thegate electrode 26, the gate resistance can be further reduced. Even when the low-resistance layer 55 is formed on the surface of the n+-type source region 23 or p+-type semiconductor layer 30, the same effect can be attained. - It is of course possible to combine the structure of the
gate electrode 26 or low-resistance layer 55 shown inFIG. 25 with the semiconductor device shown inFIGS. 1, 20 , 23 or the like. - Next, a manufacturing method of the semiconductor device shown in
FIG. 25 is explained with reference to FIGS. 26 to 28. - First, an n−-
type drain region 21,trench 24, insulatingfilms type semiconductor layer 27 are formed on the main surface of an n+-type semiconductor substrate by the same steps as the steps shown in FIGS. 7 to 9. - Next, as shown in
FIG. 26 , for example, agate electrode material 43 is deposited and formed by the CVD method. Further, for example, an anisotropic etching process is performed by the RIE method with aphotoresist film 57 used as a mask to etch thegate electrode material 43 and form agate electrode 26 so that the surface of thegate electrode 26 can be set higher than the surface of thetrench 24. - Then, as shown in
FIG. 27 , an n+-type source region 23 and p+-type semiconductor layer 30 are formed by use of the same step as the step shown inFIG. 12 . It is possible to form the n+-type source region 23 before thetrench 24 is formed. - Next, for example, an oxide film is formed on the entire surface and a side wall is formed on the side surface of polysilicon which projects from the silicon surface by subjecting the oxide film to the anisotropic etching process by the RIE method. After this, for example, a Ti film (not shown) is formed on the entire surface. Further, the Ti film is subjected to the high-temperature process of temperatures higher than 850° C. to form a low-
resistance layer 55 such as a TiSi2 film by the wet process. It is known that the TiSi2 film is aggregated to raise the resistivity thereof if the high-temperature process of temperatures higher than 850° C. is performed in the above step after the low-resistance layer 55 is formed. Therefore, the step of lowering the resistance of thegate electrode material 26 is performed after the n+-type source region 23 and p-type semiconductor layer 30 are formed. That is, the heating process is performed after a metal film (Ti film) is deposited on thegate electrode 26 by a salicide step, for example. Thus, the low-resistance layer 55 is formed by the above step. - After this, an insulating
film 24 which provides insulation between thegate electrode material 26 and low-resistance layer 55 and the n+-type source region 23 and p-type semiconductor layer 30 is formed. Then, the semiconductor device shown inFIG. 25 is manufactured by performing a step of removing the insulatingfilm 24 on the p+-type semiconductor layer 30 and at least part of the n+-type source region 23 by an anisotropic etching process or isotropic etching process and forming asource electrode 29. - It is also possible to remove the insulating
film 25 on the surface of the p-type base region 22 after the step of forming thegate electrode 26, form the n+-type source region 23 and p-type semiconductor layer 30 and perform the salicide step. By the above step, a silicide layer can be simultaneously formed on the surfaces of the p-type semiconductor layer 30 and at least part of the n+-type source region 23. Therefore, the manufacturing cost can be lowered. - Further, a polysilicon layer can be formed at substantially the same height as a mask material directly on the trench by performing an etching process after the polysilicon layer is deposited with the insulating
film FIG. 25 . In this case, the step is effective when the semiconductor device is miniaturized without causing the positional deviation in the right and left directions with respect to the trench in comparison with the step in which the resist is used and the merit of a reduction in the number of steps can be attained. - A semiconductor device according to a fifth embodiment of this invention is explained with reference to
FIG. 28 . -
FIG. 28 is a cross-sectional view showing the semiconductor device according to the fifth embodiment of this invention. As shown inFIG. 28 , atrench 24 is formed to extend from the surface of an n+-type source region 23 to an n−-type drain region 21 through the n+-type source region 23, p-type base region 22 and n-type semiconductor layer 27. Further, thetrench 24 is formed to penetrate the n+-type source region 23 and p-type base region 22. The bottom portion of thetrench 24 is formed to be deeper than the deepest bottom portion of the p-type base region 22. The n-type semiconductor layer 27 is formed between the p-type base region 22 and the n−-type drain region 21 and divided into two portions which sandwich thetrench 24. - Further, the two portions of the n-
type semiconductor layer 27 are formed in contact with the p-type base region 22 to sandwich thetrench 24. The n-type semiconductor layer 27 is formed with the impurity concentration higher than that of the n−-type drain region 21. - By forming the trench with the above structure, the ON resistance can be further reduced. Further, by using the n-
type semiconductor layer 27 with the above structure, the channel length can be made smaller. As a result, the switching characteristic can be enhanced. - The film thickness of an insulating film formed at least on the bottom portion of the
trench 24 can be made larger than that of an insulatingfilm 25 formed on the side wall of thetrench 24. Therefore, the high withstand voltage can be maintained even if thetrench 24 is formed deep. - Next, a manufacturing method of the semiconductor device shown in
FIG. 28 is explained with reference toFIG. 29 . - First, an n−-
type drain region 21,trench 24, insulatingfilm 25 and n-type semiconductor layer 27 are formed on the main surface of an n+-type semiconductor substrate 20 by the same steps as those shown in FIGS. 7 to 9. In this case, it is desirable to use an SiN film or the like deposited and formed by the CVD method, for example, as the insulatingfilm 25. - Next, for example, the etching process is performed by the RIE method so as to elongate the
trench 24 so that thetrench 24 can penetrate the n-type semiconductor layer 27 and reach the deep portion of the n−-type drain region 21. Further, the film thickness of the insulating film on the side wall of theelongated trench 24 and the film thickness of the insulatingfilm 25 on the bottom portion thereof are made larger by use of the thermal oxidation method, for example. - After this, the semiconductor device shown in
FIG. 29 is manufactured by the same steps as those shown in FIGS. 10 to 13. - As described above, the insulating
film 25 such as an SiN film is used to form thetrench 24 before it is elongated, then the trench is formed deeper with the insulatingfilm 25 left behind only on the side wall thereof and, after this, an insulating film with larger film thickness is formed on the bottom portion of thetrench 24 which has been elongated. Thus, it becomes possible to form a thin insulating film on the side wall of thetrench 24 used as a channel portion and a thick insulating film on the bottom portion of theelongated trench 24. Therefore, the dielectric breakdown strength can be enhanced and the high withstand voltage can be maintained even if the trench is formed deep. - The p-
type base region 22 is formed after the n-type semiconductor layer 27 is formed. Therefore, the two portions of the n-type semiconductor layer 27 which are formed to sandwich thetrench 24 can be prevented from being diffused into the n−-type drain region 21 in the step of forming the p-type base region 22. - In the explanation of the above embodiments, the first conductivity type is set to n and the second conductivity type is set to p. However, the same effect as that of the embodiments of this invention can be attained even if the first conductivity type is set to p and the second conductivity type is set to n.
- Only the schematic cross sections of the semiconductor devices explained in the first to fifth embodiments are shown and an example in which the n+-
type source region 23 is formed to always lie adjacent to thetrench 24 with the insulatingfilm 25 disposed therebetween is shown. However, in a semiconductor device having the same cross section, for example, the n+-type source region 23 and p+-type layer 30 can be arranged to cross a direction in which thetrench 24 extends at right angles and the n+-type source regions 23 and p+-type layers 30 can be alternately arranged in the plane layout structure. - In explaining this invention, the vertical MOSFET is used as one example. However, this invention can easily be applied to another semiconductor device such as an IGBT.
- Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims (19)
1. A method of manufacturing a semiconductor device comprising:
forming a second semiconductor layer of a second conductivity type on a first semiconductor layer of a first conductivity type;
forming a trench which extends from the surface of the second semiconductor layer, penetrates the second semiconductor layer and has depth to reach at least a portion lying near the first semiconductor layer;
forming an insulating film on side walls and a bottom portion of the trench;
forming a third semiconductor layer of the first conductivity type in the first semiconductor layer near the bottom of the trench, the third semiconductor layer having an impurity concentration higher than that of the first semiconductor layer;
forming a fourth semiconductor layer of the second conductivity type by ion-implantating using the third semiconductor layer as a stopper in a region deeper than the second semiconductor layer; and
forming a gate electrode at least partly on the insulating film in the trench.
2. The method of manufacturing a semiconductor device according to claim 1 , wherein the forming the second semiconductor layer includes forming a first peak by performing a first ion-implantation process, and the forming the fourth semiconductor layer includes forming a second peak by selecting acceleration voltage higher than that used in the first ion-implantation process and performing a second ion-implantation process.
3. The method of manufacturing a semiconductor device according to claim 1 , wherein the second and the fourth semiconductor layers are formed as a base layer.
4. The method of manufacturing a semiconductor device according to claim 2 , wherein the first peak and the second peak are formed along and directly face a side surface of the trench.
5. The method of manufacturing a semiconductor device according to claim 2 , further comprising forming a source region in the second semiconductor layer, and the first peak is formed in a portion near an interface between the source region and second semiconductor layer, and the second peak is formed in a portion near an interface between the third and the fourth semiconductor layers.
6. The method of manufacturing a semiconductor device according to claim 5 , wherein the first peak determines a threshold voltage, and the second peak determines a dose amount of the impurities.
7. The method of manufacturing a semiconductor device according to claim 2 , wherein the second peak is lower than the first peak.
8. The method of manufacturing a semiconductor device according to claim 1 , further comprising increasing a film thickness of the insulating film on the bottom portion of the trench, after forming the fourth semiconductor layer.
9. The method of manufacturing a semiconductor device according to claim 1 , wherein the forming a source region is performed before forming the trench.
10. The method of manufacturing a semiconductor device according to claim 1 , wherein the forming a source region is performed after forming the trench.
11. The method of manufacturing a semiconductor device according to claim 9 , further comprising forming a fifth semiconductor layer of the second conductivity type in the second semiconductor layer which is adjacent to the source region, after forming the source region.
12. The method of manufacturing a semiconductor device according to claim 10 , further comprising forming a fifth semiconductor layer of the second conductivity type in the second semiconductor layer which is adjacent to the source region, after forming the source region.
13. The method of manufacturing a semiconductor device according to claim 1 , wherein forming the fourth semiconductor layer includes a thermal diffusion after the ion-implanting.
14. A method of manufacturing a semiconductor device comprising: forming a first semiconductor layer of a first conductivity type;
forming a first part of a base layer of a second conductivity type in the first semiconductor layer;
forming a trench in the first and the second semiconductor layers;
forming an insulating film on side walls and a bottom portion of the trench;
forming a second semiconductor layer of the first conductivity type in the first semiconductor layer near the bottom of the trench, the second semiconductor layer having an impurity concentration higher than that of the first semiconductor layer;
forming a second part of the base layer of the second conductivity type in the first semiconductor layer using the second semiconductor layer as a stopper in a region deeper than the first part of the base layer; and
forming a gate electrode at least partly on the insulating film in the trench,
wherein the base layer is formed by performing ion-implantation a plurality of times before and after forming the second semiconductor layer.
15. The method of manufacturing a semiconductor device according to claim 14 , further comprising forming a third semiconductor layer of the first conductivity type in the first part of the base layer, before forming the trench.
16. The method of manufacturing a semiconductor device according to claim 14 , further comprising forming a source region in the first part of the base layer, after forming the second part of the base layer.
17. The method of manufacturing a semiconductor device according to claim 15 , further comprising forming a fourth semiconductor layer of the second conductivity type in the first part of the base layer which is adjacent to the source region, after forming the source region.
18. The method of manufacturing a semiconductor device according to claim 16 , further comprising forming a fourth semiconductor layer of the second conductivity type in the first part of the base layer which is adjacent to the source region, after forming the source region.
19. The method of manufacturing a semiconductor device according to claim 14 , wherein the forming the first and the second parts of the base layer includes a thermal diffusion.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/362,150 US20060138535A1 (en) | 2003-08-05 | 2006-02-27 | Semiconductor device having trench gate structure and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003205983A JP3954541B2 (en) | 2003-08-05 | 2003-08-05 | Semiconductor device and manufacturing method thereof |
JP2003-205983 | 2003-08-05 | ||
US10/682,111 US7061047B2 (en) | 2003-08-05 | 2003-10-10 | Semiconductor device having trench gate structure and manufacturing method thereof |
US11/362,150 US20060138535A1 (en) | 2003-08-05 | 2006-02-27 | Semiconductor device having trench gate structure and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/682,111 Division US7061047B2 (en) | 2003-08-05 | 2003-10-10 | Semiconductor device having trench gate structure and manufacturing method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060138535A1 true US20060138535A1 (en) | 2006-06-29 |
Family
ID=34113691
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/682,111 Expired - Lifetime US7061047B2 (en) | 2003-08-05 | 2003-10-10 | Semiconductor device having trench gate structure and manufacturing method thereof |
US11/362,150 Abandoned US20060138535A1 (en) | 2003-08-05 | 2006-02-27 | Semiconductor device having trench gate structure and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/682,111 Expired - Lifetime US7061047B2 (en) | 2003-08-05 | 2003-10-10 | Semiconductor device having trench gate structure and manufacturing method thereof |
Country Status (3)
Country | Link |
---|---|
US (2) | US7061047B2 (en) |
JP (1) | JP3954541B2 (en) |
CN (2) | CN1327524C (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060244053A1 (en) * | 2005-04-28 | 2006-11-02 | Denso Corporation | Trench gate type semiconductor device |
US20090283797A1 (en) * | 2008-05-13 | 2009-11-19 | Mitsubishi Electric Corporation | Semiconductor device |
US20090283798A1 (en) * | 2007-06-20 | 2009-11-19 | Denso Corporation | Semiconductor device and manufacturing method thereof |
KR101142104B1 (en) | 2006-02-23 | 2012-05-03 | 비쉐이-실리코닉스 | Process for forming a short channel trench mosfet and device |
US8426275B2 (en) * | 2009-01-09 | 2013-04-23 | Niko Semiconductor Co., Ltd. | Fabrication method of trenched power MOSFET |
US20190198633A1 (en) * | 2017-12-22 | 2019-06-27 | Vanguard International Semiconductor Corporation | Semiconductor structure and method for forming the same |
Families Citing this family (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7166890B2 (en) | 2003-10-21 | 2007-01-23 | Srikant Sridevan | Superjunction device with improved ruggedness |
US7015086B2 (en) * | 2004-02-05 | 2006-03-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a shallow trench-deep trench isolation region for a BiCMOS/CMOS technology |
TWI256676B (en) * | 2004-03-26 | 2006-06-11 | Siliconix Inc | Termination for trench MIS device having implanted drain-drift region |
US7045857B2 (en) * | 2004-03-26 | 2006-05-16 | Siliconix Incorporated | Termination for trench MIS device having implanted drain-drift region |
JP2006114834A (en) * | 2004-10-18 | 2006-04-27 | Toshiba Corp | Semiconductor device |
JP4899405B2 (en) * | 2004-11-08 | 2012-03-21 | 株式会社デンソー | Silicon carbide semiconductor device and manufacturing method thereof |
US20060163650A1 (en) * | 2005-01-27 | 2006-07-27 | Ling Ma | Power semiconductor device with endless gate trenches |
DE102005009000B4 (en) * | 2005-02-28 | 2009-04-02 | Infineon Technologies Austria Ag | Trench structural type vertical semiconductor device and manufacturing method |
US7423317B2 (en) * | 2005-07-27 | 2008-09-09 | International Rectifier Corporation | Split electrode gate trench power device |
JP5089191B2 (en) | 2007-02-16 | 2012-12-05 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
JP4564514B2 (en) * | 2007-05-18 | 2010-10-20 | 株式会社東芝 | Semiconductor device |
US20090085107A1 (en) * | 2007-09-28 | 2009-04-02 | Force-Mos Technology Corp. | Trench MOSFET with thick bottom oxide tub |
EP4156302A1 (en) * | 2008-05-20 | 2023-03-29 | Rohm Co., Ltd. | Semiconductor device |
US20090315104A1 (en) * | 2008-06-20 | 2009-12-24 | Force Mos Technology Co. Ltd. | Trench MOSFET with shallow trench structures |
US20100090274A1 (en) * | 2008-10-10 | 2010-04-15 | Force Mos Technology Co. Ltd. | Trench mosfet with shallow trench contact |
JP5458595B2 (en) * | 2009-02-17 | 2014-04-02 | トヨタ自動車株式会社 | Semiconductor device, switching device, and control method of semiconductor device. |
JP2010219109A (en) * | 2009-03-13 | 2010-09-30 | Sanken Electric Co Ltd | Trench gate type semiconductor device, and method of manufacturing the same |
US20110198689A1 (en) * | 2010-02-17 | 2011-08-18 | Suku Kim | Semiconductor devices containing trench mosfets with superjunctions |
JP5680326B2 (en) * | 2010-04-01 | 2015-03-04 | トヨタ自動車株式会社 | Manufacturing method of semiconductor device |
US8378392B2 (en) * | 2010-04-07 | 2013-02-19 | Force Mos Technology Co., Ltd. | Trench MOSFET with body region having concave-arc shape |
US9653597B2 (en) * | 2010-05-20 | 2017-05-16 | Infineon Technologies Americas Corp. | Method for fabricating a shallow and narrow trench FET and related structures |
US8415729B2 (en) * | 2011-04-07 | 2013-04-09 | Nanya Technology Corp. | Power device with trenched gate structure and method of fabricating the same |
JP5729331B2 (en) | 2011-04-12 | 2015-06-03 | 株式会社デンソー | Semiconductor device manufacturing method and semiconductor device |
JP6006918B2 (en) * | 2011-06-06 | 2016-10-12 | ルネサスエレクトロニクス株式会社 | SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND ELECTRONIC DEVICE |
CN103137690B (en) * | 2011-11-29 | 2016-10-26 | 上海华虹宏力半导体制造有限公司 | A kind of groove-shaped isolated gate FET and manufacture method thereof |
JP2013243179A (en) * | 2012-05-18 | 2013-12-05 | Sumitomo Electric Ind Ltd | Silicon carbide semiconductor device |
JP6111673B2 (en) * | 2012-07-25 | 2017-04-12 | 住友電気工業株式会社 | Silicon carbide semiconductor device |
KR101388706B1 (en) | 2012-08-30 | 2014-04-24 | 삼성전기주식회사 | Power semiconductor device and method of manufacturing the same |
US9245986B2 (en) | 2012-11-29 | 2016-01-26 | Samsung Electro-Mechanics Co., Ltd. | Power semiconductor device and method of manufacturing the same |
CN103872108B (en) * | 2012-12-07 | 2019-01-15 | 中国科学院微电子研究所 | IGBT structure and preparation method thereof |
CN104167436A (en) * | 2013-05-16 | 2014-11-26 | 深圳市力振半导体有限公司 | Semiconductor power device structure |
US20150118810A1 (en) * | 2013-10-24 | 2015-04-30 | Madhur Bobde | Buried field ring field effect transistor (buf-fet) integrated with cells implanted with hole supply path |
US20150162411A1 (en) * | 2013-12-10 | 2015-06-11 | Infineon Technologies Ag | Method of manufacturing a semiconductor structure and semiconductor structure |
CN104752207B (en) * | 2013-12-27 | 2018-04-27 | 中芯国际集成电路制造(上海)有限公司 | The manufacture method of Trench MOS devices |
JP6514567B2 (en) * | 2015-05-15 | 2019-05-15 | ルネサスエレクトロニクス株式会社 | Semiconductor device and method of manufacturing the same |
JP6660611B2 (en) * | 2016-01-15 | 2020-03-11 | ローム株式会社 | Semiconductor device and method of manufacturing semiconductor device |
US20170345905A1 (en) * | 2016-05-24 | 2017-11-30 | Infineon Technologies Ag | Wide-Bandgap Semiconductor Device with Trench Gate Structures |
CN106449757B (en) * | 2016-09-28 | 2019-07-05 | 中国科学院半导体研究所 | A kind of SiC base trench FET and preparation method thereof |
JP6702556B2 (en) | 2016-10-31 | 2020-06-03 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
JP6820811B2 (en) | 2017-08-08 | 2021-01-27 | 三菱電機株式会社 | Semiconductor devices and power converters |
CN109037337A (en) * | 2018-06-28 | 2018-12-18 | 华为技术有限公司 | A kind of power semiconductor and manufacturing method |
Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4893160A (en) * | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US5021355A (en) * | 1989-05-22 | 1991-06-04 | International Business Machines Corporation | Method of fabricating cross-point lightly-doped drain-source trench transistor |
US5532179A (en) * | 1992-07-24 | 1996-07-02 | Siliconix Incorporated | Method of making a field effect trench transistor having lightly doped epitaxial region on the surface portion thereof |
US5578508A (en) * | 1993-10-28 | 1996-11-26 | Kabushiki Kaisha Toshiba | Vertical power MOSFET and process of fabricating the same |
US5637898A (en) * | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US5674766A (en) * | 1994-12-30 | 1997-10-07 | Siliconix Incorporated | Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer |
US5821583A (en) * | 1996-03-06 | 1998-10-13 | Siliconix Incorporated | Trenched DMOS transistor with lightly doped tub |
US5929481A (en) * | 1996-07-19 | 1999-07-27 | Siliconix Incorporated | High density trench DMOS transistor with trench bottom implant |
US6008520A (en) * | 1994-12-30 | 1999-12-28 | Siliconix Incorporated | Trench MOSFET with heavily doped delta layer to provide low on- resistance |
US6160288A (en) * | 1998-02-20 | 2000-12-12 | Nec Corporation | Vertical type misfet having improved pressure resistance |
US6262453B1 (en) * | 1998-04-24 | 2001-07-17 | Magepower Semiconductor Corp. | Double gate-oxide for reducing gate-drain capacitance in trenched DMOS with high-dopant concentration buried-region under trenched gate |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
US6342709B1 (en) * | 1997-12-10 | 2002-01-29 | The Kansai Electric Power Co., Inc. | Insulated gate semiconductor device |
US6423618B1 (en) * | 1999-10-01 | 2002-07-23 | Analog And Power Electronics Corp. | Method of manufacturing trench gate structure |
US20030006454A1 (en) * | 2001-07-03 | 2003-01-09 | Siliconix, Inc. | Trench MOSFET having implanted drain-drift region and process for manufacturing the same |
US20030032248A1 (en) * | 2001-08-10 | 2003-02-13 | Christiana Yue | Method of fabricating trench MIS device with graduated gate oxide layer |
US6657254B2 (en) * | 2001-11-21 | 2003-12-02 | General Semiconductor, Inc. | Trench MOSFET device with improved on-resistance |
US20030235959A1 (en) * | 2002-06-25 | 2003-12-25 | Siliconix Incorporated | Self-aligned differential oxidation in trenches by ion implantation |
US6709930B2 (en) * | 2002-06-21 | 2004-03-23 | Siliconix Incorporated | Thicker oxide formation at the trench bottom by selective oxide deposition |
US20040070028A1 (en) * | 2002-10-15 | 2004-04-15 | Semiconductor Components Industries, Llc | Method of forming a low resistance semiconductor device and structure therefor |
US6781200B2 (en) * | 2002-01-31 | 2004-08-24 | Mitsubishi Denki Kabushiki Kaisha | Insulated gate semiconductor device for realizing low gate capacity and a low short-circuit current |
US6787848B2 (en) * | 2001-06-29 | 2004-09-07 | Kabushiki Kaisha Toshiba | Vertical type power mosfet having trenched gate structure |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3915180B2 (en) | 1997-07-03 | 2007-05-16 | 富士電機デバイステクノロジー株式会社 | Trench type MOS semiconductor device and manufacturing method thereof |
US6084264A (en) | 1998-11-25 | 2000-07-04 | Siliconix Incorporated | Trench MOSFET having improved breakdown and on-resistance characteristics |
JP2000269487A (en) | 1999-03-15 | 2000-09-29 | Toshiba Corp | Semiconductor device and its manufacture |
-
2003
- 2003-08-05 JP JP2003205983A patent/JP3954541B2/en not_active Expired - Fee Related
- 2003-10-10 US US10/682,111 patent/US7061047B2/en not_active Expired - Lifetime
-
2004
- 2004-08-04 CN CNB2004100559977A patent/CN1327524C/en not_active Expired - Fee Related
- 2004-08-04 CN CNA2007101121944A patent/CN101093856A/en active Pending
-
2006
- 2006-02-27 US US11/362,150 patent/US20060138535A1/en not_active Abandoned
Patent Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4893160A (en) * | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US5021355A (en) * | 1989-05-22 | 1991-06-04 | International Business Machines Corporation | Method of fabricating cross-point lightly-doped drain-source trench transistor |
US5532179A (en) * | 1992-07-24 | 1996-07-02 | Siliconix Incorporated | Method of making a field effect trench transistor having lightly doped epitaxial region on the surface portion thereof |
US5578508A (en) * | 1993-10-28 | 1996-11-26 | Kabushiki Kaisha Toshiba | Vertical power MOSFET and process of fabricating the same |
US5674766A (en) * | 1994-12-30 | 1997-10-07 | Siliconix Incorporated | Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer |
US6008520A (en) * | 1994-12-30 | 1999-12-28 | Siliconix Incorporated | Trench MOSFET with heavily doped delta layer to provide low on- resistance |
US5637898A (en) * | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US5821583A (en) * | 1996-03-06 | 1998-10-13 | Siliconix Incorporated | Trenched DMOS transistor with lightly doped tub |
US5929481A (en) * | 1996-07-19 | 1999-07-27 | Siliconix Incorporated | High density trench DMOS transistor with trench bottom implant |
US6342709B1 (en) * | 1997-12-10 | 2002-01-29 | The Kansai Electric Power Co., Inc. | Insulated gate semiconductor device |
US6160288A (en) * | 1998-02-20 | 2000-12-12 | Nec Corporation | Vertical type misfet having improved pressure resistance |
US6262453B1 (en) * | 1998-04-24 | 2001-07-17 | Magepower Semiconductor Corp. | Double gate-oxide for reducing gate-drain capacitance in trenched DMOS with high-dopant concentration buried-region under trenched gate |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
US6423618B1 (en) * | 1999-10-01 | 2002-07-23 | Analog And Power Electronics Corp. | Method of manufacturing trench gate structure |
US6787848B2 (en) * | 2001-06-29 | 2004-09-07 | Kabushiki Kaisha Toshiba | Vertical type power mosfet having trenched gate structure |
US20030006454A1 (en) * | 2001-07-03 | 2003-01-09 | Siliconix, Inc. | Trench MOSFET having implanted drain-drift region and process for manufacturing the same |
US6600193B2 (en) * | 2001-07-03 | 2003-07-29 | Siliconix Incorporated | Trench MOSFET having implanted drain-drift region |
US20030032248A1 (en) * | 2001-08-10 | 2003-02-13 | Christiana Yue | Method of fabricating trench MIS device with graduated gate oxide layer |
US6657254B2 (en) * | 2001-11-21 | 2003-12-02 | General Semiconductor, Inc. | Trench MOSFET device with improved on-resistance |
US6781200B2 (en) * | 2002-01-31 | 2004-08-24 | Mitsubishi Denki Kabushiki Kaisha | Insulated gate semiconductor device for realizing low gate capacity and a low short-circuit current |
US6709930B2 (en) * | 2002-06-21 | 2004-03-23 | Siliconix Incorporated | Thicker oxide formation at the trench bottom by selective oxide deposition |
US20030235959A1 (en) * | 2002-06-25 | 2003-12-25 | Siliconix Incorporated | Self-aligned differential oxidation in trenches by ion implantation |
US20040070028A1 (en) * | 2002-10-15 | 2004-04-15 | Semiconductor Components Industries, Llc | Method of forming a low resistance semiconductor device and structure therefor |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060244053A1 (en) * | 2005-04-28 | 2006-11-02 | Denso Corporation | Trench gate type semiconductor device |
US7667269B2 (en) | 2005-04-28 | 2010-02-23 | Denso Corporation | Trench gate type semiconductor device |
KR101142104B1 (en) | 2006-02-23 | 2012-05-03 | 비쉐이-실리코닉스 | Process for forming a short channel trench mosfet and device |
US20090283798A1 (en) * | 2007-06-20 | 2009-11-19 | Denso Corporation | Semiconductor device and manufacturing method thereof |
US7999314B2 (en) | 2007-06-20 | 2011-08-16 | Denso Corporation | Semiconductor device and manufacturing method thereof |
US9099387B2 (en) | 2007-06-20 | 2015-08-04 | Denso Corporation | Semiconductor device |
US20090283797A1 (en) * | 2008-05-13 | 2009-11-19 | Mitsubishi Electric Corporation | Semiconductor device |
US8178947B2 (en) * | 2008-05-13 | 2012-05-15 | Mitsubishi Electric Corporation | Semiconductor device |
US8426275B2 (en) * | 2009-01-09 | 2013-04-23 | Niko Semiconductor Co., Ltd. | Fabrication method of trenched power MOSFET |
US20190198633A1 (en) * | 2017-12-22 | 2019-06-27 | Vanguard International Semiconductor Corporation | Semiconductor structure and method for forming the same |
Also Published As
Publication number | Publication date |
---|---|
CN1581486A (en) | 2005-02-16 |
JP3954541B2 (en) | 2007-08-08 |
US7061047B2 (en) | 2006-06-13 |
JP2005056912A (en) | 2005-03-03 |
US20050029586A1 (en) | 2005-02-10 |
CN1327524C (en) | 2007-07-18 |
CN101093856A (en) | 2007-12-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7061047B2 (en) | Semiconductor device having trench gate structure and manufacturing method thereof | |
US9842925B2 (en) | Insulated gate semiconductor device having a shield electrode structure and method | |
US10355125B2 (en) | Electrode contact structure for semiconductor device | |
US9466710B2 (en) | Source and body contact structure for trench-DMOS devices using polysilicon | |
TWI500114B (en) | Semiconductor component and method of manufacture | |
JP3395473B2 (en) | Horizontal trench MISFET and manufacturing method thereof | |
US8907394B2 (en) | Insulated gate semiconductor device having shield electrode structure | |
JP3742400B2 (en) | Semiconductor device and manufacturing method thereof | |
US8198154B2 (en) | Method of forming bottom-drain LDMOS power MOSFET structure having a top drain strap | |
US20090108343A1 (en) | Semiconductor component and method of manufacture | |
US20120094457A1 (en) | Sti-aligned ldmos drift implant to enhance manufacturability while optimizing rdson and safe operating area | |
US7851312B2 (en) | Semiconductor component and method of manufacture | |
US8207037B2 (en) | Method for manufacturing a semiconductor component that includes a field plate | |
US8471331B2 (en) | Method of making an insulated gate semiconductor device with source-substrate connection and structure | |
JP2010505270A (en) | Power MOSFET with recessed field plate | |
US9368615B2 (en) | Trench power field effect transistor device and method | |
JP4234586B2 (en) | Output MOSFET with deep injection junction | |
US8921184B2 (en) | Method of making an electrode contact structure and structure therefor | |
JP2850852B2 (en) | Semiconductor device | |
US9190480B2 (en) | Method and contact structure for coupling a doped body region to a trench electrode of a semiconductor device | |
JP2007173878A (en) | Semiconductor device | |
US20220157972A1 (en) | Fin-based laterally-diffused metal-oxide semiconductor field effect transistor | |
JP2022548471A (en) | Laterally diffused metal oxide semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |