US20040219743A1 - Method of forming organic spacers and using organic spacers to form semiconductor device features - Google Patents
Method of forming organic spacers and using organic spacers to form semiconductor device features Download PDFInfo
- Publication number
- US20040219743A1 US20040219743A1 US10/856,609 US85660904A US2004219743A1 US 20040219743 A1 US20040219743 A1 US 20040219743A1 US 85660904 A US85660904 A US 85660904A US 2004219743 A1 US2004219743 A1 US 2004219743A1
- Authority
- US
- United States
- Prior art keywords
- forming
- organic
- spacers
- conductive gate
- areas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 116
- 238000000034 method Methods 0.000 title claims abstract description 107
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 239000011368 organic material Substances 0.000 claims abstract description 12
- 239000011248 coating agent Substances 0.000 claims abstract description 11
- 238000000576 coating method Methods 0.000 claims abstract description 11
- 239000006117 anti-reflective coating Substances 0.000 claims abstract description 4
- 239000000758 substrate Substances 0.000 claims description 19
- 238000005530 etching Methods 0.000 claims description 15
- 229920002120 photoresistant polymer Polymers 0.000 claims description 12
- 150000002500 ions Chemical class 0.000 claims description 11
- 238000002513 implantation Methods 0.000 claims description 10
- 238000005468 ion implantation Methods 0.000 claims description 10
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims description 8
- 239000004020 conductor Substances 0.000 claims description 6
- 239000000463 material Substances 0.000 claims description 6
- 229910052786 argon Inorganic materials 0.000 claims description 4
- 239000001307 helium Substances 0.000 claims description 4
- 229910052734 helium Inorganic materials 0.000 claims description 4
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 claims description 4
- 239000003989 dielectric material Substances 0.000 claims description 3
- 238000000059 patterning Methods 0.000 claims description 3
- 238000000137 annealing Methods 0.000 claims 3
- 239000010410 layer Substances 0.000 claims 3
- 239000000654 additive Substances 0.000 claims 2
- 230000000996 additive effect Effects 0.000 claims 2
- 239000012044 organic layer Substances 0.000 claims 1
- 239000007943 implant Substances 0.000 abstract description 14
- 229910021332 silicide Inorganic materials 0.000 abstract description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 abstract description 2
- 230000015572 biosynthetic process Effects 0.000 description 16
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 14
- 229920005591 polysilicon Polymers 0.000 description 14
- 229920000642 polymer Polymers 0.000 description 10
- 150000004767 nitrides Chemical class 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 238000009472 formulation Methods 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-M Fluoride anion Chemical compound [F-] KRHYYFGTRYWZRS-UHFFFAOYSA-M 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 230000002860 competitive effect Effects 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000007935 neutral effect Effects 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 238000010420 art technique Methods 0.000 description 1
- 239000012159 carrier gas Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- -1 for example Substances 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66553—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using inside spacers, permanent or not
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0338—Process specially adapted to improve the resolution of the mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
- H01L21/31138—Etching organic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
- H01L21/32137—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas of silicon-containing layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
Definitions
- the present invention relates to a method of forming spacers suitable for forming larger S/D (Source/Drain) contact areas and LDD (lightly doped drain)/extension areas and graded junctions for semiconductor devices. More specifically, one embodiment of the invention relates to a method of forming disposable organic spacers using an N 2 plasma etch. Another embodiment of the invention is to use organic spacers as a method of forming semiconductor device features such as larger Source/Drain contact areas with a graded junction or Source/Drain and LDD/extension areas and graded junctions with a single implant step.
- Formation of organic spacers typically occurs while anisotropic carrying out an etching of polysilicon through openings in a patterned photoresist mask with some formulation which includes one or more of C (carbon), H (hydrogen) and F (fluoride), i.e., C x H y F z .
- Suitable formulation may include trifluoromethane (CHF 3 ) or carbon tetrafluoride (CH 2 F 2 ), etc.
- U.S. Pat. No. 5,861,343 issued to Horng-Haei Tseng on Jan. 19, 1999 also discusses a method of forming a self contact hole on a semiconductor substrate by using a patterned photoresist over a polysilicon layer.
- the polysilicon is then etched with an RIE process using a reactant gas such as CH 2 F 3 , CF 4 , C 2 F 6 , HB r or CH 2 to produce the polymer sidewall spacers.
- the polymer sidewall spacers are then used as a mask to form an opening in the polysilicon layer of a reduce size.
- U.S. Pat. No. 5,866,448 issued to Yelehanka R. Pradeepk et al. on Feb. 2, 1999 describes a method for fabricating an LDD area (lightly doped drain) for self aligned polysilicon gate MOSFET's.
- LDD area lightly doped drain
- a polymer layer is formed along the sidewall of the gate during the patterning process of the gate electrode. This layer is then used to mask the S/D (Source/Drain) ion implantation and, according to the patent, provides improved thickness control as well as an improved sequence of process steps since this requirement for a spacer oxide layer is eliminated.
- An improved method for forming organic spacers and of using organic spacers for forming larger S/D contact areas, LDD/extension areas and the formation of graded junctions with fewer process steps is provided by the present invention.
- One embodiment of this invention is a method of forming organic spacers. The method comprises providing a patterned semiconductor structure which is then conformally coated with an organic material such as, for example only, an antireflective coating. The patterned semiconductor structure coated with the organic material is then anisotropically etched with N 2 plasma or “N 2 containing plasma”. “N 2 containing plasma” as used herein is defined as N 2 , which also includes a carrier gas such as, for example, Argon or Helium.
- the step of providing the patterned semiconductor structure is followed by conformally coating the patterned structure with organic material.
- the anisotropic etching step with N 2 plasma of this coated structure forms organic spacers on the sidewall of the etched aperture in the coated area so that further etching through the patterned semiconductor structure results in a opening with reduced size.
- This reduced diameter hole or aperture may then be filled with conductive material.
- the invention provides for manufacturing of semiconductor devices with a larger S/D contact area and/or an LDD/extension area, which may include graded junctions with a single implant step.
- the method of this embodiment of the invention comprises the steps of forming a gate dielectric such as a gate oxide and conductive gate structures. And organic spacers are formed on the sidewall of the conductive gate member.
- the organic spacers can be formed by the method of this invention or any other known method although the method of this invention is believed to be especially effective.
- These organic sidewall spacers are then used as a mask to form S/D regions, and LDD/extension areas, which may include graded junctions. These features may be formed in a single implant step.
- the organic spacer is stripped and a thinner normal permanent spacer may be formed to provide for larger S/D contact area.
- a thinner normal permanent spacer may be formed to provide for larger S/D contact area.
- Still another embodiment of forming larger S/D contact areas, which may include graded junctions comprises the steps of forming a gate dielectric such as a gate oxide and conductive gate structures. Thin permanent spacers are then formed over the conductive gate structures. Organic spacers are then formed over the thin permanent spacer by the method of this invention or any other known method. An implanted is performed to form the S/D regions and may include graded junctions. The organic spacers are then stripped to provide larger S/D contact areas.
- FIGS. 1A, 1B, and 1 C illustrate a prior art process for forming polymer spacers on a semiconductor device
- FIGS. 2A, 2B, and 2 C illustrate a process of the present invention for forming organic spacers on a semiconductor device with N 2 plasma
- FIG. 3 is a copy of an actual Scanning Electron Microscope (SEM) photograph of organic spacers formed according to the method of the present invention
- FIGS. 4A and 4B illustrate a prior art method of using polysilicon or dielectric-based disposal spacers for forming larger Source/Drain contact areas
- FIG. 5 is a process flow diagram for forming the structures shown in FIGS. 4A and 4B;
- FIGS. 6A and 6B illustrate an embodiment of the present invention using an organic disposal spacer for forming larger Source/Drain contact areas and graded junctions
- FIG. 7 is a process flow diagram for forming the structures shown in FIGS. 6A and 6B;
- FIGS. 8A and 8B illustrate another embodiment of the present invention of using organic spacers for forming larger Source/Drain contact areas, LDD/extension areas, and graded junctions in one implant step;
- FIG. 9 is a process flow diagram for forming the structures shown in FIGS. 8A and 8B.
- Certain anisotropic etching processing leaves a layer of polymer material on sidewall surfaces around the area subjected to the etching process.
- the formation of such polymer layers may have originally been an undesirable result, the formation of such layers can be used to obtain or form specific features on a semiconductor device. More specifically, the formation of these polymer layers (or spacers) on sidewalls allows etching of vias or openings which are substantially smaller in cross-section than can otherwise be achieved.
- U.S. Pat. Nos. 5,719,089; 5,861,343 and 6,103,588 discussed above, provide examples of forming smaller openings or vias. Further, as described in U.S. Pat. No. 5,866,448 such polymer layers can also be used as a mask during ion implantation to aid in the formation of Source/Drain regions in a semiconductor device.
- FIGS. 1A, 1B and 1 C there is illustrated a prior art technique or method for forming an opening or via having a substantially smaller dimension than can be achieved by normal patterning of a photoresist followed by anisotropic etching.
- an insulating or dielectric layer 10 covers a substrate 12 such as a silicon wafer.
- the dielectric layer 10 may be any suitable oxide such as a SiO 2 , a PMD dielectric (pre-metal dielectric) or other low flow temperature doped oxide such as boronphosilicate glass (BPSG).
- a polysilicon or silicon nitride layer 14 is then deposited over the dielectric layer 10 .
- a layer of photoresist such as shown at 16 is then patterned to define areas of 16 A and 16 B and opening 18 .
- the size of the opening 18 has a dimension “D” indicated by the double-headed arrow 22 .
- the dimension “D” as an example, may represent the minimum practical dimension that can be obtained with available photoresist and lithographic techniques. When the device dimensions are reduced, device performance increases and manufacturing costs go down. A competitive advantage is achieved by forming device feature sizes smaller than is now possible by existing lithographic techniques.
- the polymer spacers 24 A and 24 B now act as a mask such that continued etching of the dielectric layer 10 results in a via or opening 26 through the dielectric layer 10 having a substantially reduced cross-section dimension “d” as indicated by the reference numeral 28 in FIG. 1C.
- the patterned layer of photoresist 16 along with the poly or nitride layer 14 is then stripped from the dielectric layer 10 .
- the via 26 can subsequently be filled with a conductive material to provide a conductive path to the semiconductor area 20 according to methods well known to those skilled in the art.
- FIGS. 2A, 2B and 2 C there is illustrated the process for forming an organic spacer according to the present invention, which, in the illustrated example, is used to reduce the size of a via or opening as discussed above.
- organic spacers can also be used for forming other features of semiconductor devices as will be discussed later.
- a layer 10 of dielectric material covers a semiconductor substrate such as a silicon wafer 12 .
- a patterned layer of photoresist is then formed over the dielectric layer 10 in the same manner as discussed above. It should be noted, however, that unlike the prior art process discussed with respect to FIGS. 1A, 1B and 1 C, a nitride or poly layer is not required.
- a conformal coating 30 of organic material such as, for example, an anti-reflecting coating material is then applied over the patterned layer of photoresist.
- the anti-reflecting coating material AR3, available from the Shipley Company in the state of Massachusetts, has been found effective with the present invention. Also, assuming again that it is desired to provide a conductive path from the top of the dielectric layer 10 to a contact area 20 on the substrate or wafer 12 , a via or opening must be provided through the dielectric to contact area 20 .
- the patterned semiconductor structure with the organic coating is then subjected to an anisotropic plasma etch in a plasma etcher.
- the plasma etch is comprised only of N 2 plasma or “N 2 containing plasma”, such as, for example, N 2 /Ar (argon) plasma or N 2 /He (helium) plasma.
- Tests using the N 2 plasma with the organic coating according to this invention indicate the process is very effective.
- the “lateral” etch rate for organic material using an N 2 plasma is negligible and limited to around 2 nm/min for all plasma power levels as indicated by Table 1 below. This negligible lateral etch is caused by neutral radicals in N 2 plasma.
- Table 1 illustrates that neutral radicals in remote N 2 plasma has a negligible etch rate for organic material.
- the “vertical” etch rate increases significantly with ion enhancement when the etching bias is varied in a normal plasma etcher.
- Table 2 below it is seen from lines 1 and 2 of the table that the etch rate for organic material is increased significantly.
- a self bias exists on the wafer in a normal plasma system when the wafer is directly exposed to plasma. Therefore, even at an RF bias of 0 watt, the etch rate is over 20 times of that in a remote N 2 plasma.
- the RF bias is increased to 500 watts, an increase of almost an additional 10-fold occurs.
- N 2 containing plasma a similar etch rate is also observed as shown in Table 2.
- Tables 1, and 2 show that the etch rate for organic material in the lateral direction in N 2 plasma and “N 2 containing plasma” is almost negligible, and the etch rate in vertical direction is greatly enhanced by bias power of plasma.
- the etch rate for organic material in vertical direction is more than 100 fold faster than that in lateral direction with a bias power of 300 W.
- N 2 plasma or N 2 containing plasma is a very effective an-isotropic etchant for organic material.
- anisotropic N 2 plasma etching of the organic coating 30 results in organic spacers 32 A and 32 B forming on the sidewalls of the patterned photoresist layer 12 .
- formed organic spacer 32 A and 32 B act as a mask such as continued an-isotropic dielectric etch of layer 10 results in an opening or via having a reduced size “d” to the contact area 20 , as shown in FIG. 2C.
- a conductive material can now be used to fill the small diameter via to provide a path from area 20 through dielectric layer 10 .
- organic spacer formed by the method disclosed in this invention can also be used to form other device structures, such as larger S/D contact area and graded junction as will be discussed below.
- FIG. 3 An actual SEM photograph (Scanning Electron Microscope) of organic spacers produced according to the teachings of the present invention with N 2 plasma is illustrated in FIG. 3.
- organic spacers may be used to form enlarged Source/Drain (S/D) contact areas, LDD (lightly doped drain)/extension areas with or without graded junctions. Further, these features may be formed with a single implant step.
- FIGS. 4A and 4B there is shown a prior art method of using disposable spacers to obtain larger S/D contact areas.
- a gate dielectric layer such as a gate oxide is deposited over a semiconductor substrate such as a silicon wafer 12 .
- a conductive material 38 such as polysilicon, is then deposited over the gate dielectric.
- the conductive gate stack is then patterned and etched to define gate structure 38 A, 38 B.
- An ion implant is performed to form LDD/extension area 39 A and 39 B.
- thick disposable spacers 35 A, 35 B, 35 C and 35 D made of such materials as polysilicon, silicon oxide or silicon nitride are then formed on the sidewalls of the conductive gates.
- the S/D junction 37 is then formed by ion implantation according to methods known to those skilled in the art, as shown in FIG. 4A.
- the thick disposable spacers 35 A- 35 D are then removed and smaller permanent spacers 40 A, 40 B, 40 C and 40 D are formed to provide larger S/D contact areas, as shown in FIG. 4B. It should be noted that this process will not produce graded junctions. It should also be appreciated that the removal of the disposable spacers 35 A- 35 D typically requires a process such as, for example, a dry etch that is damaging to the underlying semiconductor structure such as the gate oxide and/or S/D junctions.
- FIG. 5 A flow diagram for forming the prior art structures illustrated in FIGS. 4A and 4B is shown in prior art FIG. 5.
- a gate dielectric such as oxide is formed over the substrate 12 as indicated by step 34 .
- Conductive gates 38 A and 38 B are formed over the gate oxide as shown at step 38 .
- the LDD/extensions 39 A and 39 B are then implanted into the substrate 12 as indicated at step 39 .
- the thick poly or dielectric disposable spacers 35 A, 35 B, 35 C and 35 D are then formed on the sidewalls of the conductive gate material 38 A and 38 B as indicated at step 35 .
- Implantation of the S/D 37 is then carried out as indicated at step 41 .
- FIG. 4A the structure as illustrated by FIG. 4A.
- step 40 After completing the S/D implant step 41 , disposable spacers 35 A, 35 B, 35 C and 35 D are then removed such as by etching as indicated at step 43 .
- the thin permanent spacers 40 A, 40 B, 40 C and 40 D are then formed as shown at step 40 and provide larger S/D contact areas.
- FIG. 4B represents this structure.
- step 40 may be followed by the formation of silicide.
- FIGS. 6A and 6B there are illustrated process steps of another embodiment of the invention of using organic spacers as a mask for implanting the S/D areas with graded junctions.
- a gate dielectric layer such as oxide is deposited over a semiconductor substrate such as a silicon wafer 12 .
- a conductive material 38 such as polysilicon, is then deposited over the gate dielectric.
- the conductive gate stack is then patterned and etched to define gate structures 38 A, 38 B.
- An ion implant is performed to form the LDD/extension areas 46 A and 46 B.
- the organic spacers act as a mask to block or partially block the S/D implant.
- the graded junctions 48 A and 48 B may be formed by implanting ions when the organic spacers 42 A- 42 D have a common conductive gate thickness of 100 nm-300 nm since the organic spacers only partially block the S/D implant.
- the organic spacers 42 A, 42 B, 42 C and 42 D are typically removed to provide larger S/D contact areas. as shown in FIG. 6B.
- FIG. 7 there is shown a flow diagram for forming the structures of the present invention as shown in FIGS. 6A and 6B. As shown, steps 34 , 38 and 39 of FIG. 7 are the same as in FIG. 5. However, after implantation of the LDD/extensions 46 A and 46 B, the next step of the inventive process of this invention is forming thin dielectric permanent spacers 40 A, 40 B, 40 C and 40 D as shown at step 40 . Organic spacers 42 A, 42 B, 42 C and 42 D are then formed on the permanent spacers as indicated at step 42 . Formation of the S/D 44 with graded junctions 48 A and 48 B is then accomplished by ion implanting as indicated at step 46 .
- Completion of the ion implanting step 46 results in the structure illustrated in FIG. 6A.
- Organic spacers 42 A, 42 B, 42 C and 42 D are then stripped as shown at step 48 and as illustrated in FIG. 4B. This provides for larger S/D contact areas.
- FIGS. 8A and 8B illustrate the process of using the N 2 plasma etched according to still another embodiment of this invention to use disposable organic spacers to form S/D areas and LDD/extension areas with graded junctions, or alternately, to save an LDD/extension implantation step.
- a patterned semiconductor structure which includes areas of gate oxide 34 A and 34 B as part of the conductive gate stacks 52 A and 52 B is fabricated in a manner as discussed above with respect to the prior art.
- oxide or nitride spacers instead of forming oxide or nitride spacers as was discussed with respect to the embodiment of FIGS.
- the disposable organic spacers 50 A, 50 B, 50 C and 50 D are then formed in a manner similar to that discussed above with respect to FIGS. 2A, 2B and 2 C or by any other suitable process.
- the organic spacers 50 A- 50 D may be formed according to any suitable process, the process discussed with respect to FIGS. 2A and 2B is believed to be especially effective.
- a single implant step is then carried out to form both S/D areas and LDD/extension areas with graded junctions.
- the organic spacer is then removed and thin normal dielectric permanent spacers are formed to allow for larger S/D contact areas.
- Organic disposable spacers offer an advantage of a low process temperature of about 100° C. compared to over 400° C.
- FIG. 9 illustrates the process step of this invention for forming the structure illustrated in FIGS. 8A and 8B.
- Process steps 34 and 38 in the process flow diagram of FIG. 9 are the same as discussed above with respect to FIGS. 5 and 7.
- thick organic spacers 50 A, 50 B, 50 C and 50 D are formed on the sidewalls of the conductive gate material 38 A and 38 B as indicated at step 50 .
- the organic spacers 50 A- 50 D may be formed according to any suitable process, the process discussed with respect to FIGS. 2A and 2B is believed to be especially effective.
- a single ion implantation step 52 may be used to form this S/D region 44 and LDD/extensions 46 A and 46 B with the graded junctions 48 A and 48 B, as illustrated in FIG. 8A.
- organic spacers 50 A, 50 B, 50 C and 50 D are stripped away as indicated at step 48 .
- Thin permanent spacers 40 A, 40 B, 40 C and 40 D are then formed on the conductive gates to provide for larger S/D contact areas as indicated at step 40 and as illustrated in FIG. 8B.
- the thin permanent oxide or nitride spacers 40 A, 40 B, 40 C and 40 D can be formed by various processes well-known to those skilled in the art.
- the formation of the organic spacers reduces the thermal budget in the fabrication process. Further, the chemistry and the processes used for stripping or removing the organic spacers is highly selected to polysilicon, nitride and other silicon material such that the stripping process causes minimum impact to the existing semiconductor structure. This of course also increases yield.
Abstract
A method of forming organic spacers using an N2 plasma or N2 containing plasma anisotropic etchant, and using such organic spacers for forming features on a semiconductor structure such as vias having a smaller dimension than can be defined by lithographic techniques Other features formed according to the teachings of this invention include Source/Drain (S/D) areas, LDD/extension areas and graded junctions with larger S/D silicide/contact areas. The process for forming the organic spacers comprises conformally coating a patterned semiconductor structure with an organic material such as, for example, an antireflective coating. The coated structure is then anisotropically etched with N2 plasma or N2 containing plasma which forms the organic spacers. Organic spacers may be formed by the method of this invention or any other known method and used to form other device features such as (i) larger S/D contact areas, which may include graded junctions; and (ii) larger S/D contact areas and LDD/extensions, which may also include graded junctions with a single implant step.
Description
- The present invention relates to a method of forming spacers suitable for forming larger S/D (Source/Drain) contact areas and LDD (lightly doped drain)/extension areas and graded junctions for semiconductor devices. More specifically, one embodiment of the invention relates to a method of forming disposable organic spacers using an N2 plasma etch. Another embodiment of the invention is to use organic spacers as a method of forming semiconductor device features such as larger Source/Drain contact areas with a graded junction or Source/Drain and LDD/extension areas and graded junctions with a single implant step.
- Formation of organic spacers typically occurs while anisotropic carrying out an etching of polysilicon through openings in a patterned photoresist mask with some formulation which includes one or more of C (carbon), H (hydrogen) and F (fluoride), i.e., CxHyFz. Suitable formulation may include trifluoromethane (CHF3) or carbon tetrafluoride (CH2F2), etc.
- U.S. Pat. No. 5,719,089 issued to Meng-Jaw Cherng, et al. on Feb. 17, 1998 discusses the formation of polymer or organic spacers on sidewalls to reduce the size of contact openings in the PMD layer (polysilicon/metal dielectric) using a CxHyFz type plasma etch.
- Likewise U.S. Pat. No. 5,861,343 issued to Horng-Haei Tseng on Jan. 19, 1999 also discusses a method of forming a self contact hole on a semiconductor substrate by using a patterned photoresist over a polysilicon layer. The polysilicon is then etched with an RIE process using a reactant gas such as CH2F3, CF4, C2F6, HBr or CH2 to produce the polymer sidewall spacers. The polymer sidewall spacers are then used as a mask to form an opening in the polysilicon layer of a reduce size.
- U.S. Pat. No. 5,866,448 issued to Yelehanka R. Pradeepk et al. on Feb. 2, 1999 describes a method for fabricating an LDD area (lightly doped drain) for self aligned polysilicon gate MOSFET's. According to this patent, a polymer layer is formed along the sidewall of the gate during the patterning process of the gate electrode. This layer is then used to mask the S/D (Source/Drain) ion implantation and, according to the patent, provides improved thickness control as well as an improved sequence of process steps since this requirement for a spacer oxide layer is eliminated.
- Another U.S. Pat. No. 6,103,588 issued to Erik S. Jeng on Aug. 15, 2000 also describes a method of forming a contact hole by anisotropic etching of a dielectric oxide layer which forms a spacer on the sidewalls to achieve features smaller than those defined by lithography.
- Still other patents that may be considered relevant to the formation of Source/Drain areas and graded junctions include U.S. Pat. Nos. 4,745,086; 5,405,791; 6,103,563; 6,153,455; 6,214,655 and 6,265,253.
- An improved method for forming organic spacers and of using organic spacers for forming larger S/D contact areas, LDD/extension areas and the formation of graded junctions with fewer process steps is provided by the present invention. One embodiment of this invention is a method of forming organic spacers. The method comprises providing a patterned semiconductor structure which is then conformally coated with an organic material such as, for example only, an antireflective coating. The patterned semiconductor structure coated with the organic material is then anisotropically etched with N2 plasma or “N2 containing plasma”. “N2 containing plasma” as used herein is defined as N2, which also includes a carrier gas such as, for example, Argon or Helium.
- According to another embodiment for forming openings such as a contact via, the step of providing the patterned semiconductor structure is followed by conformally coating the patterned structure with organic material. The anisotropic etching step with N2 plasma of this coated structure forms organic spacers on the sidewall of the etched aperture in the coated area so that further etching through the patterned semiconductor structure results in a opening with reduced size. This reduced diameter hole or aperture may then be filled with conductive material.
- According to still another embodiment, the invention provides for manufacturing of semiconductor devices with a larger S/D contact area and/or an LDD/extension area, which may include graded junctions with a single implant step. The method of this embodiment of the invention comprises the steps of forming a gate dielectric such as a gate oxide and conductive gate structures. And organic spacers are formed on the sidewall of the conductive gate member. The organic spacers can be formed by the method of this invention or any other known method although the method of this invention is believed to be especially effective. These organic sidewall spacers are then used as a mask to form S/D regions, and LDD/extension areas, which may include graded junctions. These features may be formed in a single implant step. After forming the S/D region and LDD/extension areas with or without graded junctions, the organic spacer is stripped and a thinner normal permanent spacer may be formed to provide for larger S/D contact area. Still another embodiment of forming larger S/D contact areas, which may include graded junctions comprises the steps of forming a gate dielectric such as a gate oxide and conductive gate structures. Thin permanent spacers are then formed over the conductive gate structures. Organic spacers are then formed over the thin permanent spacer by the method of this invention or any other known method. An implanted is performed to form the S/D regions and may include graded junctions. The organic spacers are then stripped to provide larger S/D contact areas.
- The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
- FIGS. 1A, 1B, and1C illustrate a prior art process for forming polymer spacers on a semiconductor device;
- FIGS. 2A, 2B, and2C illustrate a process of the present invention for forming organic spacers on a semiconductor device with N2 plasma;
- FIG. 3 is a copy of an actual Scanning Electron Microscope (SEM) photograph of organic spacers formed according to the method of the present invention;
- FIGS. 4A and 4B illustrate a prior art method of using polysilicon or dielectric-based disposal spacers for forming larger Source/Drain contact areas;
- FIG. 5 is a process flow diagram for forming the structures shown in FIGS. 4A and 4B;
- FIGS. 6A and 6B illustrate an embodiment of the present invention using an organic disposal spacer for forming larger Source/Drain contact areas and graded junctions;
- FIG. 7 is a process flow diagram for forming the structures shown in FIGS. 6A and 6B;
- FIGS. 8A and 8B illustrate another embodiment of the present invention of using organic spacers for forming larger Source/Drain contact areas, LDD/extension areas, and graded junctions in one implant step; and
- FIG. 9 is a process flow diagram for forming the structures shown in FIGS. 8A and 8B.
- The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
- Semiconductor device dimensions have been continuously scaled down over the past two decades. The more the dimensions are scaled down, the faster the speed of the device, the higher the package density, and the lower the power dissipation. Therefore, it is a great competitive advantage and it is important to achieve smaller dimensions then is possible with existing lithographic techniques. However, when the dimensions are scaled down, the Source/Drain contact resistance goes up that may degrade device performance. Therefore, it is highly desirable to form larger Source/Drain contact areas while at the same time scaling down other device dimensions. Also, the formation of graded junctions can improve the short channel effect resulting from scaling down the dimensions of the device. This invention discloses methods to solve or improve all above concerns.
- Certain anisotropic etching processing leaves a layer of polymer material on sidewall surfaces around the area subjected to the etching process. Although the formation of such polymer layers may have originally been an undesirable result, the formation of such layers can be used to obtain or form specific features on a semiconductor device. More specifically, the formation of these polymer layers (or spacers) on sidewalls allows etching of vias or openings which are substantially smaller in cross-section than can otherwise be achieved. U.S. Pat. Nos. 5,719,089; 5,861,343 and 6,103,588 discussed above, provide examples of forming smaller openings or vias. Further, as described in U.S. Pat. No. 5,866,448 such polymer layers can also be used as a mask during ion implantation to aid in the formation of Source/Drain regions in a semiconductor device.
- Referring now to FIGS. 1A, 1B and1C, there is illustrated a prior art technique or method for forming an opening or via having a substantially smaller dimension than can be achieved by normal patterning of a photoresist followed by anisotropic etching. As shown in FIG. 1A, an insulating or
dielectric layer 10 covers asubstrate 12 such as a silicon wafer. Thedielectric layer 10 may be any suitable oxide such as a SiO2, a PMD dielectric (pre-metal dielectric) or other low flow temperature doped oxide such as boronphosilicate glass (BPSG). A polysilicon orsilicon nitride layer 14 is then deposited over thedielectric layer 10. A layer of photoresist such as shown at 16 is then patterned to define areas of 16A and 16B andopening 18. - In the example illustrated in FIGS. 1A, 1B and1C, it is intended to form an opening or via through nitride or
poly layer 14 and thedielectric layer 10 to acontact area 20 on the substrate orother device structure 12. Also as shown, the size of theopening 18 has a dimension “D” indicated by the double-headedarrow 22. The dimension “D” as an example, may represent the minimum practical dimension that can be obtained with available photoresist and lithographic techniques. When the device dimensions are reduced, device performance increases and manufacturing costs go down. A competitive advantage is achieved by forming device feature sizes smaller than is now possible by existing lithographic techniques. - Therefore, referring now to FIG. 1B, and according to the prior art, it is found that subjecting the patterned semiconductor structure to a mixed chemistry anisotropic plasma etch, using for example a CxHyFz formulation (carbon, hydrogen and fluoride) along with O2 results in the formation of
non-volatile polymer spacers nitride layer 14 is etched. Examples of CxHyFz formulations are trifluoromethane or carbon tetrafluoride. - The
polymer spacers dielectric layer 10 results in a via oropening 26 through thedielectric layer 10 having a substantially reduced cross-section dimension “d” as indicated by thereference numeral 28 in FIG. 1C. The patterned layer ofphotoresist 16 along with the poly ornitride layer 14 is then stripped from thedielectric layer 10. The via 26 can subsequently be filled with a conductive material to provide a conductive path to thesemiconductor area 20 according to methods well known to those skilled in the art. - Referring now to FIGS. 2A, 2B and2C, there is illustrated the process for forming an organic spacer according to the present invention, which, in the illustrated example, is used to reduce the size of a via or opening as discussed above. However, it should be understood that organic spacers can also be used for forming other features of semiconductor devices as will be discussed later.
- As shown in FIG. 2A, a
layer 10 of dielectric material covers a semiconductor substrate such as asilicon wafer 12. A patterned layer of photoresist is then formed over thedielectric layer 10 in the same manner as discussed above. It should be noted, however, that unlike the prior art process discussed with respect to FIGS. 1A, 1B and 1C, a nitride or poly layer is not required. Aconformal coating 30 of organic material such as, for example, an anti-reflecting coating material is then applied over the patterned layer of photoresist. The anti-reflecting coating material AR3, available from the Shipley Company in the state of Massachusetts, has been found effective with the present invention. Also, assuming again that it is desired to provide a conductive path from the top of thedielectric layer 10 to acontact area 20 on the substrate orwafer 12, a via or opening must be provided through the dielectric to contactarea 20. - Therefore, referring to FIG. 2B, the patterned semiconductor structure with the organic coating is then subjected to an anisotropic plasma etch in a plasma etcher. However, unlike the prior art, the plasma etch is comprised only of N2 plasma or “N2 containing plasma”, such as, for example, N2/Ar (argon) plasma or N2/He (helium) plasma.
- Tests using the N2 plasma with the organic coating according to this invention indicate the process is very effective. For example, the “lateral” etch rate for organic material using an N2 plasma is negligible and limited to around 2 nm/min for all plasma power levels as indicated by Table 1 below. This negligible lateral etch is caused by neutral radicals in N2 plasma. Table 1 illustrates that neutral radicals in remote N2 plasma has a negligible etch rate for organic material.
TABLE 1 Isotropic (lateral) Etch Rate with a remote N2 Plasma Plasma Power (W) Etch Rate (nm/min) 500 2.3 700 2.1 900 1.8 - On the other hand, the “vertical” etch rate increases significantly with ion enhancement when the etching bias is varied in a normal plasma etcher. For example, in Table 2 below it is seen from lines 1 and 2 of the table that the etch rate for organic material is increased significantly. Unlike in a remote plasma system, a self bias exists on the wafer in a normal plasma system when the wafer is directly exposed to plasma. Therefore, even at an RF bias of 0 watt, the etch rate is over 20 times of that in a remote N2 plasma. When the RF bias is increased to 500 watts, an increase of almost an additional 10-fold occurs. For N2 containing plasma, a similar etch rate is also observed as shown in Table 2.
TABLE 2 Anisotropic (vertical) Etch Rate with N2/Ar Plasma RF Bias (W) Etch Chemistry (sc cm) Etch Rate (nm/min) 0 N2: 100 45 300 N2: 100 307 0 Ar/N2: 100/20 32 100 Ar/N2: 100/20 128 300 Ar/N2: 100/20 271 500 Ar/N2: 100/20 347 - Tables 1, and 2 show that the etch rate for organic material in the lateral direction in N2 plasma and “N2 containing plasma” is almost negligible, and the etch rate in vertical direction is greatly enhanced by bias power of plasma. The etch rate for organic material in vertical direction is more than 100 fold faster than that in lateral direction with a bias power of 300 W. Thus, N2 plasma or N2 containing plasma is a very effective an-isotropic etchant for organic material.
- As shown in FIG. 2B, anisotropic N2 plasma etching of the
organic coating 30 results inorganic spacers photoresist layer 12. - Therefore, according to another embodiment of this invention, formed
organic spacer layer 10 results in an opening or via having a reduced size “d” to thecontact area 20, as shown in FIG. 2C. A conductive material can now be used to fill the small diameter via to provide a path fromarea 20 throughdielectric layer 10. - The organic spacer formed by the method disclosed in this invention can also be used to form other device structures, such as larger S/D contact area and graded junction as will be discussed below.
- An actual SEM photograph (Scanning Electron Microscope) of organic spacers produced according to the teachings of the present invention with N2 plasma is illustrated in FIG. 3.
- As discussed above, in addition to reducing the size of an opening or via, organic spacers may be used to form enlarged Source/Drain (S/D) contact areas, LDD (lightly doped drain)/extension areas with or without graded junctions. Further, these features may be formed with a single implant step.
- Referring now to FIGS. 4A and 4B, there is shown a prior art method of using disposable spacers to obtain larger S/D contact areas. As shown in FIG. 4A, a gate dielectric layer such as a gate oxide is deposited over a semiconductor substrate such as a
silicon wafer 12. Aconductive material 38, such as polysilicon, is then deposited over the gate dielectric. The conductive gate stack is then patterned and etched to definegate structure extension area - After the
conductive gates extension areas disposable spacers D junction 37 is then formed by ion implantation according to methods known to those skilled in the art, as shown in FIG. 4A. The thickdisposable spacers 35A-35D are then removed and smallerpermanent spacers disposable spacers 35A-35D typically requires a process such as, for example, a dry etch that is damaging to the underlying semiconductor structure such as the gate oxide and/or S/D junctions. - A flow diagram for forming the prior art structures illustrated in FIGS. 4A and 4B is shown in prior art FIG. 5. As shown, a gate dielectric such as oxide is formed over the
substrate 12 as indicated bystep 34.Conductive gates step 38. The LDD/extensions substrate 12 as indicated atstep 39. The thick poly or dielectricdisposable spacers conductive gate material step 35. Implantation of the S/D 37 is then carried out as indicated atstep 41. Thus, when the S/D implant step 41 is completed, we have the structure as illustrated by FIG. 4A. - After completing the S/
D implant step 41,disposable spacers step 43. The thinpermanent spacers step 40 and provide larger S/D contact areas. FIG. 4B represents this structure. Then, if desired, step 40 may be followed by the formation of silicide. - Referring now to FIGS. 6A and 6B, there are illustrated process steps of another embodiment of the invention of using organic spacers as a mask for implanting the S/D areas with graded junctions. As shown in FIG. 6A, and in a manner similar to that discussed above, a gate dielectric layer such as oxide is deposited over a semiconductor substrate such as a
silicon wafer 12. Also, as discussed above, aconductive material 38, such as polysilicon, is then deposited over the gate dielectric. The conductive gate stack is then patterned and etched to definegate structures extension areas - Methods of forming of the gate oxide and the
conductive gates conductive gates silicon nitride spacers organic spacers organic spacers 42A-42D may be formed according to any suitable process, the process discussed with respect to FIGS. 2A and 2B is believed to be especially effective. Various and different well-known implantation processes for forming the S/D junction 44 may be used during or after the formation of the organic spacers. The organic spacers act as a mask to block or partially block the S/D implant. The gradedjunctions organic spacers 42A-42D have a common conductive gate thickness of 100 nm-300 nm since the organic spacers only partially block the S/D implant. After the formation of the S/D junction 44, and the gradedjunctions organic spacers - Referring to FIG. 7, there is shown a flow diagram for forming the structures of the present invention as shown in FIGS. 6A and 6B. As shown, steps34, 38 and 39 of FIG. 7 are the same as in FIG. 5. However, after implantation of the LDD/
extensions permanent spacers step 40.Organic spacers step 42. Formation of the S/D 44 with gradedjunctions step 46. Completion of theion implanting step 46 results in the structure illustrated in FIG. 6A.Organic spacers step 48 and as illustrated in FIG. 4B. This provides for larger S/D contact areas. - FIGS. 8A and 8B illustrate the process of using the N2 plasma etched according to still another embodiment of this invention to use disposable organic spacers to form S/D areas and LDD/extension areas with graded junctions, or alternately, to save an LDD/extension implantation step. As shown in FIG. 8A, a patterned semiconductor structure, which includes areas of
gate oxide conductive gate stacks organic spacers organic spacers 50A-50D may be formed according to any suitable process, the process discussed with respect to FIGS. 2A and 2B is believed to be especially effective. A single implant step is then carried out to form both S/D areas and LDD/extension areas with graded junctions. The organic spacer is then removed and thin normal dielectric permanent spacers are formed to allow for larger S/D contact areas. Organic disposable spacers offer an advantage of a low process temperature of about 100° C. compared to over 400° C. for prior art disposable spacers, made of polysilicon, oxide or nitride shown in FIG. 4A and FIG. 4B. As discussed above, organic spacers can be removed by remote plasma ash that is very selective to the device structure. Removal of a polysilicon, oxide or nitride spacer normally requires a wet or dry etch that normally causes damage to the gate oxide or the existing device structures. Besides the advantages of organic disposable spacers as discussed above, an implant step could be saved and graded junctions could be formed without any additional process steps. - FIG. 9 illustrates the process step of this invention for forming the structure illustrated in FIGS. 8A and 8B. Process steps34 and 38 in the process flow diagram of FIG. 9 are the same as discussed above with respect to FIGS. 5 and 7. However, instead of implanting the LDD/extension regions, thick
organic spacers conductive gate material step 50. Although theorganic spacers 50A-50D may be formed according to any suitable process, the process discussed with respect to FIGS. 2A and 2B is believed to be especially effective. After formation of the thick organic spacers atstep 50, a singleion implantation step 52 may be used to form this S/D region 44 and LDD/extensions junctions organic spacers step 48. Thinpermanent spacers step 40 and as illustrated in FIG. 8B. The thin permanent oxide ornitride spacers - It should also be noted that in addition to the advantages already discussed, the formation of the organic spacers reduces the thermal budget in the fabrication process. Further, the chemistry and the processes used for stripping or removing the organic spacers is highly selected to polysilicon, nitride and other silicon material such that the stripping process causes minimum impact to the existing semiconductor structure. This of course also increases yield.
- Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.
- Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes.
Claims (33)
1. A method of forming an organic spacer during a plasma etch comprising the steps of:
providing a patterned semiconductor structure;
conformally coating said patterned semiconductor structure with an organic layer; and
anisotropically etching said coated semiconductor structure with N2 plasma to produce said organic spacer.
2. The method of claim 1 wherein said step of providing said patterned semiconductor structure comprises the steps of:
providing a semiconductor substrate;
forming a layer of dielectric material over said semiconductor substrate;
covering said layer of dielectric material with a photoresist; and
patterning said photoresist.
3. The method of claim 2 wherein said step of etching further comprises etching through said dielectric layer to said substrate.
4. The method of claim 3 wherein said etching through said dielectric substrate forms a contact via and further comprising the step of filing said contact via with a conductive material.
5. The method of claim 4 further comprising the step of removing said organic spacer.
6. The method of claim 1 wherein said N2 plasma includes an additive selected from the group consisting of Argon and Helium.
7. The method of claim 1 wherein said step of providing said patterned semiconductor structure comprises the step of providing a semiconductor substrate having a conductive gate member.
8. The method of claim 7 wherein said organic spacers are formed on the sides of said conductive gate and extend from said conductive member to said first and second areas, and further comprising the step of ion implanting said first and second areas to form first and second Source/Drain areas.
9. The method of claim 8 wherein a portion of said implantation of ions is through said organic spacer such that an LDD/extension area is formed between the conductive gate and at least one of said Source/Drain areas.
10. The method of claim 9 wherein said organic spacer is shaped so that a graded junction is formed between said LDD/extension area and one of said Source/Drain areas.
11. The method of claim 8 further comprising the step of removing said organic spacer.
12. The method of claim 11 further comprising the step of forming a permanent spacer on the side of said conductive gate suitable for receiving a S/D contact.
13. The method of claim 7 wherein said N2 plasma includes an additive selected from the group consisting of Argon and Helium.
14. The method of claim 1 wherein said step of coating comprising a step of coating said patterned semiconductor structure with an organic material selected from the group consisting of a photoresist, an antireflective coating (ARC) material.
15. A method of forming semiconductor features using organic spacers comprising the steps of:
providing a semiconductor substrate;
forming a conductive gate member;
forming organic spacers on the sides of said conductive gate member; and
forming Source/Drain areas and a graded junction during a single ion implantation step and without annealing.
16. The method of claim 15 wherein a portion of said implantation of ions is through said organic spacer such that an LDD/extension area is formed between the conductive gate and at least one of said Source/Drain areas.
17. (Cancelled)
18. The method of claim 15 wherein an enhanced graded junction is formed with said S/D area in said single implantation step.
19. The method of claim 15 further comprising the step of removing said organic spacers.
20. The method of claim 19 further comprising the step of forming a permanent spacer on the side of said conductive gate suitable for receiving an S/D contact.
21. A method of forming semiconductor features using organic spacers comprising the steps of:
providing a semiconductor substrate having a conductive gate member;
forming permanent spacers on the sides of said conductive gate member;
forming organic spacers on said permanent spacers; and
forming Source/Drain areas and a graded junction during a single ion implantation step and without annealing.
22. The method of claim 24 wherein said single ion implantation step forms an enhanced graded junction with said Source/Drain areas.
23. The method of claim 21 wherein LDD/extension areas are formed prior to said step of forming permanent spacers.
24. The method of claim 21 wherein a portion of said implantation of ions is through said organic spacer for forming said graded junction.
25. (Cancelled)
26. A method of forming semiconductor features using organic spacers comprising the steps of:
providing a semiconductor substrate;
forming a conductive gate member;
forming organic spacers on the sides of said conductive gate member; and
forming a Source/Drain area and an LDD/extension area at the same time during a single ion implantation step and without annealing.
27. The method of claim 26 wherein a portion of said implantation of ions is through said organic spacer so as to form an enhanced graded junction between said LDD/extension area and said Source/Drain areas.
28. The method of claim 26 further comprising the step of removing said organic spacers.
29. The method of claim 28 further comprising the step of forming a permanent spacer on the side of said conductive gate suitable for receiving an S/D contact.
30. The method of claim 15 wherein LDD/extension areas are formed prior to said step of forming organic spacers.
31. The method of claim 21 further comprising the step of removing said organic spacers.
32. A method of forming semiconductor features using organic spacers comprising the steps of:
providing a semiconductor substrate;
forming a conductive gate member;
forming organic spacers on the sides of said conductive gate member; and
forming Source/Drain areas and a graded junction at the same time during a single ion implantation step.
33. A method of forming semiconductor features using organic spacers comprising the steps of:
providing a semiconductor substrate having a conductive gate member;
forming permanent spacers on the sides of said conductive gate member;
forming organic spacers on said permanent spacers; and
forming Source/Drain areas and a graded junction at the same time during a single ion implantation step.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/856,609 US20040219743A1 (en) | 2002-09-23 | 2004-05-28 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/252,753 US6818519B2 (en) | 2002-09-23 | 2002-09-23 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
US10/856,609 US20040219743A1 (en) | 2002-09-23 | 2004-05-28 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/252,753 Continuation US6818519B2 (en) | 2002-09-23 | 2002-09-23 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040219743A1 true US20040219743A1 (en) | 2004-11-04 |
Family
ID=31946494
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/252,753 Expired - Fee Related US6818519B2 (en) | 2002-09-23 | 2002-09-23 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
US10/856,609 Abandoned US20040219743A1 (en) | 2002-09-23 | 2004-05-28 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/252,753 Expired - Fee Related US6818519B2 (en) | 2002-09-23 | 2002-09-23 | Method of forming organic spacers and using organic spacers to form semiconductor device features |
Country Status (2)
Country | Link |
---|---|
US (2) | US6818519B2 (en) |
EP (1) | EP1401012A3 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110003479A1 (en) * | 2006-05-10 | 2011-01-06 | Micron Technology, Inc. | Methods of making self-aligned nano-structures |
US20110033997A1 (en) * | 2009-08-04 | 2011-02-10 | Fujitsu Semiconductor Limited | Method of manufacturing semiconductor device |
US20160027658A1 (en) * | 2013-10-25 | 2016-01-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography using Multilayer Spacer for Reduced Spacer Footing |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6939770B1 (en) * | 2003-07-11 | 2005-09-06 | Advanced Micro Devices, Inc. | Method of fabricating semiconductor device having triple LDD structure and lower gate resistance formed with a single implant process |
US7202172B2 (en) * | 2003-12-05 | 2007-04-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Microelectronic device having disposable spacer |
US20060166423A1 (en) * | 2005-01-21 | 2006-07-27 | Seiji Iseda | Removal spacer formation with carbon film |
US7341956B1 (en) | 2005-04-07 | 2008-03-11 | Spansion Llc | Disposable hard mask for forming bit lines |
US7285499B1 (en) * | 2005-05-12 | 2007-10-23 | Advanced Micro Devices, Inc. | Polymer spacers for creating sub-lithographic spaces |
US7195999B2 (en) * | 2005-07-07 | 2007-03-27 | Micron Technology, Inc. | Metal-substituted transistor gates |
US20070045752A1 (en) * | 2005-08-31 | 2007-03-01 | Leonard Forbes | Self aligned metal gates on high-K dielectrics |
KR100679263B1 (en) * | 2005-09-22 | 2007-02-05 | 삼성전자주식회사 | Faraday system and ion implanter used same |
US7432178B2 (en) | 2005-10-21 | 2008-10-07 | Advanced Micro Devices, Inc. | Bit line implant |
KR100741909B1 (en) * | 2005-12-30 | 2007-07-24 | 동부일렉트로닉스 주식회사 | Method for Forming Gate of Semiconductor Device by Polymer |
US7709402B2 (en) | 2006-02-16 | 2010-05-04 | Micron Technology, Inc. | Conductive layers for hafnium silicon oxynitride films |
DE102006030262B4 (en) | 2006-06-30 | 2011-04-28 | Advanced Micro Devices, Inc., Sunnyvale | A method of patterning gate electrodes by reducing sidewall angles of a masking layer |
US20080124880A1 (en) * | 2006-09-23 | 2008-05-29 | Chartered Semiconductor Manufacturing Ltd. | Fet structure using disposable spacer and stress inducing layer |
JP6355374B2 (en) * | 2013-03-22 | 2018-07-11 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
CN104465386A (en) * | 2013-09-24 | 2015-03-25 | 中芯国际集成电路制造(北京)有限公司 | Method for forming semiconductor structure |
US10056265B2 (en) * | 2016-03-18 | 2018-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Directed self-assembly process with size-restricted guiding patterns |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4745086A (en) * | 1985-09-26 | 1988-05-17 | Motorola, Inc. | Removable sidewall spacer for lightly doped drain formation using one mask level and differential oxidation |
US4994404A (en) * | 1989-08-28 | 1991-02-19 | Motorola, Inc. | Method for forming a lightly-doped drain (LDD) structure in a semiconductor device |
US5405791A (en) * | 1994-10-04 | 1995-04-11 | Micron Semiconductor, Inc. | Process for fabricating ULSI CMOS circuits using a single polysilicon gate layer and disposable spacers |
US5670401A (en) * | 1996-08-22 | 1997-09-23 | Vanguard International Semiconductor Corporation | Method for fabricating a deep submicron mosfet device using an in-situ polymer spacer to decrease device channel length |
US5719089A (en) * | 1996-06-21 | 1998-02-17 | Vanguard International Semiconductor Corporation | Method for etching polymer-assisted reduced small contacts for ultra large scale integration semiconductor devices |
US5801077A (en) * | 1996-04-22 | 1998-09-01 | Chartered Semiconductor Manufacturing Ltd. | Method of making sidewall polymer on polycide gate for LDD structure |
US5861343A (en) * | 1996-08-07 | 1999-01-19 | Vanguard International Semiconductor Corporation | Method for fabricating an aligned opening using a photoresist polymer as a side wall spacer |
US5866448A (en) * | 1997-07-30 | 1999-02-02 | Chartered Semiconductor Manufacturing Ltd. | Procedure for forming a lightly-doped-drain structure using polymer layer |
US5989966A (en) * | 1997-12-15 | 1999-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and a deep sub-micron field effect transistor structure for suppressing short channel effects |
US6022782A (en) * | 1997-05-30 | 2000-02-08 | Stmicroelectronics, Inc. | Method for forming integrated circuit transistors using sacrificial spacer |
US6103588A (en) * | 1998-07-24 | 2000-08-15 | Vanguard International Semiconductor Corporation | Method of forming a contact hole in a semiconductor device |
US6103563A (en) * | 1999-03-17 | 2000-08-15 | Advanced Micro Devices, Inc. | Nitride disposable spacer to reduce mask count in CMOS transistor formation |
US6140168A (en) * | 1998-12-28 | 2000-10-31 | United Microelectronics Corp. | Method of fabricating self-aligned contact window |
US6153455A (en) * | 1998-10-13 | 2000-11-28 | Advanced Micro Devices | Method of fabricating ultra shallow junction CMOS transistors with nitride disposable spacer |
US6156598A (en) * | 1999-12-13 | 2000-12-05 | Chartered Semiconductor Manufacturing Ltd. | Method for forming a lightly doped source and drain structure using an L-shaped spacer |
US6214655B1 (en) * | 1999-03-26 | 2001-04-10 | Advanced Micro Devices, Inc. | Amorphous silicon disposable spacer to reduce mask count in CMOS transistor formation |
US6265253B1 (en) * | 1999-05-05 | 2001-07-24 | Advanced Micro Devices, Inc. | Aluminum disposable spacer to reduce mask count in CMOS transistor formation |
US6294480B1 (en) * | 1999-11-19 | 2001-09-25 | Chartered Semiconductor Manufacturing Ltd. | Method for forming an L-shaped spacer with a disposable organic top coating |
US6495430B1 (en) * | 2002-05-21 | 2002-12-17 | Macronix International Co., Ltd. | Process for fabricating sharp corner-free shallow trench isolation structure |
US6699792B1 (en) * | 2001-07-17 | 2004-03-02 | Advanced Micro Devices, Inc. | Polymer spacers for creating small geometry space and method of manufacture thereof |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59163826A (en) * | 1983-03-08 | 1984-09-14 | Toshiba Corp | Dry etching method |
US5654238A (en) * | 1995-08-03 | 1997-08-05 | International Business Machines Corporation | Method for etching vertical contact holes without substrate damage caused by directional etching |
US5763327A (en) * | 1995-11-08 | 1998-06-09 | Advanced Micro Devices, Inc. | Integrated arc and polysilicon etching process |
US6225174B1 (en) * | 1996-06-13 | 2001-05-01 | Micron Technology, Inc. | Method for forming a spacer using photosensitive material |
US5932491A (en) * | 1997-02-06 | 1999-08-03 | Micron Technology, Inc. | Reduction of contact size utilizing formation of spacer material over resist pattern |
US5980768A (en) * | 1997-03-07 | 1999-11-09 | Lam Research Corp. | Methods and apparatus for removing photoresist mask defects in a plasma reactor |
EP0945897A1 (en) * | 1998-03-25 | 1999-09-29 | Texas Instruments Incorporated | Organic gate sidewall spacers |
US6255180B1 (en) * | 1998-05-14 | 2001-07-03 | Cypress Semiconductor Corporation | Semiconductor device with outwardly tapered sidewall spacers and method for forming same |
US6235597B1 (en) * | 1999-08-06 | 2001-05-22 | International Business Machines Corporation | Semiconductor structure having reduced silicide resistance between closely spaced gates and method of fabrication |
-
2002
- 2002-09-23 US US10/252,753 patent/US6818519B2/en not_active Expired - Fee Related
-
2003
- 2003-09-18 EP EP03021102A patent/EP1401012A3/en not_active Withdrawn
-
2004
- 2004-05-28 US US10/856,609 patent/US20040219743A1/en not_active Abandoned
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4745086A (en) * | 1985-09-26 | 1988-05-17 | Motorola, Inc. | Removable sidewall spacer for lightly doped drain formation using one mask level and differential oxidation |
US4994404A (en) * | 1989-08-28 | 1991-02-19 | Motorola, Inc. | Method for forming a lightly-doped drain (LDD) structure in a semiconductor device |
US5405791A (en) * | 1994-10-04 | 1995-04-11 | Micron Semiconductor, Inc. | Process for fabricating ULSI CMOS circuits using a single polysilicon gate layer and disposable spacers |
US5801077A (en) * | 1996-04-22 | 1998-09-01 | Chartered Semiconductor Manufacturing Ltd. | Method of making sidewall polymer on polycide gate for LDD structure |
US5719089A (en) * | 1996-06-21 | 1998-02-17 | Vanguard International Semiconductor Corporation | Method for etching polymer-assisted reduced small contacts for ultra large scale integration semiconductor devices |
US5861343A (en) * | 1996-08-07 | 1999-01-19 | Vanguard International Semiconductor Corporation | Method for fabricating an aligned opening using a photoresist polymer as a side wall spacer |
US5670401A (en) * | 1996-08-22 | 1997-09-23 | Vanguard International Semiconductor Corporation | Method for fabricating a deep submicron mosfet device using an in-situ polymer spacer to decrease device channel length |
US6022782A (en) * | 1997-05-30 | 2000-02-08 | Stmicroelectronics, Inc. | Method for forming integrated circuit transistors using sacrificial spacer |
US5866448A (en) * | 1997-07-30 | 1999-02-02 | Chartered Semiconductor Manufacturing Ltd. | Procedure for forming a lightly-doped-drain structure using polymer layer |
US5989966A (en) * | 1997-12-15 | 1999-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and a deep sub-micron field effect transistor structure for suppressing short channel effects |
US6103588A (en) * | 1998-07-24 | 2000-08-15 | Vanguard International Semiconductor Corporation | Method of forming a contact hole in a semiconductor device |
US6153455A (en) * | 1998-10-13 | 2000-11-28 | Advanced Micro Devices | Method of fabricating ultra shallow junction CMOS transistors with nitride disposable spacer |
US6140168A (en) * | 1998-12-28 | 2000-10-31 | United Microelectronics Corp. | Method of fabricating self-aligned contact window |
US6103563A (en) * | 1999-03-17 | 2000-08-15 | Advanced Micro Devices, Inc. | Nitride disposable spacer to reduce mask count in CMOS transistor formation |
US6214655B1 (en) * | 1999-03-26 | 2001-04-10 | Advanced Micro Devices, Inc. | Amorphous silicon disposable spacer to reduce mask count in CMOS transistor formation |
US6265253B1 (en) * | 1999-05-05 | 2001-07-24 | Advanced Micro Devices, Inc. | Aluminum disposable spacer to reduce mask count in CMOS transistor formation |
US6294480B1 (en) * | 1999-11-19 | 2001-09-25 | Chartered Semiconductor Manufacturing Ltd. | Method for forming an L-shaped spacer with a disposable organic top coating |
US6156598A (en) * | 1999-12-13 | 2000-12-05 | Chartered Semiconductor Manufacturing Ltd. | Method for forming a lightly doped source and drain structure using an L-shaped spacer |
US6699792B1 (en) * | 2001-07-17 | 2004-03-02 | Advanced Micro Devices, Inc. | Polymer spacers for creating small geometry space and method of manufacture thereof |
US6495430B1 (en) * | 2002-05-21 | 2002-12-17 | Macronix International Co., Ltd. | Process for fabricating sharp corner-free shallow trench isolation structure |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110003479A1 (en) * | 2006-05-10 | 2011-01-06 | Micron Technology, Inc. | Methods of making self-aligned nano-structures |
US8202804B2 (en) * | 2006-05-10 | 2012-06-19 | Micron Technology, Inc. | Methods of making self-aligned nano-structures |
US8946907B2 (en) | 2006-05-10 | 2015-02-03 | Micron Technology, Inc. | Self-aligned nano-structures |
US9368444B2 (en) | 2006-05-10 | 2016-06-14 | Micron Technology, Inc. | Self-aligned nano-structures |
US20110033997A1 (en) * | 2009-08-04 | 2011-02-10 | Fujitsu Semiconductor Limited | Method of manufacturing semiconductor device |
US7989300B2 (en) * | 2009-08-04 | 2011-08-02 | Fujitsu Semiconductor Limited | Method of manufacturing semiconductor device |
US20160027658A1 (en) * | 2013-10-25 | 2016-01-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography using Multilayer Spacer for Reduced Spacer Footing |
US9892933B2 (en) * | 2013-10-25 | 2018-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography using multilayer spacer for reduced spacer footing |
Also Published As
Publication number | Publication date |
---|---|
EP1401012A2 (en) | 2004-03-24 |
US20040058518A1 (en) | 2004-03-25 |
US6818519B2 (en) | 2004-11-16 |
EP1401012A3 (en) | 2007-08-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6818519B2 (en) | Method of forming organic spacers and using organic spacers to form semiconductor device features | |
US7141460B2 (en) | Method of forming trenches in a substrate by etching and trimming both hard mask and a photosensitive layers | |
US20070210357A1 (en) | Mosfet having recessed channel and method of fabricating the same | |
US7449392B2 (en) | Semiconductor device capable of threshold voltage adjustment by applying an external voltage | |
US7332397B2 (en) | Method for fabricating semiconductor device | |
KR100342306B1 (en) | Transistor And Method For Manufacturing The Same | |
US7259105B2 (en) | Methods of fabricating gate spacers for semiconductor devices | |
KR100698079B1 (en) | Semiconductor device and method for fabricating the same | |
US6610604B1 (en) | Method of forming small transistor gates by using self-aligned reverse spacer as a hard mask | |
KR20020055147A (en) | Method for manufacturing semiconductor device | |
US7186603B2 (en) | Method of forming notched gate structure | |
KR100314151B1 (en) | A method for forming a transistor of semiconductor device | |
KR100321758B1 (en) | Method for fabricating semiconductor device | |
KR100501542B1 (en) | Method for manufacturing transistor of semiconductor element | |
KR100509780B1 (en) | Method for forming self-aligned spacer to produce source and drain in a transistor | |
KR20060079608A (en) | Method for fabricating semiconductor device | |
KR100271791B1 (en) | Method of fabricating semiconductor device | |
KR100501545B1 (en) | Method for manufacturing fin fet in semiconductor device | |
KR20010011002A (en) | Forming method for transistor of semiconductor device | |
KR20060099826A (en) | Method for fabricating semiconductor device | |
KR20030047032A (en) | A method for forming a semiconductor device | |
KR20030044445A (en) | Semiconductor and fabricating method of the same | |
KR20020049934A (en) | Method of manufacturing a transistor in a semiconductor device | |
KR20060076988A (en) | Method for fabricating the semiconductor device | |
KR980012130A (en) | Method of manufacturing a transistor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |