US20030122199A1 - Semiconductor device and fabricating method for the same - Google Patents
Semiconductor device and fabricating method for the same Download PDFInfo
- Publication number
- US20030122199A1 US20030122199A1 US10/321,634 US32163402A US2003122199A1 US 20030122199 A1 US20030122199 A1 US 20030122199A1 US 32163402 A US32163402 A US 32163402A US 2003122199 A1 US2003122199 A1 US 2003122199A1
- Authority
- US
- United States
- Prior art keywords
- metal
- silicon
- gate insulating
- insulating film
- thin film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 36
- 238000000034 method Methods 0.000 title claims description 51
- 229910052751 metal Inorganic materials 0.000 claims abstract description 165
- 239000002184 metal Substances 0.000 claims abstract description 164
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 113
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 112
- 239000010703 silicon Substances 0.000 claims abstract description 112
- 150000001639 boron compounds Chemical class 0.000 claims abstract description 72
- 239000010408 film Substances 0.000 claims description 130
- 239000010409 thin film Substances 0.000 claims description 64
- 229910021332 silicide Inorganic materials 0.000 claims description 59
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 59
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 42
- 229910052796 boron Inorganic materials 0.000 claims description 42
- 239000000758 substrate Substances 0.000 claims description 33
- 239000010936 titanium Substances 0.000 claims description 29
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 27
- 229910052719 titanium Inorganic materials 0.000 claims description 26
- 229910044991 metal oxide Inorganic materials 0.000 claims description 14
- 150000004706 metal oxides Chemical class 0.000 claims description 14
- 230000002829 reductive effect Effects 0.000 claims description 10
- 239000002019 doping agent Substances 0.000 claims description 7
- 230000001603 reducing effect Effects 0.000 claims description 7
- 229910052732 germanium Inorganic materials 0.000 claims description 5
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 5
- 229910052715 tantalum Inorganic materials 0.000 claims description 5
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 5
- 229910052684 Cerium Inorganic materials 0.000 claims description 4
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052746 lanthanum Inorganic materials 0.000 claims description 4
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 claims description 4
- 229910052761 rare earth metal Inorganic materials 0.000 claims description 4
- 229910052727 yttrium Inorganic materials 0.000 claims description 4
- VWQVUPCCIRVNHF-UHFFFAOYSA-N yttrium atom Chemical compound [Y] VWQVUPCCIRVNHF-UHFFFAOYSA-N 0.000 claims description 4
- 229910052723 transition metal Inorganic materials 0.000 claims 4
- 150000003624 transition metals Chemical class 0.000 claims 4
- GWXLDORMOJMVQZ-UHFFFAOYSA-N cerium Chemical compound [Ce] GWXLDORMOJMVQZ-UHFFFAOYSA-N 0.000 claims 2
- 239000012535 impurity Substances 0.000 abstract description 31
- 238000009413 insulation Methods 0.000 abstract description 7
- 230000003247 decreasing effect Effects 0.000 abstract description 5
- 230000000149 penetrating effect Effects 0.000 abstract description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 32
- 229910021341 titanium silicide Inorganic materials 0.000 description 25
- 238000010438 heat treatment Methods 0.000 description 21
- QDMRQDKMCNPQQH-UHFFFAOYSA-N boranylidynetitanium Chemical compound [B].[Ti] QDMRQDKMCNPQQH-UHFFFAOYSA-N 0.000 description 12
- 238000009792 diffusion process Methods 0.000 description 12
- 239000007769 metal material Substances 0.000 description 11
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 10
- 229910052814 silicon oxide Inorganic materials 0.000 description 10
- 229910052726 zirconium Inorganic materials 0.000 description 10
- 239000007789 gas Substances 0.000 description 9
- 229910052735 hafnium Inorganic materials 0.000 description 9
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 9
- 230000008569 process Effects 0.000 description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 8
- 229910001928 zirconium oxide Inorganic materials 0.000 description 8
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 6
- 238000010586 diagram Methods 0.000 description 6
- 238000006243 chemical reaction Methods 0.000 description 5
- 238000002474 experimental method Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 4
- 238000004544 sputter deposition Methods 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 229910052786 argon Inorganic materials 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- MYMOFIZGZYHOMD-UHFFFAOYSA-N Dioxygen Chemical compound O=O MYMOFIZGZYHOMD-UHFFFAOYSA-N 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 230000004913 activation Effects 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 239000012298 atmosphere Substances 0.000 description 2
- ZMIGMASIKSOYAM-UHFFFAOYSA-N cerium Chemical compound [Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce][Ce] ZMIGMASIKSOYAM-UHFFFAOYSA-N 0.000 description 2
- 229910001882 dioxygen Inorganic materials 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 229910052914 metal silicate Inorganic materials 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- YZCKVEUIGOORGS-IGMARMGPSA-N Protium Chemical compound [1H] YZCKVEUIGOORGS-IGMARMGPSA-N 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 239000006096 absorbing agent Substances 0.000 description 1
- 239000012300 argon atmosphere Substances 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000000039 congener Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 239000007792 gaseous phase Substances 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 239000012299 nitrogen atmosphere Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- -1 silicon oxide nitride Chemical class 0.000 description 1
- 238000005477 sputtering target Methods 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28088—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being a composite, e.g. TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823828—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823835—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes silicided or salicided gate conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823828—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823842—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different gate conductor materials or different gate conductor implants, e.g. dual gate structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4966—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/665—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide
Definitions
- This invention relates to a semiconductor device and a fabricating method for the same.
- CMOS Complementary Metal-Oxide-Semiconductor
- gate length of sub-micron (0.1 micrometer) generation there is a high possibility that silicon used for a generation before the above cannot be utilized for a gate electrode as it is.
- the first reason thereof is that because silicon has a relatively high specific resistance of several tens ⁇ / ⁇ , RC delay cannot be disregarded in device operation if it is used as a gate electrode. For a device whose gate length is in the sub-micron generation, it is thought that the RC delay cannot be negligible unless the specific resistance of the gate electrode is 2 ⁇ / ⁇ or less.
- this depletion layer becomes practically a capacitance connected in series to the gate insulating film, the capacitance results in being accumulated to the gate insulating film.
- the accumulated capacitance is to be 0.3 nm (nanometer) in thickness calculated in terms of a silicon oxide film.
- the gate insulating film for a future device ought to be 1.5 nm in thickness calculated in terms of a silicon oxide film, so that the thickness of 0.3 nm of the accumulated capacitance calculated in terms of a silicon oxide film cannot be ignored.
- the thickness of the gate insulating film is required to be not greater than 1.5 nm calculated in terms of a silicon oxide film, so that a problem that the impurity of high density passes through the thin-filmed gate insulating film and reaches the silicon substrate becomes obvious. Therefore, there takes place a problem that the density of the impurity deflects from the designed value and then the threshold voltage gets varied.
- the metal gate has a low specific resistance compared to silicon in principle, so that the RC delay can be taken no account. In addition, because no depletion layer generates theoretically in the metal gate, any capacitance accumulated thereto does not take place. Furthermore, the metal gate is expected to be able to solve some problems concerning the silicon gate. For example, the problem that impurity penetrates to the gate insulating film never occurs, because the metal gate does not require addition of any impurities to decrease the resistance thereof.
- the metal gate has some particular problems described below when the CMOS devices are prepared.
- so-called dual ⁇ (phi) metal gate technology in which a metallic material having a work function of p+ silicon and a metallic material having a work function of n+ silicon are employed as a gate electrode of a p channel MOS transistor and a gate electrode of an n channel MOS transistor respectively, has been proposed.
- the method mentioned above can be expected to control effectively the threshold voltage of the p channel MOS transistor and that of the n channel MOS transistor.
- the dual ⁇ metal gate is restricted by some conditions where a metallic material having a work function of p+ silicon and a metallic material having a work function of n+ silicon must be found and moreover those materials must be heat resistant, so that it will be quite difficult to find combination of the appropriate materials.
- the RC delay cannot be disregarded because a conventional silicon gate electrode has a high specific resistance, and consequently results in a decrease of capacitance thereof caused by depletion of the silicon gate electrode.
- an impurity is doped to lower the resistance, the impurity penetrates the gate insulating film out of the silicon gate electrode, so that the threshold voltage thereof gets fluctuated.
- n channel MOS and the p channel MOS employ two kinds of metallic gates (dual ⁇ metal gate technology) as the gate electrodes, not only it is predicted that discovering combination of metallic materials used for the gate electrodes of the p channel MOS transistor and the n channel MOS transistor is difficult, but also there is a problem that the fabricating process thereof gets complicated.
- the present invention is carried out in the light of the problems mentioned above and intended to lower the resistance of the gate electrode and to provide a semiconductor device having a gate electrode free from decreasing of the capacitance of the insulation film caused by depletion and from penetrating of the impurity.
- the present invention is further intended to provide a method for fabricating the above-mentioned semiconductor device by a simple method using silicon process.
- a semiconductor device comprises a CMOS transistor formed on a substrate, having
- a p channel MOS transistor comprising
- a gate electrode formed on the metal and containing boron compound layer at least silicon
- an n channel MOS transistor comprising
- a gate electrode containing at least silicon and formed on the metal silicide layer [0029] a gate electrode containing at least silicon and formed on the metal silicide layer.
- a metal fulfilling the following conditions is preferably used: that is to say, the metal contained in the metal boron compound layer and the metal contained in the metal silicide layer are the same element and the absolute value of the free energy of the metal boron compound layer is larger than the absolute value of the free energy of the metal silicide layer.
- the gate electrode contains germanium.
- the metal boron compound layer contains at least one metal selected from titanium, zirconium, and hafnium
- the gate insulating film is an oxide film of silicon or of at least one metal selected from any of zirconium, hafnium, titanium, tantalum, aluminum, yttrium, lanthanum, cerium, and other rare earth elements.
- a semiconductor device comprises
- a gate electrode formed on the metal boron compound layer and containing at least silicon.
- a fabricating method for a semiconductor device comprises the steps of
- the gate electrode of the p channel MOS transistor and that of the n channel MOS transistor, which have appropriate work functions respectively, can be formed by the same step; accordingly a CMOS integrated circuit that can control effectively the threshold voltages of the MOSs of both channels can be fabricated.
- a fabricating method for a semiconductor device comprises the steps of
- a fabricating method for a semiconductor device comprises the steps of
- a fabricating method for a semiconductor device comprises the steps of
- the thin film preferably contains germanium.
- Ti titanium
- Zr zirconium
- Hf hafnium
- FIG. 1 is a cross sectional view of a p channel MOS transistor according to the present invention.
- FIG. 2 is a cross sectional view of an n channel MOS transistor out of CMOS devices according to the present invention
- FIG. 3 shows energy band diagrams of titanium silicide, titanium boron compound, n+ silicon and p+ silicon
- FIG. 4 is a cross sectional view of a CMOS device according to the present invention.
- FIG. 5 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention
- FIG. 6 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 7 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 8 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 9 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 10 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 11 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 12 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention.
- FIG. 13 is a graph of a result of a SIMS experiment showing possibility of formation of metal boron compound according to the present invention.
- FIG. 14 is a graph of a result of a SIMS experiment showing no formation of metal boron compound
- FIG. 15 is a schematic diagram of principal steps (a) and (b) in another method to form a metal silicide layer.
- FIG. 16 is a schematic diagram of principal steps (a), (b) and (c) in another method to form a metal silicide layer.
- FIG. 1 is a cross sectional view of a semiconductor device according to the invention.
- the semiconductor device comprises an n type silicon layer 3 , a gate insulating film 7 formed on the silicon layer, a metal boron compound layer 8 formed on the insulation film, and a gate electrode 9 of p+ polycrystalline silicon formed on the compound layer.
- both positions between which a gate insulating film 7 inside the n type silicon layer 3 is interposed are provided with a source region and a drain region 13 constituted of n+ silicon region. These portions mentioned above constitute the p channel MOS transistor.
- the semiconductor device is characterized in that the metal boron compound layer 8 is formed on the gate insulating film 7 . Because the metal boron compound layer 8 has conductivity i.e. sufficiently low specific resistance and acts like a metal, a gate parasitic resistance at the gate electrode 9 made of p+ polycrystalline silicon can be reduced and no depletion layer expands.
- titanium is employed as a metallic material of the metal boron compound.
- the specific resistance of the titanium boron compound is approximately 10 ⁇ cm, which is not inferior to metal gate materials.
- zirconium, hafnium, etc. can be quoted as well as titanium. Resistances of the metal boron compounds of these metallic materials are sufficiently low and the depletion layers thereof do not expand.
- the present invention is preferably carried out by a semiconductor device in which the p channel MOS transistor as shown in FIG. 1 and the n channel MOS transistor as shown in FIG. 2 are located on the same substrate.
- the n channel MOS transistor shown in FIG. 2 comprises a p type silicon layer 5 , a gate insulating film 7 formed on the silicon layer, a metal silicide layer 11 formed on the insulation film, and a gate electrode 12 of n+ polycrystalline silicon formed on the silicide layer.
- both positions between which a gate insulating film 7 inside the p type silicon layer 5 is interposed are provided with a source region and a drain region 14 constituted of p+ silicon region. These portions mentioned above constitute the n channel MOS transistor.
- a metal boron compound layer 8 is formed between the gate insulating film 7 and the p+ polycrystalline silicon gate electrode 9 for the p channel MOS transistor.
- the metal boron compound layer 8 does not create any serious problems on controlling the threshold voltage, because it has a work function significantly close to the work function of the p+ polycrystalline silicon.
- a metal silicide layer 11 is formed between the gate insulating film 2 and the n+ polycrystalline silicon gate electrode 7 for the n channel MOS transistor.
- the metal silicide layer 11 also does not create any serious problems on controlling the threshold voltage, because it has a work function significantly close to the work function of the n+ polycrystalline silicon.
- interposing the metal boron compound layer 8 between the gate insulating film 7 and the gate electrode 9 for the p channel MOS transistor, and interposing the metal silicide layer 11 between the gate insulating film 7 and the gate electrode 11 for the n channel MOS transistor can make respective threshold voltages control favorably.
- FIG. 3 shows the relation concerning band diagrams among titanium boron compound (TiB 2 ), titanium silicide (TiSi 2 ) and silicon (n+Si, p+Si), when titanium is utilized as an example of the metallic material for the metal boron compound layer 8 and the metal silicide layer 11 .
- the work function of the titanium boron compound used for the p channel MOS transistor is 4.8 to 5.2 eV, and the work function of the titanium silicide used for the n channel MOS transistor is 4.4 eV. It is thus understood that these values are extremely close to the work function 5.2 eV of the p+ polycrystalline silicon and the work function 4.1 eV of the n+ polycrystalline silicon respectively. Consequently, respective threshold voltages of the p channel MOS transistor and the n channel MOS transistor can be favorably controlled.
- the specific resistance of the titanium silicide is equal to or smaller than 20 ⁇ cm, which is not inferior to that of the material of the metal gate.
- FIG. 4 shows a cross section of the CMOS device in which the p channel MOS transistor as shown in FIG. 1 and the n channel MOS transistor as shown in FIG. 2 are formed on the same silicon substrate 4 .
- the p channel MOS transistor 1 and the n channel MOS transistor 2 are prepared on the silicon substrate 4 in a manner that a device isolation 6 of shallow trench structure is interposed between them in order to separate them each other.
- An N silicon well 3 is formed on the region of the silicon substrate 4 where the p channel MOS transistor 1 is formed.
- a P silicon well 5 is also formed on the region of the silicon substrate 4 where the n channel MOS transistor 2 is formed.
- the p channel MOS transistor 1 comprises a laminated structure (MIS structure) comprising the gate insulating film 7 formed on the N silicon well 3 , the metal boron compound layer 8 formed the insulation film, the p+polycrystalline silicon electrode 9 formed the compound layer, and a SALICIDE (self aligned silicide) 10 formed the silicon electrode.
- MIS structure laminated structure
- SALICIDE self aligned silicide
- a deep p+ impurity diffusion layers 13 and a shallow p+ impurity diffusion layers 15 in which an impurity is doped in high concentration are formed, and both of them act as a source and a drain respectively.
- a silicide layer with for example Co (cobalt) in such a manner of self-alignment i.e. the SALICIDE 10 is formed.
- the P silicon well 5 is formed on a region of the silicon substrate 4 , where the n channel MOS transistor 2 is formed.
- the n channel MOS transistor 2 comprises a laminated structure (MIS structure) comprising the gate insulating film 7 formed on the P silicon well 5 , the metal silicide layer 11 formed on the gate insulating film, the n+polycrystalline silicon electrode 12 formed on the metal silicide layer, and a SALICIDE 10 formed on the n+ polycrystalline silicon electrode.
- MIS structure laminated structure
- a gate sidewall 17 of silicon nitride is formed on a sidewall of the laminated structure.
- the SALICIDE 10 as an electrode is formed on the deep n+ impurity diffusion layer 14 .
- the device isolation 6 of shallow trench structure is formed on the silicon substrate 4 .
- the N silicon well 3 and the P silicon well 5 are formed, and thereafter the gate insulating film 7 is formed.
- Silicon oxide (SiO 2 ) film, silicon oxide nitride (SiON) film, other metal oxide films, metal silicate film, etc. can be used as the gate insulating film 7 . Thickness thereof is 2 nm in the case of silicon oxide.
- an oxide film of at least one metal selected from zirconium, hafnium, titanium, tantalum, aluminum, yttrium, lanthanum, cerium or other rare earth elements can be employed.
- a metallic thin film 18 is deposited on the gate insulating film 7 .
- titanium film was deposited by 1 nm in thickness as a metallic thin film by means of chemical vapor deposition (CVD) method.
- the thickness of the metallic film 18 is preferably 0.5 nm to 2 nm. The reason why the thickness is not less than 0.5 nm is that there is a possibility of occurrence of pinholes etc. on the substrate, which make the metallic film be a discontinuous structure two-dimensionally, if the thickness is smaller than that.
- the reason why the thickness is equal to or smaller than 2 nm is that a metallic film with a thickness greater than the above thickness results in a metal-rich composition when boron compound is formed in the following steps and metal-rich boron compounds are chemically unstable.
- the thickness of the metal boron compound layer in this case becomes 1 nm to 4 nm.
- the thickness of the metal silicide layer also becomes 1 nm to 4 nm.
- a non-doped polycrystalline silicon layer 19 is deposited on the metallic film 18 using a conventional method.
- the polycrystalline silicon layer 19 was deposited by 200 nm in thickness by the CVD method using SiH 4 gas.
- boron behaving as the acceptor impurity is added to the non-doped polycrystalline silicon layer 19 of the region 1 , which becomes the p channel MOS transistor, so as to form a p type doped polycrystalline silicon layer 20 .
- phosphorus or arsenic behaving as the donor impurity is added to the non-doped polycrystalline silicon layer 19 of the region 2 , which becomes the n channel MOS transistor, so as to form an n type doped polycrystalline silicon layer 21 .
- Ion implantation method, gaseous phase diffusion method, etc. can be used for the doping method by which the impurity is added. Doping of boron should be carried out only in the vicinity of the surface of the non-doped polycrystalline silicon layer 19 so as not to reach the metallic thin film 18 . Otherwise, boron reacts to the metallic thin film 18 such as Ti in the impurity-doping step, so that uniformity thereof may be deteriorated.
- BF 2 was ion-implanted to the non-doped polycrystalline silicon layer 19 in the region 1 , at which the p channel MOS transistor is formed, by means of the ion implantation method used for a regular process on the implantation condition of dose energy of 30 keV and dose amount of 5 ⁇ 10 15 /cm 2 .
- the entire metallic thin film 18 i.e. the region 1 thereof at which the p channel MOS transistor is to be formed and the region 2 thereof at which the n channel MOS transistor is to be formed, reacts to a part of the polycrystalline silicon 20 and 21 , and thereby the uniform and flat metal silicide layer 11 is formed by putting the first heat treatment (700 to 800° C.) into practice.
- the titanium silicide (TiSi 2 (C49)) layer 11 in the region 2 where the n channel MOS transistor is to be formed changes into the titanium silicide (TiSi 2 (C54)) layer 11 and then the specific resistance thereof decreases. Flatness of the titanium silicide (TiSi 2 (C54)) layer 11 is maintained.
- the impurities added to the polycrystalline silicon layers 20 and 21 are simultaneously activated electrically, so that the p+ polycrystalline silicon layer 9 and the n+ polycrystalline silicon layer 12 are formed.
- the laminated layer structure (MIS structure) comprising the gate insulating film 7 , the metal boron compound layer 8 , and the p+ polycrystalline silicon electrode 9 is formed by gate processing step in the region 1 of the p channel MOS transistor.
- the laminated layer structure (MIS structure) comprising the gate insulating film 7 , the metal silicide layer 11 , and the n+ polycrystalline silicon electrode 12 is formed at the same time by gate processing step in the region 2 of the n channel MOS transistor.
- the p+ polycrystalline silicon electrode 9 , the n+ polycrystalline silicon electrode 12 , the titanium boron compound layer 8 and the titanium silicide layer 11 were etched by reactive ion etching with a CF system reacting gas, and the gate insulating film 7 was etched with another existing gas system.
- the same gas system as silicon etching gas can process sufficiently the titanium boron compound and the titanium silicide. Replacing titanium with zirconium or hafnium achieves the same result.
- the shallow p+ impurity diffusion layer 15 and the shallow n+ impurity diffusion layer 16 are formed in self-alignment by means of ion implantation at the both sides of the gate, using laminated portions 22 , 23 of the gate as a mask.
- the sidewalls 17 of the gates of silicon nitride are formed with silicon oxide etc. on the sidewalls of the both gate laminated portions 22 , 23 .
- the deep p+ impurity diffusion layer 13 and the deep n+impurity diffusion layer 14 are diffused in self-alignment by means of ion implantation, using the side walls 17 of the gate as a mask, in order to form the source-drain region.
- each SALICIDE 10 is formed on the deep impurity diffusion layers 13 , 14 and the gate laminated portions 22 , 23 , and thereby the device is completed.
- the metal silicide layer 11 is formed on both of the p channel MOS transistor 1 and the n channel MOS transistor by the first heat treatment and then the metal boron compound layer 7 is formed on only the p channel MOS transistor 1 by reacting a part of the boron added to the polycrystalline silicon layer 20 to the metal silicide layer 11 by the second heat treatment.
- the method mentioned above enables to form the metal boron compound and the metal silicide having an appropriate work function respectively for both of the p channel MOS transistor 1 and the n channel MOS transistor 2 as a part of the electrode by merely adding another heat treatment step to the conventional silicon process. Moreover, uniformity and flatness of the metal boron compound layer 8 and the metal silicide layer 11 can also be improved by the heat treatment.
- the metallic thin film is kept reacted to the silicon gate electrode by the heat treatment on the condition that the metal silicide, which is chemically stable, is formed flat and uniformly in the first heat treatment step.
- the uniform and flat metal silicide electrodes are formed on both of the p channel MOS transistor 1 and the n channel MOS transistor 2 .
- the metal silicide layer 11 formed in the region of the p channel MOS transistor 1 is converted into the boron compound layer 8 .
- the metal boron compound layer 8 can also be formed evenly and uniformly.
- the second heat treatment step doubles as an electrical activation step for the impurity added to the silicon gates of the p channel MOS transistor and the n channel MOS transistor.
- TiSi 2 titanium silicide layer
- TiB 2 titanium boron compound
- FIG. 13 shows the result of the experiment in which the formed laminated structure has been analyzed by SIMS.
- the abscissa axis represents the depth from the rear surface of the substrate and the ordinate axis represents the density of boron.
- FIG. 14 shows the result of the experiment where the laminated structure on which the above-mentioned heat treatment has carried out in the absence of interposition of the titanium thin film has been analyzed by SIMS.
- the titanium boron compound (TiB 2 ) in FIG. 13 acts as an absorber for boron, so that it suppresses effectively diffusing of boron toward the silicon substrate.
- the effect of the present invention can be well expected by employing some metal element wherein the absolute value of the free energy of its metal boron compound is larger than the absolute value of the free energy of its metal silicide.
- SiGe electrode containing germanium in the silicon electrode can be employed. Activation of impurity in Si can be executed at a low temperature, thanks to addition of Ge.
- a metal element is added to the gate insulating film during formation of the gate insulating film. Thereafter the silicon film is deposited thereon and then the metal added to the gate insulating film reacts to the silicon film so as to form the metal silicide layer.
- FIG. 15 shows the schematic diagram thereof.
- the metal-added gate insulating film 100 is formed on the silicon substrate 4 .
- titanium metal is added to the zirconium oxide film by means of sputtering.
- a zirconium oxide target and a titanium metal target were used as the sputtering target, and argon gas only or argon gas added with minute quantity of oxygen was used as the sputtering gas.
- the oxygen gas is added to the argon gas
- flow of the oxygen gas is preferably equal to or smaller than 1 sccm.
- the zirconium oxide film to be formed has stoichiometric composition, and titanium element to be added is in a state which is short of coupling with oxygen element.
- a silicon film for example, as the conductive film 101 is deposited on the metal-added gate insulating film 100 , and heat treatment of about 750° C. is put in execution. Thereby the metal silicide layer 11 is formed in the metal-added gate insulating film 100 , and between the metal-added gate insulating film 100 and the conductive film 101 .
- the reason for the above is that metal elements whose bonding to oxygen in the metal-added gate insulating film 100 is insufficient are reduced, and combine to silicon in the conductive film 101 , and then form the titanium silicide layer 11 .
- the impurity metal added in the insulation film diffuses into the side of the Si substrate 4 , which contacts the gate insulating film 100 , due to the heat treatment.
- the surface of the substrate is exposed to the air and oxidized.
- the oxidized surface acts as a barrier that prevents the metal from diffusing toward the substrate side.
- the method of this embodiment can diminish the forming steps for the metallic thin film and consequently has an advantage to be able to make the forming process short.
- titanium, zirconium and hafnium are employed as the metal element to be added to the gate insulating film in order to make them separately both silicide and boron compound in the method of this embodiment. Especially it is most desirable to add titanium that has a low-level oxidized state and can be reduced easily.
- the material system described in the embodiment 1 can be utilized as it is.
- a reduced metal oxide film (e.g. metallic thin film) is obtained by forming a gate insulating film and then reducing the surface thereof.
- a silicon film is deposited thereon and a metal silicide layer is formed by reacting the reduced metal oxide film to the silicon film by heat treatment.
- FIG. 16 shows the schematic diagram thereof.
- a gate insulating film 102 of metal oxide is formed on the silicon substrate 4 .
- Titanium, zirconium, or hafnium can be employed as the metal.
- a reduced metal oxide film i.e. a metallic thin film 103 here, is formed by reducing a part of the surface of the gate insulating film 102 of metal oxide.
- Heat treatment in a reductive atmosphere such as hydrogen can be put to practice for example as the reducing method.
- a reductive atmosphere such as hydrogen
- it is difficult technologically to reduce only a part of the gate insulating film 102 of metal oxide in such as ordinary hydrogen molecule atmosphere it is technologically possible to reduce partially only the vicinity of the utmost surface of the gate insulating film 102 of metal oxide by means of being exposed by e.g. hydrogen radical or inert gas plasma.
- the metal oxide shall not necessarily be reduced completely to the pure metal by reducing action, but a low-level metal oxide state, which is an unstable oxidized state, may be permitted.
- a metal silicate instead of the metal oxide can also be used.
- a silicon film for example is formed on the metallic thin film 103 as the conductive thin film 104 , as shown by the step (b) of FIG. 15.
- the metal silicide layer 105 can be formed by reacting the silicon in the conductive thin film 104 to the metal in the metallic thin film 103 .
- the advantage of such fabricating method is that flat metal silicide and metal boron compound can be formed even if a system is difficult to form a flat metallic thin film on the gate insulating film.
- the present invention can provide a semiconductor device having a gate electrode free from increasing of resistance of the gate electrode, from decreasing of capacitance of the insulation film due to depletion, and from penetrating of impurity.
- the fabricating method for the semiconductor device mentioned above can be provided by a simple method using silicon process.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Ceramic Engineering (AREA)
- Materials Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
The present invention is intended to provide a semiconductor device having a gate electrode free from increasing of resistance of the gate electrode, from decreasing of capacitance of the insulation film due to depletion, and from penetrating of impurity. The semiconductor device comprises a silicon layer, a gate insulating film formed on the silicon layer, a metal boron compound layer formed on the gate insulating film, and a gate electrode formed on the metal boron compound layer and containing at least silicon.
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-384498, filed on Dec. 18, 2001, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- This invention relates to a semiconductor device and a fabricating method for the same.
- 2. Description of the Related Art
- When a CMOS (Complementary Metal-Oxide-Semiconductor) device with a gate length of sub-micron (0.1 micrometer) generation is fabricated, there is a high possibility that silicon used for a generation before the above cannot be utilized for a gate electrode as it is.
- The first reason thereof is that because silicon has a relatively high specific resistance of several tens Ω/□, RC delay cannot be disregarded in device operation if it is used as a gate electrode. For a device whose gate length is in the sub-micron generation, it is thought that the RC delay cannot be negligible unless the specific resistance of the gate electrode is 2Ω/□ or less.
- Furthermore, as the second reason of the above, there is a problem that the silicon gate electrode gets depleted. This is the phenomenon that solubility of the dopant impurity added in the silicon is limited to the extent of 1×1020 per cubic centimeter at most and a depletion layer of a finite length comes to expand in the silicon gate side at the interface between the silicon gate electrode and a gate insulating film.
- Because this depletion layer becomes practically a capacitance connected in series to the gate insulating film, the capacitance results in being accumulated to the gate insulating film. The accumulated capacitance is to be 0.3 nm (nanometer) in thickness calculated in terms of a silicon oxide film. The gate insulating film for a future device ought to be 1.5 nm in thickness calculated in terms of a silicon oxide film, so that the thickness of 0.3 nm of the accumulated capacitance calculated in terms of a silicon oxide film cannot be ignored.
- On the other hand, decreasing the resistance of the silicon gate electrode is being tried by means of adding an impurity (such as phosphorus or boron) in high density thereto. However the thickness of the gate insulating film is required to be not greater than 1.5 nm calculated in terms of a silicon oxide film, so that a problem that the impurity of high density passes through the thin-filmed gate insulating film and reaches the silicon substrate becomes obvious. Therefore, there takes place a problem that the density of the impurity deflects from the designed value and then the threshold voltage gets varied.
- In view of the above, it has been thought that a metal with a high melting point such as molybdenum, tungsten, tantalum or their nitrides is utilized for the gate electrode. This is so-called metal gate technology.
- The metal gate has a low specific resistance compared to silicon in principle, so that the RC delay can be taken no account. In addition, because no depletion layer generates theoretically in the metal gate, any capacitance accumulated thereto does not take place. Furthermore, the metal gate is expected to be able to solve some problems concerning the silicon gate. For example, the problem that impurity penetrates to the gate insulating film never occurs, because the metal gate does not require addition of any impurities to decrease the resistance thereof.
- However, the metal gate has some particular problems described below when the CMOS devices are prepared. When the CMOS devices are formed, so-called dual φ (phi) metal gate technology, in which a metallic material having a work function of p+ silicon and a metallic material having a work function of n+ silicon are employed as a gate electrode of a p channel MOS transistor and a gate electrode of an n channel MOS transistor respectively, has been proposed.
- The method mentioned above can be expected to control effectively the threshold voltage of the p channel MOS transistor and that of the n channel MOS transistor. However the dual φ metal gate is restricted by some conditions where a metallic material having a work function of p+ silicon and a metallic material having a work function of n+ silicon must be found and moreover those materials must be heat resistant, so that it will be quite difficult to find combination of the appropriate materials.
- Moreover, even if two kinds of metallic materials having heat resistance and an appropriate work function can be found, there is a disadvantage that complicates fabricating process of LSI because the gate electrode of the p channel MOS transistor and that of the n channel MOS transistor need to be formed by separate steps from each other for the fabricating process.
- As mentioned above, the RC delay cannot be disregarded because a conventional silicon gate electrode has a high specific resistance, and consequently results in a decrease of capacitance thereof caused by depletion of the silicon gate electrode. Besides, there are more problems that if an impurity is doped to lower the resistance, the impurity penetrates the gate insulating film out of the silicon gate electrode, so that the threshold voltage thereof gets fluctuated.
- Furthermore, in a method where the n channel MOS and the p channel MOS employ two kinds of metallic gates (dual φ metal gate technology) as the gate electrodes, not only it is predicted that discovering combination of metallic materials used for the gate electrodes of the p channel MOS transistor and the n channel MOS transistor is difficult, but also there is a problem that the fabricating process thereof gets complicated.
- The present invention is carried out in the light of the problems mentioned above and intended to lower the resistance of the gate electrode and to provide a semiconductor device having a gate electrode free from decreasing of the capacitance of the insulation film caused by depletion and from penetrating of the impurity.
- The present invention is further intended to provide a method for fabricating the above-mentioned semiconductor device by a simple method using silicon process.
- In accordance with an embodiment of the invention, a semiconductor device comprises a CMOS transistor formed on a substrate, having
- a p channel MOS transistor comprising
- an n type silicon layer,
- a gate insulating film formed on the n type silicon layer,
- a metal boron compound layer formed on the gate insulating film, and
- a gate electrode formed on the metal and containing boron compound layer at least silicon, and
- an n channel MOS transistor comprising
- a p type silicon layer,
- a gate insulating film formed on the p type silicon layer,
- a metal silicide layer formed on the gate insulating film, and
- a gate electrode containing at least silicon and formed on the metal silicide layer.
- In this case, a metal fulfilling the following conditions is preferably used: that is to say, the metal contained in the metal boron compound layer and the metal contained in the metal silicide layer are the same element and the absolute value of the free energy of the metal boron compound layer is larger than the absolute value of the free energy of the metal silicide layer.
- Furthermore, it is preferable that the gate electrode contains germanium.
- More over it is desirable that the metal boron compound layer contains at least one metal selected from titanium, zirconium, and hafnium, and the gate insulating film is an oxide film of silicon or of at least one metal selected from any of zirconium, hafnium, titanium, tantalum, aluminum, yttrium, lanthanum, cerium, and other rare earth elements.
- The atomic ratio of the metal boron compound layer is preferably to be metal: boron=1:1.5 to 2 for the present invention.
- According to another embodiment of the present invention, a semiconductor device comprises
- a silicon layer,
- a gate insulating film formed on the silicon layer,
- a metal boron compound layer formed on the gate insulating film, and
- a gate electrode formed on the metal boron compound layer and containing at least silicon.
- In accordance with another embodiment of the present invention, a fabricating method for a semiconductor device comprises the steps of
- forming a gate insulating film on a silicon substrate,
- forming a metallic thin film on the gate insulating film,
- forming a thin film containing at least silicon on the metallic thin film,
- adding boron to at least a part of the thin film,
- forming a metal silicide layer by reacting the whole of the metallic thin film to the part of the thin film containing silicon, and
- forming a metal boron compound layer by reacting a part of the metal silicide layer to boron.
- According to this embodiment, the gate electrode of the p channel MOS transistor and that of the n channel MOS transistor, which have appropriate work functions respectively, can be formed by the same step; accordingly a CMOS integrated circuit that can control effectively the threshold voltages of the MOSs of both channels can be fabricated.
- In accordance with another embodiment of the present invention, a fabricating method for a semiconductor device comprises the steps of
- forming a gate insulating film on a silicon substrate,
- forming a metallic thin film on the gate insulating film,
- forming a thin film containing at least silicon on the metallic thin film,
- adding boron to a first region of the thin film,
- adding an n type dopant to a second region of the thin film,
- forming a metal silicide layer by reacting the whole of the metallic thin film to a part of the thin film, and
- forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
- In accordance with further embodiment of the present invention, a fabricating method for a semiconductor device comprises the steps of
- forming a gate insulating film added with a metal on a silicon substrate,
- forming a thin film containing at least silicon on the gate insulating film,
- adding boron to a first region of the thin film,
- adding an n type dopant to a second region of the thin film,
- forming a metal silicide layer by reacting the metal added to the surface of the gate insulating film to a part of the thin film, and
- forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
- In accordance with further embodiment of the present invention, a fabricating method for a semiconductor device comprises the steps of
- forming a gate insulating film of metal oxide on a silicon substrate,
- reducing a surface of the gate insulating film,
- forming a thin film containing at least silicon on the gate insulating film,
- adding boron to a first region of the thin film,
- adding an n type dopant to a second region of the thin film,
- forming a metal silicide layer by reacting a reduced metal existing on the surface of the gate insulating film to a part of the thin film, and
- forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
- In this case, the thin film preferably contains germanium.
- Furthermore, Ti (titanium) is preferred for the metal of the metal boron compound layer or the metal silicide layer. However, Zr (zirconium), Hf (hafnium) etc., which are the congeners of Ti, may be employed because chemical properties thereof are similar.
- FIG. 1 is a cross sectional view of a p channel MOS transistor according to the present invention;
- FIG. 2 is a cross sectional view of an n channel MOS transistor out of CMOS devices according to the present invention;
- FIG. 3 shows energy band diagrams of titanium silicide, titanium boron compound, n+ silicon and p+ silicon;
- FIG. 4 is a cross sectional view of a CMOS device according to the present invention;
- FIG. 5 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 6 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 7 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 8 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 9 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 10 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 11 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 12 is a cross sectional view showing an example of a fabricating step for a CMOS according to the present invention;
- FIG. 13 is a graph of a result of a SIMS experiment showing possibility of formation of metal boron compound according to the present invention;
- FIG. 14 is a graph of a result of a SIMS experiment showing no formation of metal boron compound;
- FIG. 15 is a schematic diagram of principal steps (a) and (b) in another method to form a metal silicide layer; and
- FIG. 16 is a schematic diagram of principal steps (a), (b) and (c) in another method to form a metal silicide layer.
- Hereinafter, the present invention will be explained in detail referring to the drawings. However the invention is not limited to embodiments described below, but can be carried out by varieties of devices.
- (Embodiment 1)
- FIG. 1 is a cross sectional view of a semiconductor device according to the invention.
- As shown in FIG. 1, the semiconductor device comprises an n
type silicon layer 3, agate insulating film 7 formed on the silicon layer, a metalboron compound layer 8 formed on the insulation film, and agate electrode 9 of p+ polycrystalline silicon formed on the compound layer. - In the figure, both positions between which a
gate insulating film 7 inside the ntype silicon layer 3 is interposed are provided with a source region and adrain region 13 constituted of n+ silicon region. These portions mentioned above constitute the p channel MOS transistor. - The semiconductor device is characterized in that the metal
boron compound layer 8 is formed on thegate insulating film 7. Because the metalboron compound layer 8 has conductivity i.e. sufficiently low specific resistance and acts like a metal, a gate parasitic resistance at thegate electrode 9 made of p+ polycrystalline silicon can be reduced and no depletion layer expands. - An example in which titanium is employed as a metallic material of the metal boron compound will be described. The specific resistance of the titanium boron compound is approximately 10 μΩcm, which is not inferior to metal gate materials. As a metallic material, zirconium, hafnium, etc. can be quoted as well as titanium. Resistances of the metal boron compounds of these metallic materials are sufficiently low and the depletion layers thereof do not expand.
- Additionally, the present invention is preferably carried out by a semiconductor device in which the p channel MOS transistor as shown in FIG. 1 and the n channel MOS transistor as shown in FIG. 2 are located on the same substrate.
- The n channel MOS transistor shown in FIG. 2 comprises a p
type silicon layer 5, agate insulating film 7 formed on the silicon layer, ametal silicide layer 11 formed on the insulation film, and agate electrode 12 of n+ polycrystalline silicon formed on the silicide layer. - In the figure, both positions between which a
gate insulating film 7 inside the ptype silicon layer 5 is interposed are provided with a source region and adrain region 14 constituted of p+ silicon region. These portions mentioned above constitute the n channel MOS transistor. According to the present invention, a metalboron compound layer 8 is formed between thegate insulating film 7 and the p+ polycrystallinesilicon gate electrode 9 for the p channel MOS transistor. The metalboron compound layer 8 does not create any serious problems on controlling the threshold voltage, because it has a work function significantly close to the work function of the p+ polycrystalline silicon. Ametal silicide layer 11 is formed between thegate insulating film 2 and the n+ polycrystallinesilicon gate electrode 7 for the n channel MOS transistor. Themetal silicide layer 11 also does not create any serious problems on controlling the threshold voltage, because it has a work function significantly close to the work function of the n+ polycrystalline silicon. - By means of the invention, interposing the metal
boron compound layer 8 between thegate insulating film 7 and thegate electrode 9 for the p channel MOS transistor, and interposing themetal silicide layer 11 between thegate insulating film 7 and thegate electrode 11 for the n channel MOS transistor, can make respective threshold voltages control favorably. - FIG. 3 shows the relation concerning band diagrams among titanium boron compound (TiB2), titanium silicide (TiSi2) and silicon (n+Si, p+Si), when titanium is utilized as an example of the metallic material for the metal
boron compound layer 8 and themetal silicide layer 11. - The work function of the titanium boron compound used for the p channel MOS transistor is 4.8 to 5.2 eV, and the work function of the titanium silicide used for the n channel MOS transistor is 4.4 eV. It is thus understood that these values are extremely close to the work function 5.2 eV of the p+ polycrystalline silicon and the work function 4.1 eV of the n+ polycrystalline silicon respectively. Consequently, respective threshold voltages of the p channel MOS transistor and the n channel MOS transistor can be favorably controlled. Moreover, the specific resistance of the titanium silicide is equal to or smaller than 20 μΩcm, which is not inferior to that of the material of the metal gate.
- FIG. 4 shows a cross section of the CMOS device in which the p channel MOS transistor as shown in FIG. 1 and the n channel MOS transistor as shown in FIG. 2 are formed on the
same silicon substrate 4. As shown in FIG. 4, the pchannel MOS transistor 1 and the nchannel MOS transistor 2 are prepared on thesilicon substrate 4 in a manner that adevice isolation 6 of shallow trench structure is interposed between them in order to separate them each other. - An N silicon well3 is formed on the region of the
silicon substrate 4 where the pchannel MOS transistor 1 is formed.A P silicon well 5 is also formed on the region of thesilicon substrate 4 where the nchannel MOS transistor 2 is formed. The pchannel MOS transistor 1 comprises a laminated structure (MIS structure) comprising thegate insulating film 7 formed on the N silicon well 3, the metalboron compound layer 8 formed the insulation film, the p+polycrystalline silicon electrode 9 formed the compound layer, and a SALICIDE (self aligned silicide) 10 formed the silicon electrode. On the sidewalls of these laminated structures, gate sidewalls 17 of silicon nitride are formed. - At both positions between which the
gate insulating film 7 in the N silicon well 3 is interposed, a deep p+ impurity diffusion layers 13 and a shallow p+ impurity diffusion layers 15 in which an impurity is doped in high concentration are formed, and both of them act as a source and a drain respectively. On the deep p+impurity diffusion layer 13, a silicide layer with for example Co (cobalt) in such a manner of self-alignment i.e. theSALICIDE 10 is formed. - On the other hand, the P silicon well5 is formed on a region of the
silicon substrate 4, where the nchannel MOS transistor 2 is formed. - The n
channel MOS transistor 2 comprises a laminated structure (MIS structure) comprising thegate insulating film 7 formed on the P silicon well 5, themetal silicide layer 11 formed on the gate insulating film, the n+polycrystalline silicon electrode 12 formed on the metal silicide layer, and aSALICIDE 10 formed on the n+ polycrystalline silicon electrode. On a sidewall of the laminated structure, agate sidewall 17 of silicon nitride is formed. - At both positions between which the
gate insulating film 7 in the P silicon well 5 is interposed, a deep n+impurity diffusion layer 14 and a shallow n+impurity diffusion layer 16 to which an impurity is doped in high concentration, and both of them act as a source and a drain. On the deep n+impurity diffusion layer 14, theSALICIDE 10 as an electrode is formed. - Then, a fabricating method for the CMOS device shown in FIG. 5 will be described referring to FIG. 5 to FIG. 11.
- First of all, as shown in FIG. 5, the
device isolation 6 of shallow trench structure is formed on thesilicon substrate 4. Next, the N silicon well 3 and the P silicon well 5 are formed, and thereafter thegate insulating film 7 is formed. - Silicon oxide (SiO2) film, silicon oxide nitride (SiON) film, other metal oxide films, metal silicate film, etc. can be used as the
gate insulating film 7. Thickness thereof is 2 nm in the case of silicon oxide. Besides, in the case of metal oxide films, an oxide film of at least one metal selected from zirconium, hafnium, titanium, tantalum, aluminum, yttrium, lanthanum, cerium or other rare earth elements can be employed. - Then, as shown in FIG. 6, a metallic
thin film 18 is deposited on thegate insulating film 7. In this case, titanium film was deposited by 1 nm in thickness as a metallic thin film by means of chemical vapor deposition (CVD) method. - As a metallic material, zirconium, hafnium, etc. as well as titanium can be utilized. Regarding to film forming method, CVD method which can form a film uniformly as it sticks fast to steps of the substrate is desirable, but evaporation method or sputtering method can also provide similar effect. Moreover the thickness of the
metallic film 18 is preferably 0.5 nm to 2 nm. The reason why the thickness is not less than 0.5 nm is that there is a possibility of occurrence of pinholes etc. on the substrate, which make the metallic film be a discontinuous structure two-dimensionally, if the thickness is smaller than that. Meanwhile, the reason why the thickness is equal to or smaller than 2 nm is that a metallic film with a thickness greater than the above thickness results in a metal-rich composition when boron compound is formed in the following steps and metal-rich boron compounds are chemically unstable. The thickness of the metal boron compound layer in this case becomes 1 nm to 4 nm. The thickness of the metal silicide layer also becomes 1 nm to 4 nm. - Next, as shown in FIG. 7, a non-doped
polycrystalline silicon layer 19 is deposited on themetallic film 18 using a conventional method. Here as an example, thepolycrystalline silicon layer 19 was deposited by 200 nm in thickness by the CVD method using SiH4 gas. - Next, as shown in FIG. 8, boron behaving as the acceptor impurity is added to the non-doped
polycrystalline silicon layer 19 of theregion 1, which becomes the p channel MOS transistor, so as to form a p type dopedpolycrystalline silicon layer 20. - On the other hand, phosphorus or arsenic behaving as the donor impurity is added to the non-doped
polycrystalline silicon layer 19 of theregion 2, which becomes the n channel MOS transistor, so as to form an n type dopedpolycrystalline silicon layer 21. - Ion implantation method, gaseous phase diffusion method, etc. can be used for the doping method by which the impurity is added. Doping of boron should be carried out only in the vicinity of the surface of the non-doped
polycrystalline silicon layer 19 so as not to reach the metallicthin film 18. Otherwise, boron reacts to the metallicthin film 18 such as Ti in the impurity-doping step, so that uniformity thereof may be deteriorated. - Here, BF2 was ion-implanted to the non-doped
polycrystalline silicon layer 19 in theregion 1, at which the p channel MOS transistor is formed, by means of the ion implantation method used for a regular process on the implantation condition of dose energy of 30 keV and dose amount of 5×1015/cm2. - In the meantime, As (arsenic) was ion-implanted to the non-doped
polycrystalline silicon layer 19 in theregion 2, at which the n channel MOS transistor is to be formed, on the implantation condition of ion energy of 50 keV and dose of 3×1015/cm2. - Then, as shown in FIG. 9, the entire metallic
thin film 18, i.e. theregion 1 thereof at which the p channel MOS transistor is to be formed and theregion 2 thereof at which the n channel MOS transistor is to be formed, reacts to a part of thepolycrystalline silicon metal silicide layer 11 is formed by putting the first heat treatment (700 to 800° C.) into practice. - As an example here, by the heat treatment in argon atmosphere of 750° C. during 30 seconds, reacting the titanium
thin film 18 of 1 nm in thickness to thepolycrystalline silicon - Subsequently, as shown in FIG. 10, solely the
metal silicide layer 11 of theregion 1 at which the p channel MOS transistor is to be formed reacts to the boron doped into thepolycrystalline silicon layer 20, and thereby the uniform and flatmetal boron compound 8 is formed by putting the second heat treatment (850 to 1000° C.) higher than the first heat treatment into practice. - As an example here, by means of the heat treatment in nitrogen atmosphere of 1000° C. during 20 seconds, reacting the titanium silicide (TiSi2(C49))
layer 11 to the boron has formed the titanium boron compound (TiB2)layer 8. - At this time, the titanium silicide (TiSi2(C49))
layer 11 in theregion 2 where the n channel MOS transistor is to be formed changes into the titanium silicide (TiSi2(C54))layer 11 and then the specific resistance thereof decreases. Flatness of the titanium silicide (TiSi2(C54))layer 11 is maintained. - Furthermore, by the second heat treatment step, the impurities added to the polycrystalline silicon layers20 and 21 are simultaneously activated electrically, so that the p+
polycrystalline silicon layer 9 and the n+polycrystalline silicon layer 12 are formed. - Then, as shown in FIG. 11, the laminated layer structure (MIS structure) comprising the
gate insulating film 7, the metalboron compound layer 8, and the p+polycrystalline silicon electrode 9 is formed by gate processing step in theregion 1 of the p channel MOS transistor. On the other hand, the laminated layer structure (MIS structure) comprising thegate insulating film 7, themetal silicide layer 11, and the n+polycrystalline silicon electrode 12 is formed at the same time by gate processing step in theregion 2 of the n channel MOS transistor. - As an example here, the p+
polycrystalline silicon electrode 9, the n+polycrystalline silicon electrode 12, the titaniumboron compound layer 8 and thetitanium silicide layer 11 were etched by reactive ion etching with a CF system reacting gas, and thegate insulating film 7 was etched with another existing gas system. The same gas system as silicon etching gas can process sufficiently the titanium boron compound and the titanium silicide. Replacing titanium with zirconium or hafnium achieves the same result. Subsequently, the shallow p+impurity diffusion layer 15 and the shallow n+impurity diffusion layer 16 are formed in self-alignment by means of ion implantation at the both sides of the gate, usinglaminated portions sidewalls 17 of the gates of silicon nitride are formed with silicon oxide etc. on the sidewalls of the both gate laminatedportions impurity diffusion layer 13 and the deep n+impurity diffusion layer 14 are diffused in self-alignment by means of ion implantation, using theside walls 17 of the gate as a mask, in order to form the source-drain region. - Finally, as shown in FIG. 4, each
SALICIDE 10 is formed on the deep impurity diffusion layers 13, 14 and the gate laminatedportions - The most important point in the fabricating method for the CMOS device mentioned above is that the
metal silicide layer 11 is formed on both of the pchannel MOS transistor 1 and the n channel MOS transistor by the first heat treatment and then the metalboron compound layer 7 is formed on only the pchannel MOS transistor 1 by reacting a part of the boron added to thepolycrystalline silicon layer 20 to themetal silicide layer 11 by the second heat treatment. - The method mentioned above enables to form the metal boron compound and the metal silicide having an appropriate work function respectively for both of the p
channel MOS transistor 1 and the nchannel MOS transistor 2 as a part of the electrode by merely adding another heat treatment step to the conventional silicon process. Moreover, uniformity and flatness of the metalboron compound layer 8 and themetal silicide layer 11 can also be improved by the heat treatment. - Namely, the metallic thin film is kept reacted to the silicon gate electrode by the heat treatment on the condition that the metal silicide, which is chemically stable, is formed flat and uniformly in the first heat treatment step. On this condition, the uniform and flat metal silicide electrodes are formed on both of the p
channel MOS transistor 1 and the nchannel MOS transistor 2. - Then, in the second heat treatment, the
metal silicide layer 11 formed in the region of the pchannel MOS transistor 1 is converted into theboron compound layer 8. Thanks to the originalmetal silicide layer 11 formed uniformly and evenly, the metalboron compound layer 8 can also be formed evenly and uniformly. The second heat treatment step doubles as an electrical activation step for the impurity added to the silicon gates of the p channel MOS transistor and the n channel MOS transistor. Next, an example of the metal silicide, which is converted into the metal boron compound after it reacts to boron, will be explained using titanium as the metal. This chemical reaction is theoretically predicted to be a reasonable reaction process allowed thermodynamically. - As an example, chemical reaction when the titanium silicide layer (TiSi2) formed on a p+ silicon substrate doped with 1 atom % of boron is treated at a high temperature (850° C.) will be considered. The chemical reaction formula when silicon (Si) and titanium boron compound (TiB2) are formed out of boron-doped p+ silicon and titanium silicide (TiSi2) is as follows:
- 2/3Si0.99B0.01+TiSi2→2/3Si+TiB2
- Noteworthy point is that the generating free energy of this formula is ΔG=−10192J(1000K). Namely, for this system, transformation from the titanium silicide (TiSi2)to the titanium boron compound (TiB2) is a chemical reaction proceeding voluntarily as long as boron exists.
- To confirm practically the theoretical prediction described above, an experiment whether the titanium boron compound is formed or not, is carried out as follows: Zirconium oxide is used as the gate insulating film, and a titanium thin film is formed thereon, and then a silicon layer doped with boron is deposited on the titanium film. A heat treatment at about 800° C. for the above structure is carried out and thereafter a high temperature heat treatment at about 1000° C. is put to practice.
- FIG. 13 shows the result of the experiment in which the formed laminated structure has been analyzed by SIMS. The abscissa axis represents the depth from the rear surface of the substrate and the ordinate axis represents the density of boron.
- As shown in FIG. 13, in contrast to the peak of zirconium originated from the zirconium oxide film, the peaks of titanium and boron have the same shape and distribute shifted toward the silicon gate electrode. The above result has actually proven that a compound comprising titanium and boron is formed on the zirconium oxide film.
- This is also clear by the fact that the density of boron in the silicon gate electrode is once decreasing near the boundary surface thereof to the zirconium oxide film (denoted by the arrow A in FIG. 13).
- For the sake of comparison, FIG. 14 shows the result of the experiment where the laminated structure on which the above-mentioned heat treatment has carried out in the absence of interposition of the titanium thin film has been analyzed by SIMS.
- In this case, because no boron compound is naturally formed on the zirconium oxide, the boron density in the silicon gate electrode becomes flat.
- It should be remarkable that there is a difference between FIG. 13 and FIG. 14 with regard to penetrating action of boron into the silicon substrate side.
- That is to say, when the titanium boron compound (TiB2) in FIG. 13 has been formed, the titanium boron compound (TiB2) acts as an absorber for boron, so that it suppresses effectively diffusing of boron toward the silicon substrate.
- Meanwhile, it is recognized that boron is diffusing in large quantities toward the silicon substrate in the case of FIG. 14. As mentioned above, it is understood that the present invention can also prevent boron from penetrating.
- The metal boron compound layer is preferably formed in the range of metal: boron=1:1.5 to 2. The reason thereof is that if the rate of boron to metal is 1.5 or less, the effect of the invention cannot be achieved because chemical stability of the metal boron compound deteriorates.
- Furthermore, the effect of the present invention can be well expected by employing some metal element wherein the absolute value of the free energy of its metal boron compound is larger than the absolute value of the free energy of its metal silicide.
- Moreover a SiGe electrode containing germanium in the silicon electrode can be employed. Activation of impurity in Si can be executed at a low temperature, thanks to addition of Ge.
- (Embodiment 2)
- Then, another forming method for the metal silicide layer will be described. In this embodiment, a metal element is added to the gate insulating film during formation of the gate insulating film. Thereafter the silicon film is deposited thereon and then the metal added to the gate insulating film reacts to the silicon film so as to form the metal silicide layer.
- FIG. 15 shows the schematic diagram thereof.
- As shown by the step (a) of FIG. 15, the metal-added
gate insulating film 100 is formed on thesilicon substrate 4. Here, an example where titanium metal is added to the zirconium oxide film by means of sputtering will be described. - First of all, a zirconium oxide target and a titanium metal target were used as the sputtering target, and argon gas only or argon gas added with minute quantity of oxygen was used as the sputtering gas.
- When the oxygen gas is added to the argon gas, flow of the oxygen gas is preferably equal to or smaller than 1 sccm. By means of such filming measure, the zirconium oxide film to be formed has stoichiometric composition, and titanium element to be added is in a state which is short of coupling with oxygen element.
- In the next place, as shown in the step (b) of FIG. 15, a silicon film, for example, as the
conductive film 101 is deposited on the metal-addedgate insulating film 100, and heat treatment of about 750° C. is put in execution. Thereby themetal silicide layer 11 is formed in the metal-addedgate insulating film 100, and between the metal-addedgate insulating film 100 and theconductive film 101. - The reason for the above is that metal elements whose bonding to oxygen in the metal-added
gate insulating film 100 is insufficient are reduced, and combine to silicon in theconductive film 101, and then form thetitanium silicide layer 11. - There is a possibility that the impurity metal added in the insulation film diffuses into the side of the
Si substrate 4, which contacts thegate insulating film 100, due to the heat treatment. However, in the practical fabrication, the surface of the substrate is exposed to the air and oxidized. The oxidized surface acts as a barrier that prevents the metal from diffusing toward the substrate side. - Such fabricating method has the following two advantages.
- Firstly, in a step forming a metallic thin film on the gate insulating film as shown in the
embodiment 1, it is very difficult to form a flat metallic thin film if the affinity between the gate insulating film and the metallic thin film is poor. On the contrary, the method according to this embodiment can easily solve this problem. - Secondly, the method of this embodiment can diminish the forming steps for the metallic thin film and consequently has an advantage to be able to make the forming process short.
- Preferably, titanium, zirconium and hafnium are employed as the metal element to be added to the gate insulating film in order to make them separately both silicide and boron compound in the method of this embodiment. Especially it is most desirable to add titanium that has a low-level oxidized state and can be reduced easily. As the gate insulating film to which the metal is added, the material system described in the
embodiment 1 can be utilized as it is. - Although sputtering is presented here as an example of the forming method for the metal-added gate insulating film, the method is not limited to it.
- (Embodiment 3)
- Another forming method for the metal silicide layer will be then described. In this embodiment, a reduced metal oxide film (e.g. metallic thin film) is obtained by forming a gate insulating film and then reducing the surface thereof. Next, a silicon film is deposited thereon and a metal silicide layer is formed by reacting the reduced metal oxide film to the silicon film by heat treatment.
- FIG. 16 shows the schematic diagram thereof.
- In the first place, as shown by the step (a) of FIG. 16, a
gate insulating film 102 of metal oxide is formed on thesilicon substrate 4. Titanium, zirconium, or hafnium can be employed as the metal. Then, a reduced metal oxide film, i.e. a metallicthin film 103 here, is formed by reducing a part of the surface of thegate insulating film 102 of metal oxide. - Heat treatment in a reductive atmosphere such as hydrogen can be put to practice for example as the reducing method. Although it is difficult technologically to reduce only a part of the
gate insulating film 102 of metal oxide in such as ordinary hydrogen molecule atmosphere, it is technologically possible to reduce partially only the vicinity of the utmost surface of thegate insulating film 102 of metal oxide by means of being exposed by e.g. hydrogen radical or inert gas plasma. - In this case, the metal oxide shall not necessarily be reduced completely to the pure metal by reducing action, but a low-level metal oxide state, which is an unstable oxidized state, may be permitted.
- Furthermore, for this partially reducing method, a metal silicate instead of the metal oxide can also be used.
- Then, a silicon film for example, is formed on the metallic
thin film 103 as the conductivethin film 104, as shown by the step (b) of FIG. 15. - Then, by means of heat-treating the substrate as shown by the step (c) of FIG. 15, the
metal silicide layer 105 can be formed by reacting the silicon in the conductivethin film 104 to the metal in the metallicthin film 103. - The advantage of such fabricating method is that flat metal silicide and metal boron compound can be formed even if a system is difficult to form a flat metallic thin film on the gate insulating film.
- The present invention can provide a semiconductor device having a gate electrode free from increasing of resistance of the gate electrode, from decreasing of capacitance of the insulation film due to depletion, and from penetrating of impurity.
- Moreover, the fabricating method for the semiconductor device mentioned above can be provided by a simple method using silicon process.
Claims (17)
1. A semiconductor device including a CMOS transistor having:
a p channel MOS transistor comprising
a substrate,
an n type silicon layer containing a source region and a drain region provided in or on the substrate and positioned apart from each other, and a channel region provided between the source region and the drain region,
a gate insulating film formed on the channel region of the n type silicon layer,
a metal boron compound layer formed on the gate insulating film, and
a gate electrode formed on the metal boron compound layer and containing at least silicon, and
an n channel MOS transistor comprising
a p type silicon layer containing a source region and a drain region provided in or on the substrate and positioned apart from each other, and a channel region provided between the source region and the drain region,
a gate insulating film formed on the p type silicon layer,
a metal silicide layer formed on the gate insulating film, and
a gate electrode formed on the metal silicide layer and containing at least silicon.
2. The semiconductor device as stated in claim 1 , wherein a metal contained in the metal boron compound layer and a metal contained in the metal silicide layer are the same element, and the metal is selected so that an absolute value of free energy of the metal boron compound can be greater than an absolute value of free energy of the metal silicide layer.
3. The semiconductor device as stated in claim 1 , wherein the gate electrode contains germanium.
4. The semiconductor device as stated in claim 1 , wherein the metal boron compound layer contains at least one metal selected from transition metals of group 4, and the gate insulating film is an oxide film of silicon or of at least one metal selected from any of transition metals of group 4, tantalum, aluminum, yttrium, lanthanum, cerium and other rare earth elements.
5. The semiconductor device as stated in claim 2 , wherein the metal is titanium.
6. The semiconductor device as stated in claim 1 , wherein atomic composition ratio is metal:boron=1:1.5 to 2.
7. The semiconductor device as stated in claim 6 , wherein the metal is titanium.
8. A semiconductor device comprising
a silicon layer containing a source region and a drain region located apart from each other, and a channel region interposed between the source region and the drain region,
a gate insulating film formed on the silicon layer,
a metal boron compound layer formed on the gate insulating film, and
a gate electrode formed on the metal boron compound layer and containing at least silicon.
9. A fabricating method for a semiconductor device comprising:
forming a gate insulating film on a silicon substrate,
forming a metallic thin film on the gate insulating film,
forming a thin film containing at least silicon on the metallic thin film,
adding boron to at least a part of the thin film,
forming a metal silicide layer by reacting the metallic thin film to a part of the thin film, and
forming a metal boron compound layer by reacting a part of the metal silicide layer to boron.
10. A fabricating method for a semiconductor device comprising:
forming a gate insulating film on a silicon substrate,
forming a metallic thin film on the gate insulating film,
forming a thin film containing at least silicon on the metallic thin film,
adding boron to a first region of the thin film,
adding n type dopant to a second region of the thin film,
forming a metal silicide layer by reacting the metallic thin film to a part of the thin film, and
forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
11. A fabricating method for a semiconductor device comprising:
forming a gate insulating film added with a metal on a silicon substrate,
forming a thin film containing at least silicon on the gate insulating film,
adding boron to a first region of the thin film,
adding an n type dopant to a second region of the thin film,
forming a metal silicide layer by reacting the metal added to the surface of the gate insulating film to a part of the thin film, and
forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
12. A fabricating method for a semiconductor device comprising:
forming a gate insulating film of metal oxide on a silicon substrate,
reducing a surface of the gate insulating film,
forming a thin film containing at least silicon on the gate insulating film,
adding boron to a first region of the thin film,
adding an n type dopant to a second region of the thin film,
forming a metal silicide layer by reacting a reduced metal existing on a surface of the gate insulating film to a part of the thin film, and
forming a metal boron compound layer by reacting a part of the metal silicide layer in the first region to boron.
13. The fabricating method for a semiconductor device as stated in claim 10 , wherein the thin film contains germanium.
14. The fabricating method for a semiconductor device as stated in claim 10 , wherein the metal boron compound layer contains at least one metal selected from transition metals of group 4, and the gate insulating film is an oxide film of silicon or of at least one metal selected from any of transition metals of group 4, tantalum, aluminum, yttrium, lanthanum, cerium and other rare earth elements.
15. The fabricating method for a semiconductor device as stated in claim 10 , wherein the metal is titanium.
16. The fabricating method for a semiconductor device as stated in claim 10 , wherein atomic composition ratio of the metal boron compound layer is metal:boron=1:1.5 to 2.
17. The fabricating method for a semiconductor device as stated in claim 10 , wherein the metal is titanium.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/340,549 US7122470B2 (en) | 2001-12-18 | 2006-01-27 | Semiconductor device with a CMOS transistor |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001384498A JP3768871B2 (en) | 2001-12-18 | 2001-12-18 | Manufacturing method of semiconductor device |
JP2001-384498 | 2001-12-18 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/340,549 Division US7122470B2 (en) | 2001-12-18 | 2006-01-27 | Semiconductor device with a CMOS transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030122199A1 true US20030122199A1 (en) | 2003-07-03 |
Family
ID=19187728
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/321,634 Abandoned US20030122199A1 (en) | 2001-12-18 | 2002-12-18 | Semiconductor device and fabricating method for the same |
US11/340,549 Expired - Fee Related US7122470B2 (en) | 2001-12-18 | 2006-01-27 | Semiconductor device with a CMOS transistor |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/340,549 Expired - Fee Related US7122470B2 (en) | 2001-12-18 | 2006-01-27 | Semiconductor device with a CMOS transistor |
Country Status (2)
Country | Link |
---|---|
US (2) | US20030122199A1 (en) |
JP (1) | JP3768871B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040207023A1 (en) * | 2003-01-21 | 2004-10-21 | Kabushiki Kaisha Toshiba | Complementary field effect transistor and its manufacturing method |
US20050059198A1 (en) * | 2003-09-12 | 2005-03-17 | Mark Visokay | Metal gate MOS transistors and methods for making the same |
US20060003507A1 (en) * | 2004-07-05 | 2006-01-05 | Hyung-Suk Jung | Integrated circuit devices including a dual gate stack structure and methods of forming the same |
US20070235770A1 (en) * | 2006-04-07 | 2007-10-11 | Shyh-Fann Ting | Semiconductor structure and fabricating method thereof |
CN100388496C (en) * | 2004-05-25 | 2008-05-14 | 恩益禧电子股份有限公司 | Semiconductor device |
US20080254581A1 (en) * | 2005-03-03 | 2008-10-16 | Masato Koyama | Semiconductor device and method for manufacturing the same |
CN100466255C (en) * | 2006-04-18 | 2009-03-04 | 联华电子股份有限公司 | Semiconductor structure and its manufacture method |
US9691669B1 (en) * | 2015-08-28 | 2017-06-27 | Pdf Solutions, Inc. | Test structures and methods for measuring silicon thickness in fully depleted silicon-on-insulator technologies |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005067163A (en) * | 2003-08-28 | 2005-03-17 | Sony Corp | Liquid ejection head, liquid ejector, and process for manufacturing liquid ejection head |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020048917A1 (en) * | 1998-03-05 | 2002-04-25 | Masahiro Sekine | Semiconductor device and method of fabricating same |
US6417565B1 (en) * | 1998-10-08 | 2002-07-09 | Sony Corporation | Semiconductor device and method for producing same |
US6503788B1 (en) * | 2000-01-24 | 2003-01-07 | Hitachi, Ltd. | Semiconductor device and method of manufacture thereof |
US6688584B2 (en) * | 2001-05-16 | 2004-02-10 | Micron Technology, Inc. | Compound structure for reduced contact resistance |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59136973A (en) | 1983-01-27 | 1984-08-06 | Toshiba Corp | Semiconductor device |
JPH08222734A (en) | 1995-02-16 | 1996-08-30 | Kawasaki Steel Corp | Manufacture of semiconductor device |
JPH10209441A (en) | 1997-01-17 | 1998-08-07 | Sony Corp | Semiconductor device and manufacture thereof |
JPH11135789A (en) | 1997-10-31 | 1999-05-21 | Nippon Steel Corp | Semiconductor device and its manufacture |
JP2001176985A (en) | 1999-12-14 | 2001-06-29 | Mitsubishi Electric Corp | Semiconductor device |
-
2001
- 2001-12-18 JP JP2001384498A patent/JP3768871B2/en not_active Expired - Fee Related
-
2002
- 2002-12-18 US US10/321,634 patent/US20030122199A1/en not_active Abandoned
-
2006
- 2006-01-27 US US11/340,549 patent/US7122470B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020048917A1 (en) * | 1998-03-05 | 2002-04-25 | Masahiro Sekine | Semiconductor device and method of fabricating same |
US6417565B1 (en) * | 1998-10-08 | 2002-07-09 | Sony Corporation | Semiconductor device and method for producing same |
US6503788B1 (en) * | 2000-01-24 | 2003-01-07 | Hitachi, Ltd. | Semiconductor device and method of manufacture thereof |
US6688584B2 (en) * | 2001-05-16 | 2004-02-10 | Micron Technology, Inc. | Compound structure for reduced contact resistance |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7087969B2 (en) * | 2003-01-21 | 2006-08-08 | Kabushiki Kaisha Toshiba | Complementary field effect transistor and its manufacturing method |
US20040207023A1 (en) * | 2003-01-21 | 2004-10-21 | Kabushiki Kaisha Toshiba | Complementary field effect transistor and its manufacturing method |
US20050059198A1 (en) * | 2003-09-12 | 2005-03-17 | Mark Visokay | Metal gate MOS transistors and methods for making the same |
US6936508B2 (en) * | 2003-09-12 | 2005-08-30 | Texas Instruments Incorporated | Metal gate MOS transistors and methods for making the same |
CN100388496C (en) * | 2004-05-25 | 2008-05-14 | 恩益禧电子股份有限公司 | Semiconductor device |
US7576395B2 (en) * | 2004-07-05 | 2009-08-18 | Samsung Electronics Co., Ltd. | Dual gate stack CMOS structure with different dielectrics |
US20060003507A1 (en) * | 2004-07-05 | 2006-01-05 | Hyung-Suk Jung | Integrated circuit devices including a dual gate stack structure and methods of forming the same |
US8148787B2 (en) | 2005-03-03 | 2012-04-03 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US20080254581A1 (en) * | 2005-03-03 | 2008-10-16 | Masato Koyama | Semiconductor device and method for manufacturing the same |
US7718521B2 (en) | 2005-03-03 | 2010-05-18 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US7288822B1 (en) * | 2006-04-07 | 2007-10-30 | United Microelectronics Corp. | Semiconductor structure and fabricating method thereof |
US20070235770A1 (en) * | 2006-04-07 | 2007-10-11 | Shyh-Fann Ting | Semiconductor structure and fabricating method thereof |
CN100466255C (en) * | 2006-04-18 | 2009-03-04 | 联华电子股份有限公司 | Semiconductor structure and its manufacture method |
US9691669B1 (en) * | 2015-08-28 | 2017-06-27 | Pdf Solutions, Inc. | Test structures and methods for measuring silicon thickness in fully depleted silicon-on-insulator technologies |
US10852337B2 (en) | 2015-08-28 | 2020-12-01 | Pdf Solutions, Inc. | Test structures for measuring silicon thickness in fully depleted silicon-on-insulator technologies |
Also Published As
Publication number | Publication date |
---|---|
JP2003188375A (en) | 2003-07-04 |
JP3768871B2 (en) | 2006-04-19 |
US20060138554A1 (en) | 2006-06-29 |
US7122470B2 (en) | 2006-10-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7122470B2 (en) | Semiconductor device with a CMOS transistor | |
US8153514B2 (en) | Method of forming metal/high-κ gate stacks with high mobility | |
US7479683B2 (en) | Selective implementation of barrier layers to achieve threshold voltage control in CMOS device fabrication with high-k dielectrics | |
US6849544B2 (en) | Forming a conductive structure in a semiconductor device | |
JP2978736B2 (en) | Method for manufacturing semiconductor device | |
US6562730B2 (en) | Barrier in gate stack for improved gate dielectric integrity | |
US20080105920A1 (en) | Semiconductor devices and fabrication process thereof | |
US6911384B2 (en) | Gate structure with independently tailored vertical doping profile | |
US5545574A (en) | Process for forming a semiconductor device having a metal-semiconductor compound | |
JP5221112B2 (en) | Semiconductor device manufacturing method and semiconductor device | |
US7723176B2 (en) | Method for manufacturing semiconductor device | |
KR19980053694A (en) | How to make MOSFET | |
KR100632613B1 (en) | MOS type field effect transistor device manufacturing method | |
KR20020011903A (en) | Method for forming electrode structure and method for fabricating semiconductor device | |
US20060138555A1 (en) | Semiconductor device and method of fabricating the same | |
US7332435B2 (en) | Silicide structure for ultra-shallow junction for MOS devices | |
US6432801B1 (en) | Gate electrode in a semiconductor device and method for forming thereof | |
KR100655658B1 (en) | Gate electrode structure and method of manufacturing the gate electrode structure, and semiconductor transistor having the gate electrode structure and method of manufacturing the semiconductor transistor | |
KR100764341B1 (en) | Manufacturing method for semiconductor device | |
JPH07201777A (en) | Manufacture of semiconductor device | |
JPH08339970A (en) | Semiconductor device and manufacture thereof | |
JP2003204058A (en) | Semiconductor device and its manufacturing method | |
JPH10209296A (en) | Semiconductor device and its manufacture | |
JPH0653235A (en) | Field-effect transistor and its manufacture | |
KR20040057753A (en) | Method for forming stack gate electrode of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KOYAMA, MASATO;NISHIYAMA, AKIRA;REEL/FRAME:013840/0456 Effective date: 20030212 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |