US20020105076A1 - Reliable metal bumps on top of i/o pads with test probe marks - Google Patents

Reliable metal bumps on top of i/o pads with test probe marks Download PDF

Info

Publication number
US20020105076A1
US20020105076A1 US09/760,909 US76090901A US2002105076A1 US 20020105076 A1 US20020105076 A1 US 20020105076A1 US 76090901 A US76090901 A US 76090901A US 2002105076 A1 US2002105076 A1 US 2002105076A1
Authority
US
United States
Prior art keywords
layer
contact pad
passivation
opening
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/760,909
Other versions
US6426556B1 (en
Inventor
Mou-Shiung Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Megica Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Megica Corp filed Critical Megica Corp
Priority to US09/760,909 priority Critical patent/US6426556B1/en
Assigned to MEGIC CORPORATION reassignment MEGIC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, MOU-SHIUNG
Priority to SG200103355A priority patent/SG99365A1/en
Application granted granted Critical
Publication of US6426556B1 publication Critical patent/US6426556B1/en
Publication of US20020105076A1 publication Critical patent/US20020105076A1/en
Assigned to MEGICA CORPORATION reassignment MEGICA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEGIC CORPORATION
Assigned to MEGIT ACQUISITION CORP. reassignment MEGIT ACQUISITION CORP. MERGER (SEE DOCUMENT FOR DETAILS). Assignors: MEGICA CORPORATION
Assigned to QUALCOMM INCORPORATED reassignment QUALCOMM INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEGIT ACQUISITION CORP.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02123Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body inside the bonding area
    • H01L2224/02125Reinforcing structures
    • H01L2224/02126Collar structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/0347Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • H01L2224/03912Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • H01L2224/05558Shape in side view conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/1012Auxiliary members for bump connectors, e.g. spacers
    • H01L2224/10122Auxiliary members for bump connectors, e.g. spacers being formed on the semiconductor or solid-state body to be connected
    • H01L2224/10125Reinforcing structures
    • H01L2224/10126Bump collar
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • H01L2224/487Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48717Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
    • H01L2224/48724Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01007Nitrogen [N]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01018Argon [Ar]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/04944th Group
    • H01L2924/04941TiN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • the invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of removing damage to I/O pads that have been contacted by test probes, thereby avoiding potential solder bump reliability problems.
  • Bond pads are generally used to wire device elements and to provide exposed contact regions of the die. These contact regions are suitable for wiring the die to components that are external to the die.
  • An example is where a bond wire is attached to a bond pad of a semiconductor die at one end and to a portion of a Printed Circuit Board at the other end of the wire.
  • the art is constantly striving to achieve improvements in the creation of bond pads that simplify the manufacturing process while enhancing bond pad reliability.
  • a frequently used bond pad consists of an exposed aluminum pad.
  • a gold bond wire can be bonded to this aluminum pad.
  • This type of connection however is highly temperature dependent, posing potential reliability problems under operating conditions where the ambient temperature is known to be in excess of 150 degrees C.
  • the ambient temperature is known to be in excess of 150 degrees C.
  • the aluminum bond pad is susceptible to corrosion simply because it is exposed.
  • Aluminum grows a passivating oxide layer in air and is as a consequence protected against corrosion.
  • Aluminum wiring used in semiconductors however, contains copper, which does not have a passivating oxide, and the Al—Cu alloy that is used is more vulnerable to corrosion.
  • the corrosion of aluminum wires is caused by several sources such as chlorine transported through the plastic packaging and the passivation materials, chlorine from the etching compounds and as etching by-products, phosphorous acid formed from excess phosphorous in the phosphosilicate glass, etc. Only a small amount of chlorine is required to cause severe local corrosion of the aluminum lines. Aluminum corrosion can, in addition, occur very quickly after metal etching. A water rinse or a water vapor treatment is therefore typically applied to avoid etching introduced corrosion, whereby chlorine compounds and elemental chlorine must be removed from the metal surface immediately after plasma etching.
  • Materials that are typically used for bond pads include metallic materials, such as tungsten and aluminum, while heavily doped polysilicon can also be used for contacting material.
  • the bond pad is formed on the top surface of the semiconductor device whereby the electrically conducting material is frequently embedded in an insulating layer of dielectric.
  • polysilicon can be doped with an n-type dopant for contacting N-regions while it can be doped with p-type dopant for contacting P-regions. This approach of doping avoids inter-diffusion of the dopants and dopant migration. It is clear that low contact resistance for the bond pad area is required while concerns of avoidance of moisture or chemical solvent absorption, thin film adhesion characteristics, delamination and cracking play an important part in the creation of bond pads.
  • FIGS. 1 and 2 The conventional processing sequence that is used to create an aluminum bond pad is shown in FIGS. 1 and 2.
  • FIG. 1 A semiconductor surface 10 , FIG. 1, typically the surface of a silicon single crystalline substrate.
  • a layer 13 of Intra Metal Dielectric (IMD) is deposited over the surface 10 .
  • a layer 17 of metal, typically aluminum, has been deposited over the surface of the layer 13 of IMD.
  • Layer 17 of aluminum is patterned and etched typically using a layer of photoresist (not shown in FIG. 1) and conventional methods of photolithography and etching.
  • the bond pad 17 FIG. 2
  • FIG. 2 has been created in this manner, a layer 11 of passivation is deposited over the layer 13 of IMD.
  • An opening 15 that aligns with the bond pad 17 is created in the layer 11 of passivation, again using methods of photolithography and etching.
  • FIG. 3 shows an example of one of the methods that is used to create an interconnect bump.
  • a semiconductor surface 10 has been provided with a metal contact pad 14 , the semiconductor surface 10 is protected with a layer 12 of passivation.
  • An opening 19 has been created in the layer 12 of passivation, the surface of the metal contact pad 14 is exposed through this opening 19 .
  • FIG. 4 a dielectric layer 16 is deposited over the surface of the layer 12 of passivation.
  • the layer 16 of dielectric is patterned and etched creating an opening 21 in the layer 16 of dielectric that aligns with the metal pad 14 and that partially exposes the surface of the metal pad 14 .
  • a layer 18 of metal is created over the layer 16 of dielectric, layer 18 of metal is in contact with the surface of the metal pad 14 inside opening 21 .
  • the region of layer 18 of metal that is above the metal pad 14 will, at a later point in the processing, form a pedestal over which the interconnect bump will be formed.
  • This pedestal can be further extended in a vertical direction by the deposition and patterning of one or more additional layers that may contain a photoresist or a dielectric material, these additional layers are not shown in FIG. 4. These layers essentially have the shape of layer 16 and are removed during one of the final processing steps that is applied for the formation of the interconnect bump.
  • a layer of photoresist (not shown) is deposited, patterned and etched, creating an opening that aligns with the contact pad 14 .
  • a layer 20 of metal such as copper or nickel, FIG. 5, that forms an integral part of the pedestal of the to be created interconnect bump, is next electroplated in the opening created in the layer of photoresist and on the surface of the layer 18 of metal, whereby the layer 18 serves as the lower electrode during the plating process.
  • the final layer 22 of solder is electroplated on the surface of layer 20 .
  • the patterned layer of photoresist is then removed.
  • the layer 18 of metal is next etched, FIG. 6, leaving in place only the pedestal for the interconnect bump. During this etch process the deposited layers 20 and 22 serve as a mask. If, as indicated above, additional layers of dielectric or photoresist have been deposited for the further shaping of pedestal 18 in FIG. 4, these layers are also removed at this time.
  • solder paste or flux is now applied to the layer 22 of solder, the solder 22 is melted in a reflow surface typically under a nitrogen atmosphere, creating the spherically shaped interconnect bump 22 that is shown in FIG. 6.
  • BLM layers are successive and overlying layers of chrome, copper and gold, whereby the chrome is used to enhance adhesion with an underlying aluminum contact pad, the copper layer serves to prevent diffusion of solder materials into underlying layers while the gold layer serves to prevent oxidation of the surface of the copper layer.
  • the BLM layer is represented by layer 18 of FIGS. 4 through 6.
  • Contact pads having dimensions of about 120 ⁇ 120 ⁇ m, are in current practice frequently used as access or input/output contact points during wafer level testing of semiconductor devices. In view of the complexity and density of high performance semiconductor devices, these contact pads will, during a complete cycle of testing, be contacted a number of times. Testing is, as a matter of economic necessity, performed at high speed, which frequently results in landing the test probe on the surface of the contact pad at high speed, resulting in mechanical damage (in the form of probe marks) to the surface of the contact pad. Especially for memory products, a wafer is tested at least two times, that is before and after repair of faulty (weak or bad) memory lines.
  • the distribution of the location of the probe mark over the surface of the contact pad is, in a well controlled testing production line, limited to an area of about 60 ⁇ 60 ⁇ m.
  • Surface damage to the contact pad may occur in the form of a dent in the surface of the contact pad or may even become severe enough that the surface of the contact pad is disrupted, resulting in the occurrence of burring in the surface of the contact pad.
  • the invention addresses this concern and provides a method whereby surface damage to contact pads is removed.
  • U.S. Pat. No. 6,162,652 provides for the testing of an integrated circuit device including depositing a solder bump on a surface of a bond pad.
  • U.S. Pat. No. 5,756,370 (Farnworth et al.) provides a compliant contact system for making temporary connection with a semiconductor die for testing and a method for fabricating the pliable contact system.
  • U.S. Pat. No. 5,554,940 (Hubacker) addresses the probing of semiconductor devices that have been provided with contact bumps and the formation of peripheral test pads.
  • a principle objective of the invention is to eliminate the effect of surface damage to I/O pads that has been caused by using these I/O pads as contact points for wafer level testing of semiconductor devices.
  • Another objective of the invention is to eliminate the effect of probe marks on the surface of I/O pads for I/O pads that have been used as contact points for wafer level testing of semiconductor devices.
  • a new method is provided for the creation of metal bumps over surfaces of I/O pads.
  • the area in the surface of I/O pads, which have been used for I/O pads during wafer level semiconductor device testing, is removed in the immediate vicinity of the surface area where the test probe contacts the I/O pad. This removal uses methods of metal dry etching or wet etching.
  • FIGS. 1 and 2 show a prior art method of creating a contact pad in a semiconductor surface, as follows:
  • FIG. 1 shows a cross section of a semiconductor surface, a layer of Inter Metal Dielectric (IMD) has been deposited on the surface, and a layer of metal has been deposited.
  • IMD Inter Metal Dielectric
  • FIG. 2 shows a cross section where the layer of metal has been patterned and etched, creating a contact pad on the surface of the layer of IMD.
  • a layer of passivation has been deposited, patterned and etched, creating an opening in the layer of passivation that aligns with the contact pad.
  • FIGS. 3 through 6 show a prior art method of creating a solder bump overlying a point of electrical contact, as follows:
  • FIG. 3 shows a cross section of a semiconductor surface on the surface of which a contact pad has been created, the semiconductor surface is covered with a patterned layer of passivation.
  • FIG. 4 shows the cross section of FIG. 3 after a patterned layer of dielectric and a layer of metal have been created on the semiconductor surface.
  • FIG. 5 shows a cross section of FIG. 4 after a layer of bump metal and solder compound have been selectively deposited.
  • FIG. 6 show a cross section after excessive layers have been removed from the semiconductor surface and after the solder has been flowed, forming the interconnect bump.
  • FIGS. 7 a and 7 b show a top view and a cross section of a metal bump that is created over the surface of an aluminum pad that has been used as an I/O contact pad during device testing.
  • FIGS. 8 a and 8 b show a top view and a cross section of a metal bump that is created, in accordance with the invention, over the surface of an aluminum pad that has been used as an I/O contact pad during device testing.
  • FIGS. 9 through 14 address the processing steps of the invention, as follows:
  • FIG. 9 shows a cross section of a semiconductor surface, a layer of dielectric has been deposited over the semiconductor surface, a contact pad has been provided over a layer of dielectric. A layer of passivation has been deposited, patterned and etched, creating in opening in the layer of passivation that aligns with the contact pad. A probe mark is highlighted in FIG. 9.
  • FIG. 10 shows a cross section after a layer of photoresist has been deposited, patterned and etched creating an opening in the layer of photoresist that aligns with the probe mark that has been created in the surface of the contact pad by repetitive contacting of the contact pad by a tester probe.
  • FIG. 11 shows a cross section after the contact pad has been etched in accordance with the opening created in the layer of photoresist. The patterned layer of photoresist has been removed from the surface.
  • FIG. 12 shows a cross section after a layer of UBM has been formed overlying the contact pad and the layer of passivation.
  • FIG. 13 shows a cross section after a layer of enhanced UBM ahs been deposited over the surface of the layer of UBM.
  • a layer of photoresist has been deposited, patterned and etched creating an opening in the layer of photoresist that aligns with the contact opening.
  • FIG. 14 shows a cross section after a layer of bump metal has been deposited over the layer of enhanced UBM.
  • FIG. 15 shows a cross section after photoresist stripping and etching of the layers of UBM and enhanced UBM.
  • Contact pads having dimensions of about 120 ⁇ 120 ⁇ m, are in current practice frequently used as access or input/output contact points during wafer level testing of semiconductor devices. In view of the complexity and density of high performance semiconductor devices, these contact pads will, during a complete cycle of testing, by contacted a number of times. Testing is as a matter of economic necessity performed at high speed which frequently results in landing the test probe on the surface of the contact pad at high speed, resulting in mechanical damage to the surface of the contact pad. In a well controlled testing production line, the distribution of the probe marks (or the damaged surface area of the contact pad) is limited (controlled) to an area in the range of about 60 ⁇ 60 ⁇ m.
  • This surface may occur in the form of a dent in the surface of the contact pad or may even become severe enough that the surface of the contact pad is broken resulting in the occurrence of burring in the surface of the contact pad.
  • probe testing which uses bond pads for accessing the devices, must be performed prior to creating wafer solder bumps on the surface of the bond pads, this in order to allow for memory repairs of faulty devices. As indicated above, the testing can cause damage to the surface of the bond pads, creating problems of solder bump and device reliability.
  • FIG. 7 a shows a top view of a metal bump structure that is created using current practices
  • FIG. 7 b shows a cross section of the metal bump structure using current practices. It is assumed that the views that are shown in FIGS. 7 a and 7 b relate to an aluminum contact pad that has been used as a point of I/O for testing of a device, using a tester probe to contact the aluminum pad.
  • FIG. 7 a Shown in FIG. 7 a are:
  • FIG. 7 b Shown in FIG. 7 b are:
  • an aluminum contact pad aligns with a point of electrical contact ( 30 ) that has been provided in the surface of substrate 10
  • a layer of metal such as copper or nickel (see FIG. 5) that forms an integral part of the pedestal of the to be created interconnect bump
  • layer 32 of passivation material may comprise several layers of passivation for applications where additional surface protection is deemed necessary.
  • the layer 33 of under bump metal is created overlying the aluminum contact pad 24 .
  • the surface of aluminum contact pad 24 is not planar and is in many instances disturbed in an unpredictable manner by the tester probe.
  • the layer 33 of under bump metal does in most cases not fill the damaged surface region 28 of the aluminum pad 24 . This opens the potential for trapping foreign and undesirable materials, such as moisture, a processing gas, a plating solution, solvent and the like, in the unfilled (by the layer 33 of under bump metal) regions in or surrounding the probe mark 28 on the surface of the aluminum pad 24 .
  • FIGS. 8 a and 8 b these figures address the solution that is provided by the invention to the above highlighted problem.
  • region 36 on the surface of the aluminum pad 24 is shown in the cross section of FIG. 8 b, where it is shown as a region from where the aluminum of the aluminum pad 24 has been removed. With this removal, the probe mark 28 has been removed from the surface of aluminum pad 24 . It is clear from the cross section shown in FIG. 8 b that, should surface irregularities occur in the surface of the aluminum contact pad 24 other than the probe mark 28 , these surface irregularities will also be removed by the removal of the aluminum from the region 36 shown in cross section in FIG. 8 b.
  • FIG. 8 b All elements that are shown in FIG. 8 b have previously been highlighted in FIG. 7 b and are therefore not further explained at this point.
  • region 36 FIG. 8 b, which will be further highlighted in FIGS. 9 through 11, can be summarized as being performed by depositing a layer of photoresist over the surface of the aluminum pad (typically this implies the deposition of a layer of photoresist over the surface of the entire wafer after wafer level testing has been completed), patterning and etching the layer of photoresist thereby creating openings in the layer of photoresist that align with region 36 for all aluminum pads on the surface of the wafer that have been used as I/O contact points by a tester probe, and removing the aluminum in accordance with the openings that have been created in the layer of photoresist.
  • a layer of photoresist typically this implies the deposition of a layer of photoresist over the surface of the entire wafer after wafer level testing has been completed
  • patterning and etching the layer of photoresist thereby creating openings in the layer of photoresist that align with region 36 for all aluminum pads on the surface of the wafer that have been used as I/
  • This latter removal (etching) of the aluminum can be performed using conventional methods of etching aluminum such as plasma enhanced dry etching or wet etching with a H 3 PO 4 solution.
  • FIGS. 9 through 15 show the processing sequence of the invention, which has as objective to create a metal bump as shown in top view in FIG. 8 a and in cross section in FIG. 8 b.
  • FIG. 9 shows a cross section of substrate 10 on the surface, the following elements are highlighted:
  • dielectric material for layer 29 can be used any of the typically applied dielectrics such as silicon dioxide (doped or undoped), silicon oxynitride, parylene or polyimide, spin-on-glass, plasma oxide or LPCVD oxide.
  • the material that is used for the deposition of layer 29 of dielectric of the invention is not limited to the materials indicated above but can include any of the commonly used dielectrics in the art.
  • the creation of aluminum pad 24 can use conventional methods of metal rf sputtering at a temperature between about 100 and 400 degrees C. and a pressure between about 1 and 100 mTorr using as source aluminum-copper material at a flow rate of between about 10 and 400 sccm to a thickness between about 4000 and 11000 Angstrom.
  • the layer After a layer of AlCu has been deposited, the layer must be patterned and etched to create the aluminum contact pad 24 . This patterning and etching uses conventional methods of photolithography and patterning and etching.
  • the deposited layer of AlCu can be etched using Cl 2 /Ar as an etchant at a temperature between 50 and 200 degrees C., an etchant flow rate of about 20 sccm for the Cl 2 and 1000 sccm for the Ar, a pressure between about 50 mTorr and 10 Torr, a time of the etch between 30 and 200 seconds.
  • insulating layers such as silicon oxide and oxygen-containing polymers, are deposited using Chemical Vapor Deposition (CVD) technique over the surface of various layers of conducting lines in a semiconductor device or substrate to separate the conductive interconnect lines from each other.
  • the insulating layers can also deposited over patterned layers of interconnecting lines, electrical contact between successive layers of interconnecting lines is established with metal vias created in the insulating layers.
  • Electrical contact to the chip is typically established by means of bonding pads or contact pads that form electrical interfaces with patterned levels of interconnecting metal lines. Signal lines and power/ground lines can be connected to the bonding pads or contact pads.
  • the bonding pads or contact pads are passivated and electrically insulated by the deposition of a passivation layer over the surface of the bonding pads.
  • a passivation layer can contain silicon oxide/silicon nitride (SiO 2 /Si 3 N 4 ) deposited by CVD.
  • the passivation layer is patterned and etched to create openings in the passivation layer for the bonding pads or contact pads after which a second and relatively thick passivation layer can be deposited for further insulation and protection of the surface of the chips from moisture and other contaminants and from mechanical damage during assembling of the chips.
  • Passivation layer can contain silicon oxide/silicon nitride (SiO 2 /Si 3 N 4 ) deposited by CVD, a passivation layer can be a layer of photosensitive polyimide or can comprise titanium nitride. Another material often used for a passivation layer is phosphorous doped silicon dioxide that is typically deposited over a final layer of aluminum interconnect using a Low Temperature CVD process.
  • photosensitive polyimide has frequently been used for the creation of passivation layers.
  • Conventional polyimides have a number of attractive characteristics for their application in a semiconductor device structure, which have been highlighted above.
  • Photosensitive polyimides have these same characteristics but can, in addition, be patterned like a photoresist mask and can, after patterning and etching, remain on the surface on which it has been deposited to serve as a passivation layer.
  • a precursor layer is first deposited by, for example, conventional photoresist spin coating.
  • the precursor is, after a low temperature pre-bake, exposed using, for example, a step and repeat projection aligner and Ultra Violet (UV) light as a light source.
  • UV Ultra Violet
  • the portions of the precursor that have been exposed in this manner are cross-linked, thereby leaving unexposed regions (that are not cross-linked) over the bonding pads.
  • the unexposed polyimide precursor layer is dissolved, thereby providing openings over the bonding pads.
  • a final step of thermal curing leaves a permanent high quality passivation layer of polyimide over the substrate.
  • the preferred material of the invention for the deposition of layer 32 of passivation is Plasma Enhanced silicon nitride (PE Si 3 N 4 ), deposited using PECVD technology at a temperature between about 350 and 450 degrees C. with a pressure of between about 2.0 and 2.8 Torr for the duration between about 8 and 12 seconds.
  • PE Si 3 N 4 Plasma Enhanced silicon nitride
  • Layer 32 of PE Si 3 N 4 can be deposited to a thickness between about 200 and 800 Angstrom.
  • Layer 32 of PE Si 3 N 4 is next patterned and etched to create an opening in the layer 32 that overlays and aligns with the underlying contact pad 24 .
  • the etching of layer 32 of passivation can use Ar/CF 4 as an etchant at a temperature of between about 120 and 160 degrees C. and a pressure of between about 0.30 and 0.40 Torr for a time of between about 33 and 39 seconds using a dry etch process.
  • the etching of layer 32 of passivation can also use He/NF 3 as an etchant at a temperature of between about 80 and 100 degrees C. and a pressure of between about 1.20 and 1.30 Torr for a time of between about 20 and 30 seconds using a dry etch process.
  • FIG. 10 shows a cross section of the substrate after a layer 37 of photoresist has been deposited over the surface of the layer 32 of passivation, including the opening that has been created in layer 32 .
  • the layer 37 of photoresist has been patterned and etched, creating opening 31 in the layer 37 of photoresist. Opening 31 exposes the probe mark 28 in the surface of aluminum pad 24 .
  • Layer 37 of photoresist is typically deposited to a thickness of between about 2000 and 50,000 Angstrom.
  • the methods used for the deposition and development of the layer 37 of photoresist uses conventional methods of photolithography.
  • Photolithography is a common approach wherein patterned layers are formed by spinning on a layer of photoresist, projecting light through a photomask with the desired pattern onto the photoresist to expose the photoresist to the pattern, developing the photoresist, washing off the undeveloped photoresist, and plasma etching to clean out the areas where the photoresist has been washed away.
  • the exposed resist may be rendered insoluble (positive-working) and form the pattern, or insoluble (negative working) and be washed away.
  • the layer 37 of photoresist will, after patterning and etching, remain in place in an area above the aluminum pad 24 that surrounds the probe mark 28 in the surface of aluminum pad 24 .
  • the deposited layer 37 of photoresist can, prior to patterning and etching, be cured or pre-baked further hardening the surface of the layer 37 of photoresist.
  • Layer 37 of photoresist can be etched by applying O 2 plasma and then wet stripping by using H 2 SO 4 , H 2 O 2 and NH 4 OH solution.
  • Sulfuric acid (H 2 SO 4 ) and mixtures of H 2 SO 4 with other oxidizing agents such as hydrogen peroxide (H 2 O 2 ) are widely used in stripping photoresist after the photoresist has been stripped by other means.
  • Wafers to be stripped can be immersed in the mixture at a temperature between about 100 degrees C. and about 150 degrees C. for 5 to 10 minutes and then subjected to a thorough cleaning with deionized water and dried by dry nitrogen.
  • Inorganic resist strippers, such as the sulfuric acid mixtures are very effective in the residual free removal of highly postbaked resist. They are more effective than organic strippers and the longer the immersion time, the cleaner and more residue free wafer surface can be obtained.
  • the photoresist layer 37 can also be partially removed using plasma oxygen ashing and careful wet clean.
  • the oxygen plasma ashing is heating the photoresist in a highly oxidized environment, such as an oxygen plasma, thereby converting the photoresist to an easily removed ash.
  • the oxygen plasma ashing can be followed by a native oxide dip for 90 seconds in a 200:1 diluted solution of hydrofluoric acid.
  • FIG. 11 shows a cross section of the substrate 10 after the aluminum contact pad 24 has been etched in accordance with the opening 31 that has been created in the layer 37 of photoresist.
  • This etch of the aluminum pad has created opening 36 in the aluminum pad 24 and has, as is the objective of the invention, removed the probe mark 28 and the regions immediately surrounding the probe mark 28 from the surface of the aluminum pad 24 .
  • etching of the aluminum pad 24 in accordance with opening 31 can, as previously stated, use methods of plasma enhanced dry etching or wet etching with a H 3 PO 4 solution. Other methods for the etching of the aluminum pad have previously been highlighted and equally apply at this stage in the process.
  • FIG. 11 further shows that the patterned layer 37 of photoresist has been removed after opening 36 has been created in the aluminum contact pad 24 . Processing conditions for the removal of the layer of photoresist have previously been indicated and therefore do not need to be repeated at this time.
  • FIG. 12 shows a cross section after the layer 33 of under bump metal (UBM) has been created aligned with and over the surface of the aluminum contact pad 24 .
  • UBM under bump metal
  • a UBM seed layer (not shown in FIG. 12) can be blanket deposited over the surface of the wafer.
  • the deposition of a seed layer can further be preceded by the blanket deposition of a barrier layer (not shown in FIG. 12), this dependent on the metal that is being used for the metal bump.
  • Layer 33 of UBM can be deposited by vacuum evaporation and may contain multiple layers of metal such as a layer of chrome, followed by a layer of copper, followed by a layer of gold. From the latter it is apparent that layer 33 of UBM may comprise several layers of metal that are successively deposited.
  • any of the conventional metallic seed materials can be used.
  • the metallic seed layer can be deposited using a sputter chamber or an Ion Metal Plasma (IMP) chamber at a temperature of between about 0 and 300 degrees C. and a pressure of between about 1 and 100 mtorr, using (for instance) copper or a copper alloy as the source (as highlighted above) at a flow rate of between about 10 and 400 sccm and using argon as an ambient gas.
  • IMP Ion Metal Plasma
  • FIG. 13 shows how a layer 39 of photoresist is deposited over the layer 33 of UBM.
  • Layer 39 of photoresist is patterned and developed, creating an opening 38 in the layer 39 of photoresist that is slightly wider than the opening of the bonding pad of the to be created solder bump.
  • a layer 34 of enhanced UBM typically of copper or nickel and of a thickness between about 1 and 10 ⁇ m, FIG. 13, is electroplated over the layer 33 of UBM.
  • the seed UBM layer 33 serves as the common electrode for the electroplating process with the layer of photoresist still being in place.
  • the layer 35 of bump metal typically solder or gold
  • the layer 35 of electroplated metal is centered in the opening 38 (FIG. 13) that has been created in the layer 39 of photoresist.
  • FIG. 15 shows a cross section after the layer 39 (FIG. 14) of photoresist has been removed.
  • the layer 33 of UBM has been etched using the patterned layer 35 of electroplated metal as a mask.
  • Another method that can be used for the creation of a metal bump uses evaporation technology.
  • the process of evaporation also starts with a semiconductor surface wherein a metal point of contact has been provided.
  • a layer of passivation is deposited and patterned, creating an opening in the layer of passivation.
  • a layer of UBM (this layer may be a composite layer of metal such as chromium followed by copper followed by gold in order to promote (with chromium) improved adhesion and to form a diffusion barrier layer or to prevent oxidation (the gold over the copper)) is formed over the layer of passivation and inside the opening created in the layer of passivation.
  • Bump metal is next selectively plated over the deposited layer of UBM and reflowed, in this manner forming a spherically shaped metal bump.
  • the cross section that is shown in FIG. 8 b which is the desired cross section of the invention, can be achieved by forming the metal bump 35 by reflowing the metal bump layer 35 that is shown in FIG. 15. If a seed layer (not shown) and or a barrier layer (not shown) have been deposited as part of the processing sequence of the invention, these layers are to be etched, after the layer 39 of photoresist has been removed from the surface and prior to re-flowing the metal bump layer 35 . Conventional methods can be used for these purposes.
  • the invention starts with a semiconductor surface, a layer of dielectric has been deposited over the semiconductor surface, a contact pad has been provided on the layer of dielectric, the contact pad has served as an Input/Output (I/O) point of contact during semiconductor device testing, the contact pad is assumed to be connected to at least one point of electrical contact provided in or on the surface of the substrate, the at least one point of electrical contact is assumed to be connected to at least one semiconductor device having been provided in or on the surface of the substrate, the contact pad having an exposed surface
  • a layer of passivation is deposited over a semiconductor surface including the surface of said contact pad
  • the layer of passivation is patterned and etched, creating an opening in the layer of passivation having a first diameter, partially exposing the surface of the contact pad over a surface area of the first diameter, the opening in the layer of passivation being centered with respect to the contact pad
  • a first layer of photoresist is deposited over the surface of the layer of passivation, including the opening created in the layer of passivation
  • the first layer of photoresist is patterned and etched, creating an opening having a second diameter through the first layer of photoresist, the opening in the first layer of photoresist aligning with and being centered with respect to the contact pad, the second diameter of the opening in the first layer of photoresist being smaller that the first diameter of the opening in the layer of passivation by a measurable amount
  • the contact pad is etched in accordance with the opening created in the first layer of photoresist, partially exposing the surface of the layer of dielectric deposited over the surface of the substrate
  • the patterned layer of first photoresist is removed from the surface of the layer of passivation, including the surface of the etched contact pad
  • UBM Under Bump Metallurgy
  • a second layer of photoresist is deposited over the semiconductor surface of the layer of UBM
  • the second layer of photoresist is patterned and etched, creating an opening in the second layer of photoresist that is aligned with the contact pad, partially exposing the surface of the layer of UBM
  • the exposed surface of the layer of UBM is electroplated with a layer of enhanced UBM
  • the layer of enhanced UBM is electroplated with a thick layer of bump metal, partially filling the opening created in the second layer of photoresist
  • the layer of UBM is etched using the deposited layer of bump metal as a mask
  • the surface of said layer of bump metal is reflowed, forming the metal bump.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)
  • Wire Bonding (AREA)

Abstract

A new method is provided for the creation of metal bumps over surfaces of I/O pads. The area in the surface of I/O pads, which have been used for I/O pads during wafer level semiconductor device testing, is removed in the immediate vicinity of the surface area where the test probe contacts the I/O pad. This removal uses methods of metal dry etching or wet etching.

Description

    BACKGROUND OF THE INVENTION
  • (1) Field of the Invention [0001]
  • The invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of removing damage to I/O pads that have been contacted by test probes, thereby avoiding potential solder bump reliability problems. [0002]
  • (2) Description of the Prior Art [0003]
  • The creation of monolithic integrated circuits requires the creation of numerous interacting electrical device elements, which are typically created in or on the surface of a semiconductor substrate. Among these device elements are transistors, diodes, bipolar transistors, CMOS Field Effect Transistors of either N or P channel type and the like. After semiconductor devices and device elements have been created, these devices and device elements must be interconnected in order to form functional semiconductor devices. In addition, the interconnected devices and device elements are further connected to semiconductor substrates, printed circuit boards, flex circuits or a metallized or glass substrates or semiconductor device mounting supports. [0004]
  • In creating semiconductor devices, the technology of interconnecting devices and device features is a continuing challenge in the era of sub-micron devices. Bond pads are frequently used for this purpose, whereby continuous effort is dedicated to creating bond pads that are simple, reliable and inexpensive. [0005]
  • Bond pads are generally used to wire device elements and to provide exposed contact regions of the die. These contact regions are suitable for wiring the die to components that are external to the die. An example is where a bond wire is attached to a bond pad of a semiconductor die at one end and to a portion of a Printed Circuit Board at the other end of the wire. The art is constantly striving to achieve improvements in the creation of bond pads that simplify the manufacturing process while enhancing bond pad reliability. [0006]
  • A frequently used bond pad consists of an exposed aluminum pad. A gold bond wire can be bonded to this aluminum pad. This type of connection however is highly temperature dependent, posing potential reliability problems under operating conditions where the ambient temperature is known to be in excess of 150 degrees C. In addition, even when the ambient temperature is less than approximately 150 degrees C., the aluminum bond pad is susceptible to corrosion simply because it is exposed. Aluminum grows a passivating oxide layer in air and is as a consequence protected against corrosion. Aluminum wiring used in semiconductors, however, contains copper, which does not have a passivating oxide, and the Al—Cu alloy that is used is more vulnerable to corrosion. The corrosion of aluminum wires is caused by several sources such as chlorine transported through the plastic packaging and the passivation materials, chlorine from the etching compounds and as etching by-products, phosphorous acid formed from excess phosphorous in the phosphosilicate glass, etc. Only a small amount of chlorine is required to cause severe local corrosion of the aluminum lines. Aluminum corrosion can, in addition, occur very quickly after metal etching. A water rinse or a water vapor treatment is therefore typically applied to avoid etching introduced corrosion, whereby chlorine compounds and elemental chlorine must be removed from the metal surface immediately after plasma etching. [0007]
  • Materials that are typically used for bond pads include metallic materials, such as tungsten and aluminum, while heavily doped polysilicon can also be used for contacting material. The bond pad is formed on the top surface of the semiconductor device whereby the electrically conducting material is frequently embedded in an insulating layer of dielectric. In using polysilicon as the bond pad material, polysilicon can be doped with an n-type dopant for contacting N-regions while it can be doped with p-type dopant for contacting P-regions. This approach of doping avoids inter-diffusion of the dopants and dopant migration. It is clear that low contact resistance for the bond pad area is required while concerns of avoidance of moisture or chemical solvent absorption, thin film adhesion characteristics, delamination and cracking play an important part in the creation of bond pads. [0008]
  • The conventional processing sequence that is used to create an aluminum bond pad is shown in FIGS. 1 and 2. [0009]
  • The process starts with a [0010] semiconductor surface 10, FIG. 1, typically the surface of a silicon single crystalline substrate. A layer 13 of Intra Metal Dielectric (IMD) is deposited over the surface 10. A layer 17 of metal, typically aluminum, has been deposited over the surface of the layer 13 of IMD. Layer 17 of aluminum is patterned and etched typically using a layer of photoresist (not shown in FIG. 1) and conventional methods of photolithography and etching. After the bond pad 17, FIG. 2, has been created in this manner, a layer 11 of passivation is deposited over the layer 13 of IMD. An opening 15 that aligns with the bond pad 17 is created in the layer 11 of passivation, again using methods of photolithography and etching.
  • A conventional method that is used to create a solder bump over a contact pad is next highlighted. FIG. 3 shows an example of one of the methods that is used to create an interconnect bump. A [0011] semiconductor surface 10 has been provided with a metal contact pad 14, the semiconductor surface 10 is protected with a layer 12 of passivation. An opening 19 has been created in the layer 12 of passivation, the surface of the metal contact pad 14 is exposed through this opening 19. Next, FIG. 4, a dielectric layer 16 is deposited over the surface of the layer 12 of passivation. The layer 16 of dielectric is patterned and etched creating an opening 21 in the layer 16 of dielectric that aligns with the metal pad 14 and that partially exposes the surface of the metal pad 14. A layer 18 of metal, typically using Under-Bump-Metallurgy (UBM), is created over the layer 16 of dielectric, layer 18 of metal is in contact with the surface of the metal pad 14 inside opening 21. The region of layer 18 of metal that is above the metal pad 14 will, at a later point in the processing, form a pedestal over which the interconnect bump will be formed. This pedestal can be further extended in a vertical direction by the deposition and patterning of one or more additional layers that may contain a photoresist or a dielectric material, these additional layers are not shown in FIG. 4. These layers essentially have the shape of layer 16 and are removed during one of the final processing steps that is applied for the formation of the interconnect bump.
  • A layer of photoresist (not shown) is deposited, patterned and etched, creating an opening that aligns with the [0012] contact pad 14. A layer 20 of metal, such as copper or nickel, FIG. 5, that forms an integral part of the pedestal of the to be created interconnect bump, is next electroplated in the opening created in the layer of photoresist and on the surface of the layer 18 of metal, whereby the layer 18 serves as the lower electrode during the plating process. The final layer 22 of solder is electroplated on the surface of layer 20. The patterned layer of photoresist is then removed.
  • The [0013] layer 18 of metal is next etched, FIG. 6, leaving in place only the pedestal for the interconnect bump. During this etch process the deposited layers 20 and 22 serve as a mask. If, as indicated above, additional layers of dielectric or photoresist have been deposited for the further shaping of pedestal 18 in FIG. 4, these layers are also removed at this time.
  • A solder paste or flux is now applied to the [0014] layer 22 of solder, the solder 22 is melted in a reflow surface typically under a nitrogen atmosphere, creating the spherically shaped interconnect bump 22 that is shown in FIG. 6.
  • In addition to the above indicated additional layers of dielectric or photoresist that can be used to further shape the pedestal of the interconnect bump, many of the applications that are aimed at creating interconnect bumps make use of layers of metal that serve as barrier layers or that have other specific purposes, such as the improvement of adhesion of the various overlying layers or the prevention of diffusion of materials between adjacent layers. These layers collectively form [0015] layer 18 of FIG. 5 and have, as is clear from the above, an effect on the shape of the completed bump and are therefore frequently referred to as Ball Limiting Metal (BLM) layer. Frequently used BLM layers are successive and overlying layers of chrome, copper and gold, whereby the chrome is used to enhance adhesion with an underlying aluminum contact pad, the copper layer serves to prevent diffusion of solder materials into underlying layers while the gold layer serves to prevent oxidation of the surface of the copper layer. The BLM layer is represented by layer 18 of FIGS. 4 through 6.
  • Contact pads, having dimensions of about 120×120 μm, are in current practice frequently used as access or input/output contact points during wafer level testing of semiconductor devices. In view of the complexity and density of high performance semiconductor devices, these contact pads will, during a complete cycle of testing, be contacted a number of times. Testing is, as a matter of economic necessity, performed at high speed, which frequently results in landing the test probe on the surface of the contact pad at high speed, resulting in mechanical damage (in the form of probe marks) to the surface of the contact pad. Especially for memory products, a wafer is tested at least two times, that is before and after repair of faulty (weak or bad) memory lines. The distribution of the location of the probe mark over the surface of the contact pad is, in a well controlled testing production line, limited to an area of about 60×60 μm. Surface damage to the contact pad may occur in the form of a dent in the surface of the contact pad or may even become severe enough that the surface of the contact pad is disrupted, resulting in the occurrence of burring in the surface of the contact pad. After the contact pads have in this manner been used as an I/O point for accessing the semiconductor device during high speed testing, a number of these contact pads are frequently used for the creation of solder bumps over the surface thereof. In instances where the surface of the contact pad is damaged, it is clear that the surface of the contact pad forms a poor basis on which to create a solder bump. The invention addresses this concern and provides a method whereby surface damage to contact pads is removed. [0016]
  • U.S. Pat. No. 6,162,652 (Dass et al.) provides for the testing of an integrated circuit device including depositing a solder bump on a surface of a bond pad. [0017]
  • U.S. Pat. No. 5,756,370 (Farnworth et al.) provides a compliant contact system for making temporary connection with a semiconductor die for testing and a method for fabricating the pliable contact system. [0018]
  • U.S. Pat. No. 5,554,940 (Hubacker) addresses the probing of semiconductor devices that have been provided with contact bumps and the formation of peripheral test pads. [0019]
  • SUMMARY OF THE INVENTION
  • A principle objective of the invention is to eliminate the effect of surface damage to I/O pads that has been caused by using these I/O pads as contact points for wafer level testing of semiconductor devices. [0020]
  • Another objective of the invention is to eliminate the effect of probe marks on the surface of I/O pads for I/O pads that have been used as contact points for wafer level testing of semiconductor devices. [0021]
  • In accordance with the objectives of the invention a new method is provided for the creation of metal bumps over surfaces of I/O pads. The area in the surface of I/O pads, which have been used for I/O pads during wafer level semiconductor device testing, is removed in the immediate vicinity of the surface area where the test probe contacts the I/O pad. This removal uses methods of metal dry etching or wet etching.[0022]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 and 2 show a prior art method of creating a contact pad in a semiconductor surface, as follows: [0023]
  • FIG. 1 shows a cross section of a semiconductor surface, a layer of Inter Metal Dielectric (IMD) has been deposited on the surface, and a layer of metal has been deposited. [0024]
  • FIG. 2 shows a cross section where the layer of metal has been patterned and etched, creating a contact pad on the surface of the layer of IMD. A layer of passivation has been deposited, patterned and etched, creating an opening in the layer of passivation that aligns with the contact pad. [0025]
  • FIGS. 3 through 6 show a prior art method of creating a solder bump overlying a point of electrical contact, as follows: [0026]
  • FIG. 3 shows a cross section of a semiconductor surface on the surface of which a contact pad has been created, the semiconductor surface is covered with a patterned layer of passivation. [0027]
  • FIG. 4 shows the cross section of FIG. 3 after a patterned layer of dielectric and a layer of metal have been created on the semiconductor surface. [0028]
  • FIG. 5 shows a cross section of FIG. 4 after a layer of bump metal and solder compound have been selectively deposited. [0029]
  • FIG. 6 show a cross section after excessive layers have been removed from the semiconductor surface and after the solder has been flowed, forming the interconnect bump. [0030]
  • FIGS. 7[0031] a and 7 b show a top view and a cross section of a metal bump that is created over the surface of an aluminum pad that has been used as an I/O contact pad during device testing.
  • FIGS. 8[0032] a and 8 b show a top view and a cross section of a metal bump that is created, in accordance with the invention, over the surface of an aluminum pad that has been used as an I/O contact pad during device testing.
  • FIGS. 9 through 14 address the processing steps of the invention, as follows: [0033]
  • FIG. 9 shows a cross section of a semiconductor surface, a layer of dielectric has been deposited over the semiconductor surface, a contact pad has been provided over a layer of dielectric. A layer of passivation has been deposited, patterned and etched, creating in opening in the layer of passivation that aligns with the contact pad. A probe mark is highlighted in FIG. 9. [0034]
  • FIG. 10 shows a cross section after a layer of photoresist has been deposited, patterned and etched creating an opening in the layer of photoresist that aligns with the probe mark that has been created in the surface of the contact pad by repetitive contacting of the contact pad by a tester probe. [0035]
  • FIG. 11 shows a cross section after the contact pad has been etched in accordance with the opening created in the layer of photoresist. The patterned layer of photoresist has been removed from the surface. [0036]
  • FIG. 12 shows a cross section after a layer of UBM has been formed overlying the contact pad and the layer of passivation. [0037]
  • FIG. 13 shows a cross section after a layer of enhanced UBM ahs been deposited over the surface of the layer of UBM. A layer of photoresist has been deposited, patterned and etched creating an opening in the layer of photoresist that aligns with the contact opening. [0038]
  • FIG. 14 shows a cross section after a layer of bump metal has been deposited over the layer of enhanced UBM. [0039]
  • FIG. 15 shows a cross section after photoresist stripping and etching of the layers of UBM and enhanced UBM. [0040]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Contact pads, having dimensions of about 120×120 μm, are in current practice frequently used as access or input/output contact points during wafer level testing of semiconductor devices. In view of the complexity and density of high performance semiconductor devices, these contact pads will, during a complete cycle of testing, by contacted a number of times. Testing is as a matter of economic necessity performed at high speed which frequently results in landing the test probe on the surface of the contact pad at high speed, resulting in mechanical damage to the surface of the contact pad. In a well controlled testing production line, the distribution of the probe marks (or the damaged surface area of the contact pad) is limited (controlled) to an area in the range of about 60×60 μm. This surface may occur in the form of a dent in the surface of the contact pad or may even become severe enough that the surface of the contact pad is broken resulting in the occurrence of burring in the surface of the contact pad. After the contact pads have in this manner been used as I/O points during high speed testing, a number of these contact pads are frequently used for the creation of solder bumps over the surface thereof. In instances where the surface of the contact pad is damaged, it is clear that the surface of the contact pad forms a poor basis on which to create a solder bump. The invention addresses this concern and provides a method whereby surface damage to contact pads is removed. [0041]
  • For memory products, such as SRAM devices, probe testing which uses bond pads for accessing the devices, must be performed prior to creating wafer solder bumps on the surface of the bond pads, this in order to allow for memory repairs of faulty devices. As indicated above, the testing can cause damage to the surface of the bond pads, creating problems of solder bump and device reliability. [0042]
  • This is further highlighted in FIGS. 7[0043] a and 7 b. FIG. 7a shows a top view of a metal bump structure that is created using current practices, FIG. 7b shows a cross section of the metal bump structure using current practices. It is assumed that the views that are shown in FIGS. 7a and 7 b relate to an aluminum contact pad that has been used as a point of I/O for testing of a device, using a tester probe to contact the aluminum pad.
  • Shown in FIG. 7[0044] a are:
  • [0045] 24, an aluminum contact pad
  • [0046] 25, a metal bump created overlying aluminum contact pad 24
  • [0047] 27, the circumference of the opening above the aluminum contact pad over the surface of which a layer of UBM is created
  • [0048] 28, the region in the surface of the aluminum contact pad 24 where a probe mark has been left by the tester probe.
  • Shown in FIG. 7[0049] b are:
  • [0050] 10, the silicon substrate over which the aluminum contact pad has been created
  • [0051] 24, an aluminum contact pad; aluminum contact pad 24 aligns with a point of electrical contact (30) that has been provided in the surface of substrate 10
  • [0052] 28, the probe mark or bump that has been created in the surface of the aluminum contact pad 24 by the tester probe (not shown)
  • [0053] 29, a layer of dielectric that has been deposited over the surface of substrate 10;
  • [0054] 32, a layer of passivation that has been deposited over the surface of the layer 29 of dielectric; an opening has been created in the layer 30 of passivation
  • [0055] 33, a layer of under-bump-metal (UBM) overlying the aluminum pad 24
  • [0056] 20, a layer of metal, such as copper or nickel (see FIG. 5) that forms an integral part of the pedestal of the to be created interconnect bump
  • [0057] 35, the metal bump created overlying the aluminum contact pad 24.
  • It is important to note that [0058] layer 32 of passivation material may comprise several layers of passivation for applications where additional surface protection is deemed necessary.
  • From the above it must be understood that, after the testing has been completed, the [0059] layer 33 of under bump metal is created overlying the aluminum contact pad 24. The surface of aluminum contact pad 24 is not planar and is in many instances disturbed in an unpredictable manner by the tester probe. The layer 33 of under bump metal does in most cases not fill the damaged surface region 28 of the aluminum pad 24. This opens the potential for trapping foreign and undesirable materials, such as moisture, a processing gas, a plating solution, solvent and the like, in the unfilled (by the layer 33 of under bump metal) regions in or surrounding the probe mark 28 on the surface of the aluminum pad 24.
  • Referring now specifically to the views that are shown in FIG. 8[0060] a and 8 b, these figures address the solution that is provided by the invention to the above highlighted problem. Shown in FIGS. 8a is region 36 on the surface of the aluminum pad 24. This is the region that encloses the largest possible area for the probe mark 28 that has been created in the surface of aluminum pad 24 by the repetitive impact of a tester probe (not shown) for a given testing production line. This region 36 is shown in the cross section of FIG. 8b, where it is shown as a region from where the aluminum of the aluminum pad 24 has been removed. With this removal, the probe mark 28 has been removed from the surface of aluminum pad 24. It is clear from the cross section shown in FIG. 8b that, should surface irregularities occur in the surface of the aluminum contact pad 24 other than the probe mark 28, these surface irregularities will also be removed by the removal of the aluminum from the region 36 shown in cross section in FIG. 8b.
  • All elements that are shown in FIG. 8[0061] b have previously been highlighted in FIG. 7b and are therefore not further explained at this point. The only difference between FIGS. 7b and 8 b is the presence of layer 34, FIG. 8b, which is a layer of enhanced UBM which replaces layer 20 (FIG. 7b). This layer will be further explained under the following FIGS. 13 through 15.
  • The removal of [0062] region 36, FIG. 8b, which will be further highlighted in FIGS. 9 through 11, can be summarized as being performed by depositing a layer of photoresist over the surface of the aluminum pad (typically this implies the deposition of a layer of photoresist over the surface of the entire wafer after wafer level testing has been completed), patterning and etching the layer of photoresist thereby creating openings in the layer of photoresist that align with region 36 for all aluminum pads on the surface of the wafer that have been used as I/O contact points by a tester probe, and removing the aluminum in accordance with the openings that have been created in the layer of photoresist. This latter removal (etching) of the aluminum can be performed using conventional methods of etching aluminum such as plasma enhanced dry etching or wet etching with a H3PO4 solution. These and other processing steps, which relate to the creation of the reliable metal bump of the invention, are further highlighted in the following drawings.
  • FIGS. 9 through 15 show the processing sequence of the invention, which has as objective to create a metal bump as shown in top view in FIG. 8[0063] a and in cross section in FIG. 8b.
  • FIG. 9 shows a cross section of [0064] substrate 10 on the surface, the following elements are highlighted:
  • [0065] 10, a silicon substrate over the surface of which an aluminum contact pad has been created
  • [0066] 24, the aluminum contact pad
  • [0067] 28, the probe mark or bump that has been created in surface of the aluminum contact pad 24 by repetitive contacting of the contact pad 24 by a tester probe (not shown)
  • [0068] 29, a layer of dielectric that has been deposited over the surface of substrate 10
  • [0069] 32, a layer of passivation that has been deposited over the surface of the layer 29 of dielectric. An opening has been created in the layer 32 of passivation that aligns with the aluminum contact pad 24, partially exposing the surface of the contact pad 24.
  • As dielectric material for [0070] layer 29 can be used any of the typically applied dielectrics such as silicon dioxide (doped or undoped), silicon oxynitride, parylene or polyimide, spin-on-glass, plasma oxide or LPCVD oxide. The material that is used for the deposition of layer 29 of dielectric of the invention is not limited to the materials indicated above but can include any of the commonly used dielectrics in the art.
  • The creation of [0071] aluminum pad 24 can use conventional methods of metal rf sputtering at a temperature between about 100 and 400 degrees C. and a pressure between about 1 and 100 mTorr using as source aluminum-copper material at a flow rate of between about 10 and 400 sccm to a thickness between about 4000 and 11000 Angstrom. After a layer of AlCu has been deposited, the layer must be patterned and etched to create the aluminum contact pad 24. This patterning and etching uses conventional methods of photolithography and patterning and etching. The deposited layer of AlCu can be etched using Cl2/Ar as an etchant at a temperature between 50 and 200 degrees C., an etchant flow rate of about 20 sccm for the Cl2 and 1000 sccm for the Ar, a pressure between about 50 mTorr and 10 Torr, a time of the etch between 30 and 200 seconds.
  • In a typical application insulating layers, such as silicon oxide and oxygen-containing polymers, are deposited using Chemical Vapor Deposition (CVD) technique over the surface of various layers of conducting lines in a semiconductor device or substrate to separate the conductive interconnect lines from each other. The insulating layers can also deposited over patterned layers of interconnecting lines, electrical contact between successive layers of interconnecting lines is established with metal vias created in the insulating layers. Electrical contact to the chip is typically established by means of bonding pads or contact pads that form electrical interfaces with patterned levels of interconnecting metal lines. Signal lines and power/ground lines can be connected to the bonding pads or contact pads. After the bonding pads or contact pads have been created on the surfaces of the chip, the bonding pads or contact pads are passivated and electrically insulated by the deposition of a passivation layer over the surface of the bonding pads. A passivation layer can contain silicon oxide/silicon nitride (SiO[0072] 2/Si3N4) deposited by CVD. The passivation layer is patterned and etched to create openings in the passivation layer for the bonding pads or contact pads after which a second and relatively thick passivation layer can be deposited for further insulation and protection of the surface of the chips from moisture and other contaminants and from mechanical damage during assembling of the chips.
  • Various materials have found application in the creation of passivation layers. Passivation layer can contain silicon oxide/silicon nitride (SiO[0073] 2/Si3N4) deposited by CVD, a passivation layer can be a layer of photosensitive polyimide or can comprise titanium nitride. Another material often used for a passivation layer is phosphorous doped silicon dioxide that is typically deposited over a final layer of aluminum interconnect using a Low Temperature CVD process. In recent years., photosensitive polyimide has frequently been used for the creation of passivation layers. Conventional polyimides have a number of attractive characteristics for their application in a semiconductor device structure, which have been highlighted above. Photosensitive polyimides have these same characteristics but can, in addition, be patterned like a photoresist mask and can, after patterning and etching, remain on the surface on which it has been deposited to serve as a passivation layer. Typically and to improve surface adhesion and tension reduction, a precursor layer is first deposited by, for example, conventional photoresist spin coating. The precursor is, after a low temperature pre-bake, exposed using, for example, a step and repeat projection aligner and Ultra Violet (UV) light as a light source. The portions of the precursor that have been exposed in this manner are cross-linked, thereby leaving unexposed regions (that are not cross-linked) over the bonding pads. During subsequent development, the unexposed polyimide precursor layer (over the bonding pads) is dissolved, thereby providing openings over the bonding pads. A final step of thermal curing leaves a permanent high quality passivation layer of polyimide over the substrate.
  • The preferred material of the invention for the deposition of [0074] layer 32 of passivation is Plasma Enhanced silicon nitride (PE Si3N4), deposited using PECVD technology at a temperature between about 350 and 450 degrees C. with a pressure of between about 2.0 and 2.8 Torr for the duration between about 8 and 12 seconds. Layer 32 of PE Si3N4 can be deposited to a thickness between about 200 and 800 Angstrom.
  • [0075] Layer 32 of PE Si3N4 is next patterned and etched to create an opening in the layer 32 that overlays and aligns with the underlying contact pad 24.
  • The etching of [0076] layer 32 of passivation can use Ar/CF4 as an etchant at a temperature of between about 120 and 160 degrees C. and a pressure of between about 0.30 and 0.40 Torr for a time of between about 33 and 39 seconds using a dry etch process.
  • The etching of [0077] layer 32 of passivation can also use He/NF3 as an etchant at a temperature of between about 80 and 100 degrees C. and a pressure of between about 1.20 and 1.30 Torr for a time of between about 20 and 30 seconds using a dry etch process.
  • FIG. 10 shows a cross section of the substrate after a [0078] layer 37 of photoresist has been deposited over the surface of the layer 32 of passivation, including the opening that has been created in layer 32. The layer 37 of photoresist has been patterned and etched, creating opening 31 in the layer 37 of photoresist. Opening 31 exposes the probe mark 28 in the surface of aluminum pad 24.
  • [0079] Layer 37 of photoresist is typically deposited to a thickness of between about 2000 and 50,000 Angstrom. The methods used for the deposition and development of the layer 37 of photoresist uses conventional methods of photolithography. Photolithography is a common approach wherein patterned layers are formed by spinning on a layer of photoresist, projecting light through a photomask with the desired pattern onto the photoresist to expose the photoresist to the pattern, developing the photoresist, washing off the undeveloped photoresist, and plasma etching to clean out the areas where the photoresist has been washed away. The exposed resist may be rendered insoluble (positive-working) and form the pattern, or insoluble (negative working) and be washed away.
  • The [0080] layer 37 of photoresist will, after patterning and etching, remain in place in an area above the aluminum pad 24 that surrounds the probe mark 28 in the surface of aluminum pad 24. The deposited layer 37 of photoresist can, prior to patterning and etching, be cured or pre-baked further hardening the surface of the layer 37 of photoresist.
  • [0081] Layer 37 of photoresist can be etched by applying O2 plasma and then wet stripping by using H2SO4, H2O2 and NH4OH solution. Sulfuric acid (H2SO4) and mixtures of H2SO4 with other oxidizing agents such as hydrogen peroxide (H2O2) are widely used in stripping photoresist after the photoresist has been stripped by other means. Wafers to be stripped can be immersed in the mixture at a temperature between about 100 degrees C. and about 150 degrees C. for 5 to 10 minutes and then subjected to a thorough cleaning with deionized water and dried by dry nitrogen. Inorganic resist strippers, such as the sulfuric acid mixtures, are very effective in the residual free removal of highly postbaked resist. They are more effective than organic strippers and the longer the immersion time, the cleaner and more residue free wafer surface can be obtained.
  • The [0082] photoresist layer 37 can also be partially removed using plasma oxygen ashing and careful wet clean. The oxygen plasma ashing is heating the photoresist in a highly oxidized environment, such as an oxygen plasma, thereby converting the photoresist to an easily removed ash. The oxygen plasma ashing can be followed by a native oxide dip for 90 seconds in a 200:1 diluted solution of hydrofluoric acid.
  • FIG. 11 shows a cross section of the [0083] substrate 10 after the aluminum contact pad 24 has been etched in accordance with the opening 31 that has been created in the layer 37 of photoresist. This etch of the aluminum pad has created opening 36 in the aluminum pad 24 and has, as is the objective of the invention, removed the probe mark 28 and the regions immediately surrounding the probe mark 28 from the surface of the aluminum pad 24.
  • The etching of the [0084] aluminum pad 24 in accordance with opening 31 can, as previously stated, use methods of plasma enhanced dry etching or wet etching with a H3PO4 solution. Other methods for the etching of the aluminum pad have previously been highlighted and equally apply at this stage in the process.
  • FIG. 11 further shows that the patterned [0085] layer 37 of photoresist has been removed after opening 36 has been created in the aluminum contact pad 24. Processing conditions for the removal of the layer of photoresist have previously been indicated and therefore do not need to be repeated at this time.
  • In order to obtain improved processing results and adhesion of UBM metal to the remaining [0086] aluminum contact pad 24 and to the exposed surface of IMD layer 29, it is of value to perform an in-situ sputter clean of the exposed surfaces of the aluminum contact pad 24 and the layer 29 of IMD. This in-situ sputter clean is most beneficially performed after the cross section that is shown in FIG. 11 has been obtained, since this is the last step in the processing cycle before a layer of UBM is created.
  • FIG. 12 shows a cross section after the [0087] layer 33 of under bump metal (UBM) has been created aligned with and over the surface of the aluminum contact pad 24. Prior to the creation of layer 33 of UBM, a UBM seed layer (not shown in FIG. 12) can be blanket deposited over the surface of the wafer. Where required, the deposition of a seed layer can further be preceded by the blanket deposition of a barrier layer (not shown in FIG. 12), this dependent on the metal that is being used for the metal bump. Layer 33 of UBM can be deposited by vacuum evaporation and may contain multiple layers of metal such as a layer of chrome, followed by a layer of copper, followed by a layer of gold. From the latter it is apparent that layer 33 of UBM may comprise several layers of metal that are successively deposited.
  • For a seed layer that is blanket deposited over the surface of the wafer, including the exposed surface of the [0088] contact pad 24 and the exposed surface of layer 29 of dielectric (exposed in the opening 36), any of the conventional metallic seed materials can be used. The metallic seed layer can be deposited using a sputter chamber or an Ion Metal Plasma (IMP) chamber at a temperature of between about 0 and 300 degrees C. and a pressure of between about 1 and 100 mtorr, using (for instance) copper or a copper alloy as the source (as highlighted above) at a flow rate of between about 10 and 400 sccm and using argon as an ambient gas.
  • FIG. 13 shows how a [0089] layer 39 of photoresist is deposited over the layer 33 of UBM. Layer 39 of photoresist is patterned and developed, creating an opening 38 in the layer 39 of photoresist that is slightly wider than the opening of the bonding pad of the to be created solder bump.
  • Next a [0090] layer 34 of enhanced UBM, typically of copper or nickel and of a thickness between about 1 and 10 μm, FIG. 13, is electroplated over the layer 33 of UBM. The seed UBM layer 33 serves as the common electrode for the electroplating process with the layer of photoresist still being in place. Next the layer 35 of bump metal (typically solder or gold) is electroplated in contact with the layer 34 of enhanced UBM. The layer 35 of electroplated metal is centered in the opening 38 (FIG. 13) that has been created in the layer 39 of photoresist.
  • FIG. 15 shows a cross section after the layer [0091] 39 (FIG. 14) of photoresist has been removed. The layer 33 of UBM has been etched using the patterned layer 35 of electroplated metal as a mask.
  • The above summarized processing steps of electroplating that are used for the creation of a metal bump can be supplemented by the step of curing or pre-baking of the layers of photoresist after these layers have been deposited. [0092]
  • Another method that can be used for the creation of a metal bump uses evaporation technology. The process of evaporation also starts with a semiconductor surface wherein a metal point of contact has been provided. A layer of passivation is deposited and patterned, creating an opening in the layer of passivation. A layer of UBM (this layer may be a composite layer of metal such as chromium followed by copper followed by gold in order to promote (with chromium) improved adhesion and to form a diffusion barrier layer or to prevent oxidation (the gold over the copper)) is formed over the layer of passivation and inside the opening created in the layer of passivation. Bump metal is next selectively plated over the deposited layer of UBM and reflowed, in this manner forming a spherically shaped metal bump. [0093]
  • From the cross section that is shown in FIG. 15, the cross section that is shown in FIG. 8[0094] b, which is the desired cross section of the invention, can be achieved by forming the metal bump 35 by reflowing the metal bump layer 35 that is shown in FIG. 15. If a seed layer (not shown) and or a barrier layer (not shown) have been deposited as part of the processing sequence of the invention, these layers are to be etched, after the layer 39 of photoresist has been removed from the surface and prior to re-flowing the metal bump layer 35. Conventional methods can be used for these purposes.
  • To review and summarize the invention: [0095]
  • the invention starts with a semiconductor surface, a layer of dielectric has been deposited over the semiconductor surface, a contact pad has been provided on the layer of dielectric, the contact pad has served as an Input/Output (I/O) point of contact during semiconductor device testing, the contact pad is assumed to be connected to at least one point of electrical contact provided in or on the surface of the substrate, the at least one point of electrical contact is assumed to be connected to at least one semiconductor device having been provided in or on the surface of the substrate, the contact pad having an exposed surface [0096]
  • a layer of passivation is deposited over a semiconductor surface including the surface of said contact pad [0097]
  • the layer of passivation is patterned and etched, creating an opening in the layer of passivation having a first diameter, partially exposing the surface of the contact pad over a surface area of the first diameter, the opening in the layer of passivation being centered with respect to the contact pad [0098]
  • a first layer of photoresist is deposited over the surface of the layer of passivation, including the opening created in the layer of passivation [0099]
  • the first layer of photoresist is patterned and etched, creating an opening having a second diameter through the first layer of photoresist, the opening in the first layer of photoresist aligning with and being centered with respect to the contact pad, the second diameter of the opening in the first layer of photoresist being smaller that the first diameter of the opening in the layer of passivation by a measurable amount [0100]
  • the contact pad is etched in accordance with the opening created in the first layer of photoresist, partially exposing the surface of the layer of dielectric deposited over the surface of the substrate [0101]
  • the patterned layer of first photoresist is removed from the surface of the layer of passivation, including the surface of the etched contact pad [0102]
  • an in-situ sputter clean is performed of the exposed surfaces of the contact pad and the partially exposed surface of the layer of dielectric [0103]
  • a layer of Under Bump Metallurgy (UBM) is plated over the surface of the layer of passivation, including the exposed surfaces of the contact pad and the partially exposed surface of the layer of dielectric deposited on the surface of the substrate [0104]
  • a second layer of photoresist is deposited over the semiconductor surface of the layer of UBM [0105]
  • the second layer of photoresist is patterned and etched, creating an opening in the second layer of photoresist that is aligned with the contact pad, partially exposing the surface of the layer of UBM [0106]
  • the exposed surface of the layer of UBM is electroplated with a layer of enhanced UBM [0107]
  • the layer of enhanced UBM is electroplated with a thick layer of bump metal, partially filling the opening created in the second layer of photoresist [0108]
  • the patterned and etched second layer of photoresist is removed from above the semiconductor surface [0109]
  • the layer of UBM is etched using the deposited layer of bump metal as a mask, and [0110]
  • the surface of said layer of bump metal is reflowed, forming the metal bump. [0111]
  • Although the invention has been described and illustrated with reference to specific illustrative embodiments thereof, it is not intended that the invention be limited to those illustrative embodiments. Those skilled in the art will recognize that variations and modifications can be made without departing from the spirit of the invention. It is therefore intended to include within the invention all such variations and modifications which fall within the scope of the appended claims and equivalents thereof. [0112]

Claims (66)

What is claimed is:
1. A method for forming a metal bump on a semiconductor surface, comprising the steps of:
providing a semiconductor surface, said semiconductor surface having been provided in or on the surface thereof with a contact pad, said contact pad sitting on an underlying layer of dielectric and being in electrical contact with at least one point of electrical contact in or on the surface of said substrate;
depositing a layer of passivation over the surface of said layer of dielectric underlying the contact pad, including the surface of said contact pad;
patterning and etching said layer of passivation, creating an opening in said layer of passivation having a first diameter, partially exposing the surface of said contact pad over a surface area of said first diameter, said first diameter of said opening created in said layer of passivation being smaller than a surface area of said contact pad by a measurable amount;
patterning and etching said contact pad, creating an opening in said contact pad having a second diameter, said second diameter of said opening in said contact pad being smaller than said first diameter of said opening in said layer of passivation by a measurable amount;
sputtering a layer of Under Bump Metallurgy (UBM) over the surface of said layer of passivation, including exposed surface of the contact pad and exposed surface of the underlying dielectric;
depositing and patterning a layer of photoresist, creating an opening in the photoresist with a slightly larger dimension than said first diameter;
electroplating a layer of bump metal in the photoresist opening;
stripping the layer of photoresist and etching said layer of UBM, using said layer of bump metal as a mask; and
reflowing the surface of said layer of bump metal, forming the metal bump.
2. The method of claim 1 wherein said opening created in said contact pad has a depth that is less than a height of said contact pad by a measurable amount.
3. The method of claim 1 wherein said opening created in said contact pad has a depth that is equal to a height of said contact pad.
4. The method of claim 1 wherein said passivation layer deposited over the surface of said semiconductor surface comprises a plurality of passivation layers.
5. The method of claim 1 wherein said layer of Under Bump Metallurgy sputtered over the surface of said layer of passivation comprises a plurality of sub-layers of different metallic composition.
6. The method of claim 1 wherein said semiconductor surface is selected from the group of surfaces consisting of semiconductor substrates, printed circuit boards, flex circuits, metallized substrates, glass substrates and semiconductor device mounting support.
7. The method of claim 6 wherein said semiconductor substrate is selected from the group of substrates consisting of semiconductor substrates, ceramic substrates, glass substrates, gallium arsenide substrates, silicon on insulator (SOI) substrates and silicon on sapphire (SOS) substrates.
8. The method of claim 1 wherein said contact pad comprises aluminum or copper or a compound thereof.
9. The method of claim 1 further comprising the additional step of electroplating an enhanced UBM layer, after creating said opening in said layer of photoresist, and prior to electroplating said layer of bump metal.
10. A method for forming a metal bump on a semiconductor surface, comprising the steps of:
providing a semiconductor surface, said semiconductor surface having been provided in or on the surface thereof with a contact pad, said contact pad overlying and being in electrical contact with at least one point of electrical contact in or on the surface of said substrate, said at least one point of electrical contact being created on the surface of a layer of dielectric, said layer of dielectric having been deposited over said semiconductor surface; and
partially removing said contact pad, said removing having a removal thickness and removal surface area.
11. The method of claim 10 wherein said removal surface area of said contact pad is smaller than a surface area of said contact pad by a measurable amount.
12. The method of claim 10 wherein said removal thickness of said contact pad is less than a height of said contact pad by a measurable amount.
13. The method of claim 10 wherein said removal thickness of said contact pad equals a height of said contact pad.
14. The method of claim 10 wherein said partially removing said contact pad comprises the steps of:
depositing a layer of passivation over the surface of said layer of dielectric, including the surface of said contact pad;
patterning and etching said layer of passivation, creating an opening in said layer of passivation having a first diameter, partially exposing the surface of said contact pad over a surface area of said first diameter, said first diameter of said opening created in said layer of passivation being smaller than a surface area of said contact pad by a measurable amount; and
patterning and etching said contact pad creating an opening in said contact pad having a second diameter, said second diameter of said opening created in said contact pad being smaller than said first diameter of said opening created in said layer of passivation by a measurable amount.
15. The method of claim 10 with the additional steps of:
sputtering a layer of Under Bump Metallurgy (UBM) over the surface of said layer of passivation, including exposed surface of the contact pad, leaving in place a layer of said UBM overlying said contact pad;
depositing and patterning a layer of photoresist, creating an opening in said layer of photoresist with a slightly larger diameter that said first diameter;
electroplating a layer of bump metal in said opening created in said layer of photoresist;
stripping the layer of photoresist and blankly etching said layer of UBM; and
reflowing the surface of said layer of bump metal, forming the metal bump.
16. The method of claim 10 wherein said passivation layer deposited over the surface of said semiconductor surface comprises a plurality of passivation layers.
17. The method of claim 15 wherein said layer of Under Bump Metallurgy comprises a plurality of sub-layers of different metallic composition.
18. The method of claim 10 wherein said semiconductor surface is selected from the group of surfaces consisting of semiconductor substrates, printed circuit boards, flex circuits, metallized substrates, glass substrates and semiconductor device mounting support.
19. The method of claim 18 wherein said semiconductor substrate is selected from the group of substrates consisting of semiconductor substrates, ceramic substrates, glass substrates, gallium arsenide substrates, silicon on insulator (SOI) substrates and silicon on sapphire (SOS) substrates.
20. The method of claim 10 wherein said contact pad comprises aluminum or cooper or a compound thereof.
21. The method of claim 15 with the additional steps of electroplating an enhanced layer of UBM, after creating the opening in said layer of photoresist, and prior to the electroplating of said layer of metal.
22. The method of claim 10, said contact pad having served as an Input/Output (I/O) point of contact during semiconductor device testing, said contact pad being connected to at least one point of electrical contact provided in or on the surface of said semiconductor surface, said at least one point of electrical contact being connected to at least one semiconductor device having been provided in or on the surface of said semiconductor surface.
23. The method of claim 15 further comprising performing an in-situ sputter clean of the exposed surfaces of the contact pad and exposed surface of said underlying dielectric, said additional step to be performed prior to said sputtering a layer of Under Bump Metallurgy (UBM).
24. A method for forming a metal bump on a semiconductor surface, a layer of dielectric having been deposited over said semiconductor surface, said contact pad having been formed on the surface of said layer of dielectric, said metal bump overlying said contact pad, said contact pad having served as an Input/Output (I/O) point of contact during semiconductor device testing, said contact pad overlying and being connected to at least one point of electrical contact provided in or on the surface of said semiconductor surface, comprising the steps of:
depositing a layer of passivation over said layer of dielectric underlying said contact pad, including the surface of said contact pad;
patterning and etching said layer of passivation, creating an opening in said layer of passivation having a first diameter, partially exposing the surface of said contact pad over a surface area of said first diameter, said opening in said layer of passivation being centered with respect to said contact pad, said first diameter of said opening created in said layer of passivation being smaller than said surface area of said contact pad by a measurable amount;
depositing a first layer of photoresist over the surface of said layer of passivation, including the opening created in said layer of passivation;
patterning and etching said first layer of photoresist, creating an opening having a second diameter through said layer of photoresist, said opening in said first layer of photoresist aligning with and being centered with respect to said contact pad, said second diameter of said opening in said first layer of photoresist being smaller than said first diameter of said opening in said layer of passivation by a measurable amount;
etching said contact pad in accordance with said opening created in said first layer of photoresist;
removing said patterned layer of first photoresist from the surface of said layer of passivation, including the surface of said etched contact pad;
sputtering a layer of Under Bump Metallurgy (UBM) over the surface of said layer of passivation, including exposed surface of the contact pad and exposed surface of said underlying dielectric;
depositing a second layer of photoresist over the semiconductor surface of the layer of UBM;
patterning and etching said second layer of photoresist, creating an opening in said second layer of photoresist that is aligned with said contact pad, partially exposing the surface of said layer of UBM;
electroplating the partially exposed surface of said layer of UBM with a layer of bump metal, partially filling said opening created in said second layer of photoresist;
removing said patterned and etched second layer of photoresist from above said semiconductor surface; and
reflowing the surface of said layer of bump metal, forming the metal bump.
25. The method of claim 24 wherein said layer of passivation comprises PE Si3N4 deposited to a thickness between about 1000 and 15000 Angstrom.
26. The method of claim 24 wherein said layer of passivation is selected from the group consisting of SiO2, a photosensitive polyimide, phosphorous doped silicon dioxide and titanium nitride, said layer of passivation is deposited to a thickness between about 1000 and 15000 Angstrom.
27. The method of claim 24 wherein said layer of Under Bump Metallurgy comprises a layer of chromium followed by a layer of copper followed by a layer of gold.
28. The method of claim 24 wherein said passivation layer deposited over the surface of said semiconductor surface comprises a plurality of passivation layers.
29. The method of claim 28 wherein at least one of said plurality of passivation layers is selected from the group consisting of PE Si3N4 and SiO2 and a photosensitive polyimide and phosphorous doped silicon dioxide and titanium nitride.
30. The method of claim 24 wherein said layer of Under Bump Metallurgy comprises a plurality of sub-layers of different metallic composition.
31. The method of claim 24 wherein said etching said layer of UBM comprises dry etching or wet etching.
32. The method of claim 24 wherein said semiconductor surface is selected from the group of surfaces consisting of semiconductor substrates, printed circuit boards, flex circuits, metallized substrates, glass substrates and semiconductor device mounting support.
33. The method of claim 32 wherein said semiconductor substrate is selected from the group of substrates consisting of semiconductor substrates, ceramic substrates, glass substrates, gallium arsenide substrates, silicon on insulator (SOI) substrates and silicon on sapphire (SOS) substrates.
34. The method of claim 24 wherein said contact pad comprises aluminum or a compound thereof.
35. The method of claim 24 wherein said etching said contact pad in accordance with said opening created in said first layer of photoresist comprises methods of plasma enhanced dry etching or wet etching with a H3PO4 solution.
36. The method of claim 24 wherein said etching said contact pad in accordance with said opening created in said first layer of photoresist comprises etching AlCu using Cl2/Ar as an etchant at a temperature between 50 and 200 degrees C., an etchant flow rate of about 20 sccm for the Cl2 and 1000 sccm for the Ar, a pressure between about 50 mTorr and 10 Torr, a time of the etch between 30 and 200 seconds.
37. The method of claim 24 with additional steps of electroplating an enhanced UBM layer, after the patterning and etching of said second layer of photoresist, and prior to the electroplating the layer of metal bump.
38. A metal bump on a semiconductor surface, comprising:
a semiconductor surface, a layer of dielectric having been deposited over said semiconductor surface, a contact pad having been formed on the surface of said layer of dielectric, said metal bump overlying said contact pad, said semiconductor surface having been provided with at least one point of electrical contact, said contact pad having a surface area in addition to having a height in addition to having a surface area, said contact pad being in electrical contact with said at least one point of electrical contact; and
said contact pad having been partially removed, said removing having a removal thickness and removal surface area.
39. The metal bump of claim 38, said contact pad having served as an Input/Output (I/O) point of contact during semiconductor device testing, said contact pad being connected to at least one point of electrical contact provided in or on the surface of said semiconductor surface, said at least one point of electrical contact being connected to at least one semiconductor device having been provided in or on the surface of said semiconductor surface.
40. The metal bump of claim 38, said surface area of said contact pad being larger than said removal surface area by a measurable amount.
41. The metal bump of claim 38, said removal thickness of said contact pad being less than said height of said contact pad by a measurable amount.
42. The metal bump of claim 38, said removal thickness of said contact pad being equal to said height of said contact pad.
43. The metal bump of claim 38 with the addition of:
a patterned and etched said layer of passivation, deposited over the surface of said layer of dielectric, including the surface of said contact pad, an opening having been created in said layer of passivation having a first diameter, partially exposing the surface of said contact pad over a surface area of a first diameter, said opening in said layer of passivation being centered with respect to said contact pad, said first diameter of said opening in said layer of passivation exceeding said removal surface area by a measurable amount;
a layer of Under Bump Metallurgy (UBM) sputtered over exposed surfaces of the contact pad, said layer of UBM partially covering said layer of passivation; and
a layer of bump metal electroplated over the surface of said layer of UBM after which said layer of bump metal has been reflowed, forming the metal bump.
44. The metal bump of claim 43 wherein said layer of passivation comprises PE Si3N4 deposited to a thickness between about 1000 and 15000 Angstrom.
45. The metal bump of claim 43 wherein said layer of passivation is selected from the group consisting of SiO2, a photosensitive polyimide, phosphorous doped silicon dioxide and titanium nitride, said layer of passivation is deposited to a thickness between about 1000 and 15000 Angstrom.
46. The metal bump of claim 43 wherein said layer of Under Bump Metallurgy comprises a layer of chromium followed by a layer of copper followed by a layer of gold.
47. The metal bump of claim 43 wherein said passivation layer comprises a plurality of passivation layers.
48. The method of claim 47 wherein at least one of said plurality of passivation layers is selected from the group consisting of PE Si3N4 and SiO2 and a photosensitive polyimide and phosphorous doped silicon dioxide and titanium nitride.
49. The metal bump of claim 43 wherein said layer of Under Bump Metallurgy comprises a plurality of sub-layers of different metallic composition.
50. The metal bump of claim 38 wherein said semiconductor surface is selected from the group of surfaces consisting of semiconductor substrates, printed circuit boards, flex circuits, metallized substrates, glass substrates and semiconductor device mounting support.
51. The method of claim 50 wherein said semiconductor substrate is selected from the group of substrates consisting of semiconductor substrates, ceramic substrates, glass substrates, gallium arsenide substrates, silicon on insulator (SOI) substrates and silicon on sapphire (SOS) substrates.
52. The method of claim 38 wherein said contact pad comprises aluminum or a compound thereof.
53. The metal bump of claim 43 with the addition of a layer of enhanced UBM created by electroplating over said sputtered UBM and under said bump metal.
54. The metal bump of claim 53, wherein said enhanced UBM comprises copper or nickel or composite layers of copper and nickel.
55. A metal bump on a semiconductor surface, comprising:
a semiconductor surface, a layer of dielectric having been deposited over said semiconductor surface, a contact pad having been formed on the surface of said layer of dielectric, said metal bump overlying said contact pad, said semiconductor surface having been provided in or on the surface thereof with at least one point of electrical contact having a height and a surface area, a contact pad having a surface area being connected with said at least one point of electrical contact having been provided on said semiconductor surface;
a layer of passivation deposited over said layer of dielectric, including the surface of said contact pad, an opening having been created in said layer of passivation having a first diameter, partially exposing the surface of said contact pad over a surface area of said first diameter, said opening in said layer of passivation being centered with respect to said contact pad, said first diameter of said opening created in said layer of passivation having a surface area that is less than said surface area of said contact pad by a measurable amount;
an opening created in said contact pad, partially exposing the surface of said at layer of dielectric deposited on the surface of said semiconductor surface, said opening having a second diameter, said opening created in said contact pad being centered with respect to said contact pad, said second diameter of said opening in said contact pad being smaller than said first diameter of said opening in said layer of passivation by a measurable amount;
a layer of Under Bump Metallurgy (UBM) sputtered over the surface of said layer of passivation; and
a layer of bump metal having been electroplated over the surface of said layer of UBM in an opening of a defined layer of photoresist, said opening in said layer of photoresist overlapping said opening in said passivation layer, after stripping and etching the sputtered UBM using said bump metal as a mask after which said layer of bump metal has been reflowed, forming said metal bump.
56. The metal bump of claim 55 wherein said layer of passivation comprises PE Si3N4 deposited to a thickness between about 1000 and 15000 Angstrom.
57. The metal bump of claim 55 wherein said layer of passivation is selected from the group consisting of SiO2, a photosensitive polyimide, phosphorous doped silicon dioxide and titanium nitride, said layer of passivation is deposited to a thickness between about 1000 and 15000 Angstrom.
58. The metal bump of claim 55 wherein said layer of Under Bump Metallurgy comprises a layer of chromium followed by a layer of copper followed by a layer of gold.
59. The metal bump of claim 55 wherein said passivation layer over the surface of said semiconductor surface comprises a plurality of passivation layers.
60. The metal bump of claim 59 wherein at least one of said plurality of passivation layers is selected from the group consisting of PE Si3N4 and SiO2 and a photosensitive polyimide and phosphorous doped silicon dioxide and titanium nitride.
61. The metal bump of claim 55 wherein said layer of Under Bump Metallurgy comprises a plurality of sub-layers of different metallic composition.
62. The metal bump of claim 55 wherein said semiconductor surface is selected from the group of surfaces consisting of semiconductor substrates, printed circuit boards, flex circuits, metallized substrates, glass substrates and semiconductor device mounting support.
63. The metal bump of claim 62 wherein said semiconductor substrate is selected from the group of substrates consisting of semiconductor substrates, ceramic substrates, glass substrates, gallium arsenide substrates, silicon on insulator (SOI) substrates and silicon on sapphire (SOS) substrates.
64. The metal bump of claim 55 wherein said contact pad comprises aluminum or copper or a compound thereof.
65. A method for forming a metal bump on a semiconductor surface, comprising the steps of:
providing a semiconductor surface;
providing a contact pad over said semiconductor surface;
mechanically contacting a portion of said contact pad, whereby damage may occur to said portion of said contact pad;
removing said portion of said contact pad to form an opening;
depositing an under bump metal over said contact pad and in said opening; and
forming a metal bump over said contact pad.
66. A metal bump contact, comprising;
a semiconductor surface;
a contact pad over said semiconductor surface, formed of a first material, and having an opening therein;
an under bump metal formed over said contact pad and in said opening; and
a metal bump formed over said contact pad.
US09/760,909 2001-01-16 2001-01-16 Reliable metal bumps on top of I/O pads with test probe marks Expired - Lifetime US6426556B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/760,909 US6426556B1 (en) 2001-01-16 2001-01-16 Reliable metal bumps on top of I/O pads with test probe marks
SG200103355A SG99365A1 (en) 2001-01-16 2001-05-31 Reliable metal bumps on top of i/o pads with test probe marks

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/760,909 US6426556B1 (en) 2001-01-16 2001-01-16 Reliable metal bumps on top of I/O pads with test probe marks

Publications (2)

Publication Number Publication Date
US6426556B1 US6426556B1 (en) 2002-07-30
US20020105076A1 true US20020105076A1 (en) 2002-08-08

Family

ID=25060537

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/760,909 Expired - Lifetime US6426556B1 (en) 2001-01-16 2001-01-16 Reliable metal bumps on top of I/O pads with test probe marks

Country Status (2)

Country Link
US (1) US6426556B1 (en)
SG (1) SG99365A1 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6613663B2 (en) * 2000-12-08 2003-09-02 Nec Electronics Corporation Method for forming barrier layers for solder bumps
US6696356B2 (en) * 2001-12-31 2004-02-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method of making a bump on a substrate without ribbon residue
US20040051116A1 (en) * 2000-12-20 2004-03-18 Elke Zakel Contact bump construction for the production of a connector construction for substrate connecting surfaces
US20040099959A1 (en) * 2002-11-22 2004-05-27 Hannstar Display Corp. Conductive bump structure
US20050070085A1 (en) * 2001-02-15 2005-03-31 Megic Corporation Reliable metal bumps on top of I/O pads after removal of test probe marks
US20050176231A1 (en) * 2004-02-06 2005-08-11 Shih-Chang Shei Bumping process of light emitting diode
US20060043995A1 (en) * 2004-08-26 2006-03-02 K&S Interconnect, Inc. Stacked tip cantilever electrical connector
WO2006024989A1 (en) * 2004-08-31 2006-03-09 Koninklijke Philips Electronics N.V. Chip comprising at least one test contact configuration
US7087927B1 (en) * 2003-07-22 2006-08-08 National Semiconductor Corporation Semiconductor die with an editing structure
WO2006092200A1 (en) * 2005-03-01 2006-09-08 Epcos Ag Weldable contact and method for the production thereof
US20060226442A1 (en) * 2005-04-07 2006-10-12 An-Ping Zhang GaN-based high electron mobility transistor and method for making the same
US20080001102A1 (en) * 2004-10-22 2008-01-03 Tokyo Electron Limited Probe and Method for Fabricating the Same
US20080230902A1 (en) * 2007-03-21 2008-09-25 Stats Chippac, Ltd. Method of Forming Solder Bump on High Topography Plated Cu
US20090098723A1 (en) * 2007-10-13 2009-04-16 Wan-Ling Yu Method Of Forming Metallic Bump On I/O Pad
CN102263067A (en) * 2010-05-28 2011-11-30 台湾积体电路制造股份有限公司 Micro-bump joint device
US8373282B2 (en) * 2011-06-16 2013-02-12 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level chip scale package with reduced stress on solder balls
US20180218953A1 (en) * 2016-04-28 2018-08-02 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with conductive structure

Families Citing this family (75)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6642136B1 (en) * 2001-09-17 2003-11-04 Megic Corporation Method of making a low fabrication cost, high performance, high reliability chip scale package
US7902679B2 (en) * 2001-03-05 2011-03-08 Megica Corporation Structure and manufacturing method of a chip scale package with low fabrication cost, fine pitch and high reliability solder bump
TWI313507B (en) * 2002-10-25 2009-08-11 Megica Corporatio Method for assembling chips
US6818545B2 (en) 2001-03-05 2004-11-16 Megic Corporation Low fabrication cost, fine pitch and high reliability solder bump
JP2002261111A (en) * 2001-03-06 2002-09-13 Texas Instr Japan Ltd Semiconductor device and method for forming bump
GB0107236D0 (en) * 2001-03-22 2001-05-16 Microemissive Displays Ltd Method of creating an electroluminescent device
US6572010B2 (en) * 2001-06-12 2003-06-03 Applied Materials Inc. Integrated solder bump deposition apparatus and method
US6737353B2 (en) * 2001-06-19 2004-05-18 Advanced Semiconductor Engineering, Inc. Semiconductor device having bump electrodes
US7099293B2 (en) 2002-05-01 2006-08-29 Stmicroelectronics, Inc. Buffer-less de-skewing for symbol combination in a CDMA demodulator
JP2003203940A (en) * 2001-10-25 2003-07-18 Seiko Epson Corp Semiconductor chip and wiring base board and manufacturing method of them, semiconductor wafer, semiconductor device, circuit base board and electronic instrument
JP3910406B2 (en) * 2001-10-31 2007-04-25 シャープ株式会社 Inspection method of semiconductor device
TWI245402B (en) * 2002-01-07 2005-12-11 Megic Corp Rod soldering structure and manufacturing process thereof
US6636313B2 (en) * 2002-01-12 2003-10-21 Taiwan Semiconductor Manufacturing Co. Ltd Method of measuring photoresist and bump misalignment
US6914332B2 (en) * 2002-01-25 2005-07-05 Texas Instruments Incorporated Flip-chip without bumps and polymer for board assembly
US6756294B1 (en) * 2002-01-30 2004-06-29 Taiwan Semiconductor Manufacturing Company Method for improving bump reliability for flip chip devices
TW513770B (en) * 2002-02-26 2002-12-11 Advanced Semiconductor Eng Wafer bumping process
US6509582B1 (en) * 2002-03-27 2003-01-21 Fairchild Semiconductor Corporation Semiconductor pad construction enabling pre-bump probing by planarizing the post-sort pad surface
JP3819806B2 (en) * 2002-05-17 2006-09-13 富士通株式会社 Electronic component with bump electrode and manufacturing method thereof
JP2005535122A (en) * 2002-08-02 2005-11-17 ビーエイイー・システムズ・インフォメーション・アンド・エレクトロニック・システムズ・インテグレイション・インコーポレーテッド High density interconnection of temperature sensitive electrical devices
KR100497193B1 (en) * 2002-12-17 2005-06-28 동부아남반도체 주식회사 Bonding pad for semiconductor device and formation method of the same
JP2004281491A (en) * 2003-03-13 2004-10-07 Toshiba Corp Semiconductor device and manufacturing method thereof
KR100550380B1 (en) * 2003-06-24 2006-02-09 동부아남반도체 주식회사 Metal interconnection fabrication method for semiconductor device
US7470997B2 (en) * 2003-07-23 2008-12-30 Megica Corporation Wirebond pad for semiconductor chip or wafer
TWI254995B (en) * 2004-01-30 2006-05-11 Phoenix Prec Technology Corp Presolder structure formed on semiconductor package substrate and method for fabricating the same
US8067837B2 (en) 2004-09-20 2011-11-29 Megica Corporation Metallization structure over passivation layer for IC chip
US7176583B2 (en) * 2004-07-21 2007-02-13 International Business Machines Corporation Damascene patterning of barrier layer metal for C4 solder bumps
KR100574986B1 (en) * 2004-08-25 2006-04-28 삼성전자주식회사 Method of forming bump for flip chip connection
US7194707B2 (en) * 2004-09-17 2007-03-20 International Business Machines Corporation Method and apparatus for depopulating peripheral input/output cells
DE102004047730B4 (en) * 2004-09-30 2017-06-22 Advanced Micro Devices, Inc. A method for thinning semiconductor substrates for the production of thin semiconductor wafers
US8294279B2 (en) 2005-01-25 2012-10-23 Megica Corporation Chip package with dam bar restricting flow of underfill
US20060211232A1 (en) * 2005-03-16 2006-09-21 Mei-Jen Liu Method for Manufacturing Gold Bumps
JP4768343B2 (en) * 2005-07-27 2011-09-07 株式会社デンソー Mounting method of semiconductor element
TWI267155B (en) * 2005-08-23 2006-11-21 Advanced Semiconductor Eng Bumping process and structure thereof
DE102005043914B4 (en) * 2005-09-14 2009-08-13 Infineon Technologies Ag Semiconductor device for bond connection and method of manufacture
US8319343B2 (en) * 2005-09-21 2012-11-27 Agere Systems Llc Routing under bond pad for the replacement of an interconnect layer
US7952206B2 (en) * 2005-09-27 2011-05-31 Agere Systems Inc. Solder bump structure for flip chip semiconductor devices and method of manufacture therefore
US8552560B2 (en) * 2005-11-18 2013-10-08 Lsi Corporation Alternate pad structures/passivation inegration schemes to reduce or eliminate IMC cracking in post wire bonded dies during Cu/Low-K BEOL processing
JP5118300B2 (en) * 2005-12-20 2013-01-16 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
US7812448B2 (en) * 2006-08-07 2010-10-12 Freescale Semiconductor, Inc. Electronic device including a conductive stud over a bonding pad region
US7888257B2 (en) * 2007-10-10 2011-02-15 Agere Systems Inc. Integrated circuit package including wire bonds
JP2011502352A (en) * 2007-10-31 2011-01-20 アギア システムズ インコーポレーテッド Bond pad support structure for semiconductor devices
JP5627835B2 (en) 2007-11-16 2014-11-19 ローム株式会社 Semiconductor device and manufacturing method of semiconductor device
US7947592B2 (en) * 2007-12-14 2011-05-24 Semiconductor Components Industries, Llc Thick metal interconnect with metal pad caps at selective sites and process for making the same
US20090200675A1 (en) 2008-02-11 2009-08-13 Thomas Goebel Passivated Copper Chip Pads
JP2009246218A (en) 2008-03-31 2009-10-22 Renesas Technology Corp Semiconductor device and method for manufacturing the same
US9524945B2 (en) 2010-05-18 2016-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. Cu pillar bump with L-shaped non-metal sidewall protection structure
US8377816B2 (en) * 2009-07-30 2013-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming electrical connections
US8841766B2 (en) 2009-07-30 2014-09-23 Taiwan Semiconductor Manufacturing Company, Ltd. Cu pillar bump with non-metal sidewall protection structure
US8324738B2 (en) * 2009-09-01 2012-12-04 Taiwan Semiconductor Manufacturing Company, Ltd. Self-aligned protection layer for copper post structure
US8659155B2 (en) * 2009-11-05 2014-02-25 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming copper pillar bumps
US8610270B2 (en) 2010-02-09 2013-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and semiconductor assembly with lead-free solder
JP2011222738A (en) * 2010-04-09 2011-11-04 Renesas Electronics Corp Method of manufacturing semiconductor device
US8441124B2 (en) * 2010-04-29 2013-05-14 Taiwan Semiconductor Manufacturing Company, Ltd. Cu pillar bump with non-metal sidewall protection structure
US9142533B2 (en) * 2010-05-20 2015-09-22 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate interconnections having different sizes
US9018758B2 (en) 2010-06-02 2015-04-28 Taiwan Semiconductor Manufacturing Company, Ltd. Cu pillar bump with non-metal sidewall spacer and metal top cap
US8546254B2 (en) 2010-08-19 2013-10-01 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming copper pillar bumps using patterned anodes
US8558229B2 (en) * 2011-12-07 2013-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. Passivation layer for packaged chip
US9425136B2 (en) 2012-04-17 2016-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Conical-shaped or tier-shaped pillar connections
US9299674B2 (en) 2012-04-18 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. Bump-on-trace interconnect
US9941176B2 (en) * 2012-05-21 2018-04-10 Taiwan Semiconductor Manufacturing Company, Ltd. Selective solder bump formation on wafer
JP6066612B2 (en) * 2012-08-06 2017-01-25 キヤノン株式会社 Liquid discharge head and manufacturing method thereof
JPWO2014033977A1 (en) * 2012-08-29 2016-08-08 パナソニックIpマネジメント株式会社 Semiconductor device
US9111817B2 (en) 2012-09-18 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structure and method of forming same
US20150072515A1 (en) * 2013-09-09 2015-03-12 Rajendra C. Dias Laser ablation method and recipe for sacrificial material patterning and removal
KR101627244B1 (en) * 2013-12-24 2016-06-03 삼성전기주식회사 semiconductor pakage
JP6525620B2 (en) * 2015-02-05 2019-06-05 キヤノン株式会社 Method of manufacturing substrate for liquid discharge head
TWI562256B (en) * 2015-09-07 2016-12-11 Siliconware Precision Industries Co Ltd Substrate structure
CN208706584U (en) * 2015-10-30 2019-04-05 株式会社村田制作所 Thin-film component
TWI582928B (en) * 2016-01-19 2017-05-11 矽品精密工業股份有限公司 Substrate structure and method of manufacturing the same
US9761548B1 (en) * 2016-05-19 2017-09-12 Infineon Technologies Ag Bond pad structure
CN110349870A (en) * 2018-04-04 2019-10-18 中芯国际集成电路制造(天津)有限公司 Wafer stage chip encapsulating structure and preparation method thereof
US10867944B2 (en) * 2019-03-27 2020-12-15 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
US10893605B2 (en) * 2019-05-28 2021-01-12 Seagate Technology Llc Textured test pads for printed circuit board testing
CN113471061B (en) * 2021-06-30 2024-07-16 颀中科技(苏州)有限公司 Preparation method of dielectric layer on wafer surface, wafer structure and forming method of bump
CN114093774A (en) * 2022-01-24 2022-02-25 四川科尔威光电科技有限公司 Manufacturing method for presetting gold-tin BUMP based on gallium arsenide wafer electrode

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5554940A (en) 1994-07-05 1996-09-10 Motorola, Inc. Bumped semiconductor device and method for probing the same
US5656858A (en) * 1994-10-19 1997-08-12 Nippondenso Co., Ltd. Semiconductor device with bump structure
JP3296400B2 (en) * 1995-02-01 2002-06-24 東芝マイクロエレクトロニクス株式会社 Semiconductor device, manufacturing method thereof, and Cu lead
US5756370A (en) 1996-02-08 1998-05-26 Micron Technology, Inc. Compliant contact system with alignment structure for testing unpackaged semiconductor dice
US6157079A (en) * 1997-11-10 2000-12-05 Citizen Watch Co., Ltd Semiconductor device with a bump including a bump electrode film covering a projecting photoresist
US6162652A (en) 1997-12-31 2000-12-19 Intel Corporation Process for sort testing C4 bumped wafers
JPH11204525A (en) * 1998-01-14 1999-07-30 Seiko Epson Corp Manufacture of semiconductor device

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6613663B2 (en) * 2000-12-08 2003-09-02 Nec Electronics Corporation Method for forming barrier layers for solder bumps
US7007834B2 (en) * 2000-12-20 2006-03-07 PAC Tech—Packaging Technologies GmbH Contact bump construction for the production of a connector construction for substrate connecting surfaces
US20040051116A1 (en) * 2000-12-20 2004-03-18 Elke Zakel Contact bump construction for the production of a connector construction for substrate connecting surfaces
US7465653B2 (en) * 2001-02-15 2008-12-16 Megica Corporation Reliable metal bumps on top of I/O pads after removal of test probe marks
US20050070085A1 (en) * 2001-02-15 2005-03-31 Megic Corporation Reliable metal bumps on top of I/O pads after removal of test probe marks
US6696356B2 (en) * 2001-12-31 2004-02-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method of making a bump on a substrate without ribbon residue
US20040099959A1 (en) * 2002-11-22 2004-05-27 Hannstar Display Corp. Conductive bump structure
US7087927B1 (en) * 2003-07-22 2006-08-08 National Semiconductor Corporation Semiconductor die with an editing structure
US20050176234A1 (en) * 2004-02-06 2005-08-11 Shih-Chang Shei Bumping process of light emitting diode
US20050176231A1 (en) * 2004-02-06 2005-08-11 Shih-Chang Shei Bumping process of light emitting diode
US7358173B2 (en) * 2004-02-06 2008-04-15 South Epitaxy Corporation Bumping process of light emitting diode
US20060043995A1 (en) * 2004-08-26 2006-03-02 K&S Interconnect, Inc. Stacked tip cantilever electrical connector
US7279917B2 (en) * 2004-08-26 2007-10-09 Sv Probe Pte Ltd. Stacked tip cantilever electrical connector
WO2006024989A1 (en) * 2004-08-31 2006-03-09 Koninklijke Philips Electronics N.V. Chip comprising at least one test contact configuration
US7692434B2 (en) * 2004-10-22 2010-04-06 Tokyo Electron Limited Probe and method for fabricating the same
US20080001102A1 (en) * 2004-10-22 2008-01-03 Tokyo Electron Limited Probe and Method for Fabricating the Same
US8456022B2 (en) 2005-03-01 2013-06-04 Epcos Ag Weldable contact and method for the production thereof
WO2006092200A1 (en) * 2005-03-01 2006-09-08 Epcos Ag Weldable contact and method for the production thereof
US20090020325A1 (en) * 2005-03-01 2009-01-22 Robert Hammedinger Weldable contact and method for the production thereof
US20060226442A1 (en) * 2005-04-07 2006-10-12 An-Ping Zhang GaN-based high electron mobility transistor and method for making the same
US20080124851A1 (en) * 2005-04-07 2008-05-29 An-Ping Zhang GaN-based high electron mobility transistor and method for making the same
US7851284B2 (en) 2005-04-07 2010-12-14 Lockheed Martin Corporation Method for making GaN-based high electron mobility transistor
US20080230902A1 (en) * 2007-03-21 2008-09-25 Stats Chippac, Ltd. Method of Forming Solder Bump on High Topography Plated Cu
US9240384B2 (en) 2007-03-21 2016-01-19 Stats Chippac, Ltd. Semiconductor device with solder bump formed on high topography plated Cu pads
US20100133687A1 (en) * 2007-03-21 2010-06-03 Stats Chippac, Ltd. Semiconductor Device with Solder Bump Formed on High Topography Plated Cu Pads
US7682959B2 (en) * 2007-03-21 2010-03-23 Stats Chippac, Ltd. Method of forming solder bump on high topography plated Cu
US8304904B2 (en) 2007-03-21 2012-11-06 Stats Chippac, Ltd. Semiconductor device with solder bump formed on high topography plated Cu pads
US20090098723A1 (en) * 2007-10-13 2009-04-16 Wan-Ling Yu Method Of Forming Metallic Bump On I/O Pad
US7713860B2 (en) * 2007-10-13 2010-05-11 Wan-Ling Yu Method of forming metallic bump on I/O pad
US20110291262A1 (en) * 2010-05-28 2011-12-01 Taiwan Semiconductor Manufacturing Company, Ltd. Strength of Micro-Bump Joints
CN102263067A (en) * 2010-05-28 2011-11-30 台湾积体电路制造股份有限公司 Micro-bump joint device
US8901736B2 (en) * 2010-05-28 2014-12-02 Taiwan Semiconductor Manufacturing Company, Ltd. Strength of micro-bump joints
US9768138B2 (en) 2010-05-28 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Improving the strength of micro-bump joints
US8373282B2 (en) * 2011-06-16 2013-02-12 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level chip scale package with reduced stress on solder balls
US20180218953A1 (en) * 2016-04-28 2018-08-02 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with conductive structure
US10490468B2 (en) * 2016-04-28 2019-11-26 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with conductive structure
US10978362B2 (en) 2016-04-28 2021-04-13 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with conductive structure
US10978363B2 (en) 2016-04-28 2021-04-13 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with conductive structure

Also Published As

Publication number Publication date
SG99365A1 (en) 2003-10-27
US6426556B1 (en) 2002-07-30

Similar Documents

Publication Publication Date Title
US6426556B1 (en) Reliable metal bumps on top of I/O pads with test probe marks
US6818545B2 (en) Low fabrication cost, fine pitch and high reliability solder bump
US6586323B1 (en) Method for dual-layer polyimide processing on bumping technology
US6426281B1 (en) Method to form bump in bumping technology
US8158508B2 (en) Structure and manufacturing method of a chip scale package
US20080050909A1 (en) Top layers of metal for high performance IC's
US6605524B1 (en) Bumping process to increase bump height and to create a more robust bump structure
US7465653B2 (en) Reliable metal bumps on top of I/O pads after removal of test probe marks
US6642136B1 (en) Method of making a low fabrication cost, high performance, high reliability chip scale package
US9369175B2 (en) Low fabrication cost, high performance, high reliability chip scale package
US6479376B1 (en) Process improvement for the creation of aluminum contact bumps
JP2006332694A (en) Method for forming metal bumps on semiconductor surface
JP2003258014A (en) Method for forming metal bump on semiconductor surface

Legal Events

Date Code Title Description
AS Assignment

Owner name: MEGIC CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, MOU-SHIUNG;REEL/FRAME:011492/0298

Effective date: 20010108

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MEGICA CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MEGIC CORPORATION;REEL/FRAME:017564/0653

Effective date: 20060428

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: MEGIT ACQUISITION CORP., CALIFORNIA

Free format text: MERGER;ASSIGNOR:MEGICA CORPORATION;REEL/FRAME:031283/0198

Effective date: 20130611

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: QUALCOMM INCORPORATED, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MEGIT ACQUISITION CORP.;REEL/FRAME:033303/0124

Effective date: 20140709