US20020085120A1 - Video signal processing apparatus - Google Patents
Video signal processing apparatus Download PDFInfo
- Publication number
- US20020085120A1 US20020085120A1 US08/852,388 US85238897A US2002085120A1 US 20020085120 A1 US20020085120 A1 US 20020085120A1 US 85238897 A US85238897 A US 85238897A US 2002085120 A1 US2002085120 A1 US 2002085120A1
- Authority
- US
- United States
- Prior art keywords
- signal
- video signal
- synchronizing
- input video
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/44—Receiver circuitry for the reception of television signals according to analogue transmission standards
- H04N5/46—Receiver circuitry for the reception of television signals according to analogue transmission standards for receiving on more than one standard at will
Definitions
- the present invention relates to the field of video signal processing apparatus which regenerates and decodes video signals employing a programmable signal processor.
- NTSC broadcasting systems via broadcast satellite and communications satellite, high definition television broadcasting, and digital television broadcasting are already in operation, in addition to existing terrestrial television broadcasting in NTSC color format (hereafter referred to as NTSC television broadcasting).
- VGA-class Video Graphics Array
- FIG. 6 shows a block diagram of a television set designed to receive both NTSC television composite video signals and MUSE television composite video signals.
- NTSC television composite video signals are received as follows.
- a tuner selects a channel for NTSC television composite video signals. Signals are amplified by a VIF (Video Intermediate Frequency) amplifier and then detected by a detector to generate baseband NTSC TV composite video signals.
- Baseband NTSC TV composite video signals are input to an input terminal 72 in FIG. 6.
- a clamping circuit 82 adjusts the DC level of the baseband NTSC television composite video signals to an appropriate level, and an analog-to-digital converter 83 quantizes the resultant baseband NTSC television composite video signals and converts them to digital signals.
- Sampling frequency for quantization is phase-locked to the color subcarrier and has a four times (hereafter referred to as 4f sc ) higher frequency than the color subcarrier: approximately 14 MHz.
- Digitized baseband NTSC TV composite video signals are fed to a NTSC video signal decoder 76 N.
- a synchronizing signal regenerator 75 for NTSC TV composite video signals regenerates a clock signal ⁇ 81 , phase-locked to the color subcarrier, from quantized and digitized baseband NTSC TV composite video signals with a resonance circuit comprising a crystal resonator 102 .
- the synchronizing signal regenerator 75 also detects synchronizing signal components of quantized and digitized NTSC composite video signals with the clock signal ⁇ 81 , regenerates horizontal synchronizing signals and vertical synchronizing signals, and generates the required pulse signals such as a clock signal ⁇ 82 phase-locked to input horizontal synchronizing signals and a clamp pulse.
- the NTSC TV composite video signal decoder 76 N decodes NTSC TV composite video signals through a luminance signal process and a chrominance signal process using a range of signals including clock signal ⁇ 81 , clock signal ⁇ 82 , and horizontal synchronizing signals.
- the 2nd phase extended definition television standard (ED2) baseband composite video signal decoder 76 E regenerates horizontal high-emphasis processing signals from ED2 composite video signals, in addition to decoding by 76 N, using the clock signals ⁇ 81 , clock signals phased-locked to ⁇ 81 , and synchronizing signals.
- Video signals after the above processing are sampled by a clock signal ⁇ 83 synchronized with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit for synchronizing video signals with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit.
- the clock signal ⁇ 83 is generated from a resonance circuit comprising a crystal resonator 103 , and is synchronized with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit.
- a vertical high-emphasis processing signal is regenerated using the clock signal ⁇ 83 and a clock signal phase-locked to ⁇ 83 .
- the luminance signal process in 76 N and the luminance signal process in 76 E can be combined to share a common circuit, as can the chrominance signal process in 76 N and the chrominance signal process in 76 E.
- the method for decoding MUSE television composite video signals is as follows.
- a tuner selects a channel, and the VIF (video intermediate frequency) circuit amplifies the signals received.
- the detector detects the waveform and generates baseband MUSE television composite video signals.
- Baseband MUSE TV composite video signals are input to an input terminal 71 .
- a clamping circuit 92 adjusts the DC level of baseband MUSE television composite video signals to appropriate level, and an analog-to-digital converter 93 quantizes baseband MUSE television composite video signals and converts them to digital composite video signals.
- a clock signal which is phase-locked to the horizontal phase standard signal and is about 16.2 MHz is used as sampling frequency for quantization.
- Digitized MUSE TV composite video signals are fed to a MUSE TV composite video signal decoder 74 .
- the decoder 74 regenerates wide-band high definition video signals by approximately interpolating untransmitted signals of sampling points employing infield interpolation, inframe interpolation, or interframe interpolation.
- a synchronizing signal regenerator 73 for MUSE television composite video signals regenerates horizontal phase standard signals, horizontal synchronizing signals, vertical phase standard signals, and vertical synchronizing signals from MUSE composite video signals.
- the synchronizing signal regenerator 73 regenerates a clock signal ⁇ 91 required for operating the MUSE composite video signal decoder, from a resonance circuit comprising a crystal resonator 100 , and generates a range of control signals for the input signal.
- video signals of horizontal scanning period are compressed to ⁇ fraction (11/12) ⁇ for transmission, requiring the decoder to decompress them.
- a clock signal ⁇ 93 phase-locked to the horizontal scanning pulse of the display apparatus, whose frequency is about 44 MHz, is generated from the resonance circuit comprising the crystal resonator 101 .
- decoded video signals are sampled by the clock signal ⁇ 93 of about 44 MHz, and synchronized with the horizontal scanning pulse.
- the digital-to-analog converters 87 and 97 convert each of the outputs of the NTSC television composite video signal decoder 76 N, the ED2 composite video signal decoder 76 E, and the MUSE television composite video signal decoder 74 to analog signals.
- the switching circuit 80 selects and outputs signals.
- the switching circuit 79 also selects and outputs synchronizing signals.
- the present invention relates to a video signal processing apparatus for regenerating and decoding video signals employing programmable signal processors.
- the object of the present invention is to provide solutions to the above disadvantages.
- the present invention relates to a video signal processing apparatus employing a synchronizing signal processor for separating and processing the synchronizing signal from the composite video signal, a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in the video signal, a first programmable signal processor for decoding the video signal, a storage means for storing the output signal of the first programmable signal processor, a generating and processing means of the output synchronizing pulse for generating and processing the synchronizing pulse so as to display the video signal on the display apparatus, a memory for storing multiple programs which are used for processing the video signal after the first decoding step by said first programmable signal processor at receiving the output signal from said storage, and a control means for selecting and reading out a suitable program from the memory where the multiple programs are stored.
- the present invention enables one video display apparatus to process signals with different formats by overwriting an operating program of the programmable signal processor depending on the format of the input composite video signal, and thus provides cost-efficient video signal processing apparatus with higher productivity.
- the present invention also relates to a video signal processing apparatus employing a synchronizing signal separator for separating the synchronizing signal from the composite video signal, a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in said video signal, a first programmable signal processor for decoding said video signal, a storage means for storing the output signal of the first programmable signal processor, a generating and processing means of the synchronizing pulse for generating and processing the output synchronizing pulse so as to display the video signal on a display apparatus, and a control means for selecting and reading out a suitable program from the memory for processing the video signal after the first decoding step by said first programmable signal processor at receiving the output signal from said storage means.
- the present invention enables one device to process signals of many different formats by switching programmable processors and clock signal generators depending on the format of the input composite video signal.
- the present invention also relates to a video signal decoder which generates a clock signal phase-locked to an external input synchronizing signal which is unlocked to a first composite video signal, and employs a first clock signal generator for phase-locking said clock signal to the synchronizing pulse ⁇ 21 for displaying an image on a display apparatus.
- a first synchronizing signal is separated from a first composite video signal, and a clock signal for a second video composite signal is generated from an external synchronizing signal so as to generate a pulse for displaying a second video composite signal.
- the present invention also relates to a video signal decoder employing a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in the input composite video signal, another clock signal generator for generating the clock signal phase-locked to the synchronizing pulse for driving a display apparatus so as to display the video signal on the screen, and a Voltage Controlled Oscillator (VCO) which enables each clock signal generator to output different frequency signals.
- VCO Voltage Controlled Oscillator
- the VCO enables to output wideband frequency depending on the format of the input video signal.
- the present invention relates to a video signal processing apparatus comprising a CRT as an apparatus for displaying the composite video signal.
- the invention employs a second programmable signal processor for reading out the composite video signal stored in the memory with reference to the synchronizing signal generated from a synchronizing pulse generator for displaying decoded composite video signals, a memory which stores multiple programs for controlling said second programmable signal processor, and a control means for selecting and reading out a program stored in said memory depending on the format of the input video signal and writing in the selected program to a memory of the programmable processor.
- This enables the programmable processor to select required deflection process corresponding to the format of the video signal to be displayed with reference to the synchronizing pulse for displaying the video signal, and thus realizes one apparatus to handle multiple display formats.
- FIG. 1 is a block diagram of a video signal processing apparatus of the present invention.
- FIG. 2 is a block diagram of an input synchronizing signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 3 is a block diagram of an output synchronizing signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 4 is a block diagram of an output deflection signal generator of the video signal processing apparatus in FIG. 1.
- FIG. 5 is a block diagram of a programmable signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 6 is a block diagram of the conventional video signal processing apparatus for receiving and processing the NTSC television composite video signal and the MUSE television composite video signal.
- FIG. 1 is a block diagram of a video signal processing apparatus of the present invention.
- the invention is intended for a wide range of input composite video signals (including synchronizing signals) such as MUSE TV composite video signals, NTSC TV composite video signals, and high definition baseband TV composite signals.
- a signal selector 1 selects a video signal, a clamping circuit 2 adjusts the DC level, and an analog-to-digital converter 3 converts the video signal to a digital video signal.
- the digital video signal is then supplied to a first programmable signal processor 4 and an input synchronizing signal processor 8 .
- the input synchronizing signal processor 8 separates and regenerates the synchronizing signal from the input video signal and also generates a clock signal phase-locked to the horizontal phase standard signal of the input video signal.
- FIG. 2 is a block diagram of the input synchronizing signal processor 8 .
- the input synchronizing signal processor 8 comprises a programmable counter in order to process multiple input composite video signals. Such processor can be provided with a structure to switch functions and operations of each block according to multiple input composite video signals.
- a synchronizing signal detector 20 separates the horizontal synchronizing signal component and vertical synchronizing signal component from the digital video signal.
- the DC level of the synchronizing signal is specified to be lower than the black level of the video signal. Therefore, horizontal and vertical synchronizing signal components are separable by integrating the output after slicing based on the appropriate slice level setting in a synchronizing signal separator.
- a frame synchronizing pulse which is the vertical synchronizing signal component, is detectable by autocorrelation with time.
- the horizontal synchronizing signal component is separable by a counter activated by said frame synchronizing pulse.
- a digital composite video signal is input to the memory 25 for the synchronizing standard signal.
- the memory 25 extracts the waveform of the horizontal phase standard signal mixed in the composite video signal.
- the memory extracts a color burst signal for regenerating color subcarrier.
- the extracted digital signal waveform is sent to a CPU 12 .
- the input voltage V 28 to be applied to the input voltage terminal 28 of a VCO is calculated by the CPU and supplied to a VCO 11 a to form a feedback loop.
- the VCO 11 a is a wideband variable clock generator controlled by DC voltage, and is capable of generating a wideband clock pulse, for example, about 32 MHz for MUSE TV composite video signals, 28 MHz for NTSC TV composite video signals, and 50 MHz for VGA (Video Graphics Array) employing, for example, a positive feedback oscillator as an oscillation source.
- a wideband clock pulse for example, about 32 MHz for MUSE TV composite video signals, 28 MHz for NTSC TV composite video signals, and 50 MHz for VGA (Video Graphics Array) employing, for example, a positive feedback oscillator as an oscillation source.
- the output clock pulse ⁇ 29 of the VCO 11 a is sent to the analog-to-digital converter 3 , the programmable processor 4 , and the input synchronizing signal processor 8 , and used as a system clock pulse.
- the output horizontal synchronizing pulse from the synchronizing signal detector 20 is not used as it is, and requires to be stabilized using a feedback loop in order to process non-standard NTSC composite video signals such as reconstruction signals of the VTR.
- a horizontal synchronizing phase detector 21 a detects any phase error between the generated horizontal synchronizing pulse and the horizontal synchronizing signal detected by the horizontal synchronizing phase detector 21 a .
- the detection result is sent to the CPU 12 for calculating the dividing ratio to be used for a horizontal rate programmable counter 23 a to cancel the phase error.
- the CPU 12 sends the calculation result to the horizontal rate programmable counter 23 a to form a feedback loop. Said calculation result indicates the number of input system clock pulses in one horizontal scanning period.
- the divided output of said horizontal rate programmable counter 23 is sent to a memory 5 as a write address. Any phase error below the cycle frequency of the system clock is detected by the CPU 12 as a horizontal skew, and such phase error can be absorbed by applying a phase correction which cancels the skew in the programmable processor 4 .
- the pulse generating counter 24 a adjusts the divided output of the horizontal rate programmable counter 23 a to the required phase and pulse width, and sends it to an output synchronizing pulse processor 9 as a detected horizontal synchronizing pulse ⁇ 31 .
- the pulse generating counter 24 a also adjusts the vertical synchronizing signal detected by the synchronizing signal detector 20 in FIG. 20 to the required phase and pulse width, and outputs it as a detected vertical synchronizing pulse ⁇ 32 .
- FIG. 5 is a preferred embodiment of a block diagram of the programmable processor.
- a processing element 50 is aligned in matrix based on MIMD (Multiple Instruction Multiple Data stream) system, and each processing element 50 is connected by lattice network wiring.
- the processing element 50 comprises an arithmetic and logic unit (ALU), an instruction register which controls the ALU, and a data register for inputting numerical values.
- ALU arithmetic and logic unit
- Each register is connected to the CPU 12 by an exclusive wire so that methods of signal processing are dynamically changeable by rewriting the register according to the standard of input video signal or type of decode mode.
- Table 1 is a comparison between the signal process of programmable signal processors and each signal format.
- the programmable signal processor 4 separates Y/C, decodes the chrominance signal, and processes ACC for decoding NTSC TV composite video signals.
- the programmable signal processor 4 separates Y/C, decodes the chrominance signal, processes ACC, and processes the horizontal high-emphasis signal (HH).
- the input system clock pulses ⁇ 29 are used for these processes.
- the programmable signal processor 4 interpolates the still picture region and moving picture region of the signal, detects motion, and processes progressive scanning.
- Signals decoded with the programmable signal processor 4 are written into the memory 5 for synchronizing with the system clock pulse for display.
- a readable/writable memory (so-called read modified write) is used for sending and receiving digital signals between circuits operated by different system clock signals.
- the write address for the memory 5 is formed by the input system clock pulse ⁇ 29 generated from the input synchronizing signal processor 8 which generates an input synchronizing signal and a range of pulses synchronized to it.
- the output synchronizing pulse processor 9 is explained with reference to FIG. 3.
- the horizontal synchronizing signal ⁇ 31 , vertical synchronizing signal ⁇ 32 and external synchronizing signal ⁇ 16 detected by the input synchronizing signal processor 8 form the phase-locked loop (PLL) for synchronizing the system clock for display to the external synchronizing signal ⁇ 16 .
- PLL phase-locked loop
- the external synchronizing signal ⁇ 16 uses the synchronizing signal of the video signal to be displayed in the main picture as the standard of the synchronizing pulse for display, and generate an address data, based on the standard, for storing the video signal to be displayed in the sub-picture in the memory 5 .
- FIG. 2 and FIG. 3 omit signal processing of the external synchronizing signal, but the memory 5 can be synchronized to the external synchronizing signal just by switching over the write address.
- a write address generator is operated by field periodically, when inputting the external synchronizing signal, to absorb the difference in frame frequency. When inputting the internal synchronizing signal, the write address generator is operated by frame periodically.
- the picture-in-picture display is realized by writing two types of asynchronous digital video signals to the memory using the external synchronizing signal ⁇ 16 , the input system clock pulse ⁇ 69 synchronized to the signal ⁇ 16 , and the internal input system clock pulse ⁇ 29 , and reading out the digital video signal from the memory 5 using the same system clock pulses for display.
- a horizontal phase detector 21 b detects any phase error between the horizontal synchronizing pulse ⁇ 34 generated from a horizontal rate programmable counter 23 b , which divides the approximately 28-MHz clock to ⁇ fraction (1/1820) ⁇ , and the detected horizontal synchronizing pulse ⁇ 31 .
- the detection result is calculated with the CPU 12 to convert the result to voltage, and it is output as V 28 from the input voltage terminal 28 to control the oscillation frequency of a VCO 11 b .
- the VCO 11 b adds the output system clock ⁇ 33 , synchronized to the horizontal scanning frequency of display apparatus, to the horizontal programmable counter 23 b to form a feedback loop.
- the synchronizing pulse processor for display apparatus 9 always operates with reference to the output system clock ⁇ 33 as a standard clock. In general, the time constant of said feedback loop is set very long to form a stable output system clock locked to the line frequency of the input video signal and to avoid the influence of jitters from the input horizontal synchronizing signal.
- the horizontal rate programmable counter 23 b which is controlled by the horizontal synchronizing pulse adjusts the output horizontal scanning rate pulse to the required phase and pulse width using a pulse generator with counter 24 b , and outputs the pulse as a horizontal synchronizing pulse ⁇ 35 for display.
- the pulse generator with counter 24 b adjusts the phase and pulse width of the detected vertical synchronizing pulse and outputs it as a vertical synchronizing pulse ⁇ 36 .
- the frequency of the system clock signal ⁇ 33 for display is approximately 44 MHz and the dividing ratio used in the horizontal rate programmable counter 23 b controlled by the horizontal synchronizing pulse is ⁇ fraction (1/1320) ⁇ .
- the VCO 11 a and VCO 11 b are variable oscillators adjustable from about 10 MHz to 50 MHz in order to correspond to wideband output signals.
- the read-out address of the memory 5 is created in the output synchronizing pulse processor 9 .
- the line memory is used to process video signals by line and convert read-out phase and frequency using the output system clock ⁇ 33 .
- the programmable signal processor 6 decodes the composite video signal using the output system clock 33 and the output synchronizing pulse. As shown in Table 1, for decoding NTSC TV composite video signals, processes including line signal interpolation, caption signal insertion, and picture quality compensation are executed. For decoding ED2 signals, processes including line signal interpolation, regeneration of vertical temporal-emphasis processing signal (VT) or vertical high-emphasis processing signal (VH), caption signal insertion, and picture quality compensation are executed.
- VT vertical temporal-emphasis processing signal
- VH vertical high-emphasis processing signal
- FIG. 4 illustrates a deflection signal generator 10 .
- the pulses driving the horizontal output transistor are fed back to a horizontal phase detector 21 c and form a PLL circuit comprising the horizontal synchronizing pulse to stabilize the special operation of the horizontal deflection circuit for CRT.
- the horizontal phase detector 21 c detects any frequency or phase errors between the output horizontal synchronizing pulse ⁇ 35 and the pulses driving the horizontal output transistor ⁇ 41 for deflection.
- the detection result is input to the CPU 12 , which contains a horizontal scanning signal processor which forms a feedback loop to calculate any phase error.
- the value to compensate for the calculated phase error is set as the dividing ratio to a horizontal rate programmable counter 23 c .
- the pulse generator with counter 24 c adjusts the phase and pulse width of the output of the horizontal rate programmable counter 23 c . Since the above processes are executed in a unit of the system clock for display, any phase error below the clock rate of the system clock for display ⁇ 33 is ignored. (In other words, the system does not respond to such phase error.)
- a compensation circuit to the skew of clock signal 40 compensates continuously, in analog, the phase error calculated by the horizontal synchronizing signal processor forming a feedback loop in the CPU 12 , amplifies the pulse waveform of the generated horizontal frequency, and outputs it as the horizontal deflection output pulse ⁇ 42 .
- the pulse generator with counter 24 c shapes the waveform of the vertical synchronizing output pulse ⁇ 36 and outputs it as the vertical deflection output pulse ⁇ 43 .
- the present invention has programmable signal processors connected to the input terminal and the output terminal of the memory, thereby enabling one video signal processor to process video signals of many different broadcasting systems which have different synchronizing signal frequencies, field frequencies, and sampling frequencies, and data signals composed of composite synchronizing signals which have different sampling frequencies.
Abstract
Description
- The present invention relates to the field of video signal processing apparatus which regenerates and decodes video signals employing a programmable signal processor.
- The specifications of broadcasting system for television signals are becoming increasingly diverse. At present, NTSC broadcasting systems via broadcast satellite and communications satellite, high definition television broadcasting, and digital television broadcasting are already in operation, in addition to existing terrestrial television broadcasting in NTSC color format (hereafter referred to as NTSC television broadcasting).
- As the specifications of broadcasting systems continue to diversify, television sets require the corresponding ability to receive television signals broadcast via a range of broadcasting systems. In addition, as information processing devices such as personal computers become increasingly popular, display performance of so-called VGA-class (Video Graphics Array) resolution is required for home-use television sets.
- Conventionally, television signals from different broadcasting systems are received and processed by switching field frequency, resolution, and number of horizontal scanning lines for each system, and this has resulted in larger and more complicated circuits.
- For example, FIG. 6 shows a block diagram of a television set designed to receive both NTSC television composite video signals and MUSE television composite video signals.
- NTSC television composite video signals are received as follows. A tuner selects a channel for NTSC television composite video signals. Signals are amplified by a VIF (Video Intermediate Frequency) amplifier and then detected by a detector to generate baseband NTSC TV composite video signals. Baseband NTSC TV composite video signals are input to an input terminal72 in FIG. 6. A
clamping circuit 82 adjusts the DC level of the baseband NTSC television composite video signals to an appropriate level, and an analog-to-digital converter 83 quantizes the resultant baseband NTSC television composite video signals and converts them to digital signals. Sampling frequency for quantization is phase-locked to the color subcarrier and has a four times (hereafter referred to as 4fsc) higher frequency than the color subcarrier: approximately 14 MHz. Digitized baseband NTSC TV composite video signals are fed to a NTSC video signal decoder 76N. - On the other hand, a synchronizing
signal regenerator 75 for NTSC TV composite video signals regenerates a clock signal φ81, phase-locked to the color subcarrier, from quantized and digitized baseband NTSC TV composite video signals with a resonance circuit comprising a crystal resonator 102. The synchronizingsignal regenerator 75 also detects synchronizing signal components of quantized and digitized NTSC composite video signals with the clock signal φ81, regenerates horizontal synchronizing signals and vertical synchronizing signals, and generates the required pulse signals such as a clock signal φ82 phase-locked to input horizontal synchronizing signals and a clamp pulse. The NTSC TV composite video signal decoder 76N decodes NTSC TV composite video signals through a luminance signal process and a chrominance signal process using a range of signals including clock signal φ81, clock signal φ82, and horizontal synchronizing signals. - The 2nd phase extended definition television standard (ED2) baseband composite video signal decoder76E regenerates horizontal high-emphasis processing signals from ED2 composite video signals, in addition to decoding by 76N, using the clock signals φ81, clock signals phased-locked to φ81, and synchronizing signals. Video signals after the above processing are sampled by a clock signal φ83 synchronized with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit for synchronizing video signals with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit. The clock signal φ83 is generated from a resonance circuit comprising a crystal resonator 103, and is synchronized with the horizontal synchronizing pulse and vertical synchronizing pulse of the output circuit. For ED2 composite video signals, after the abovementioned processing, a vertical high-emphasis processing signal is regenerated using the clock signal φ83 and a clock signal phase-locked to φ83.
- At this point, the luminance signal process in76N and the luminance signal process in 76E can be combined to share a common circuit, as can the chrominance signal process in 76N and the chrominance signal process in 76E.
- The method for decoding MUSE television composite video signals is as follows. A tuner selects a channel, and the VIF (video intermediate frequency) circuit amplifies the signals received. The detector detects the waveform and generates baseband MUSE television composite video signals. Baseband MUSE TV composite video signals are input to an
input terminal 71. A clamping circuit 92 adjusts the DC level of baseband MUSE television composite video signals to appropriate level, and an analog-to-digital converter 93 quantizes baseband MUSE television composite video signals and converts them to digital composite video signals. A clock signal which is phase-locked to the horizontal phase standard signal and is about 16.2 MHz is used as sampling frequency for quantization. Digitized MUSE TV composite video signals are fed to a MUSE TV compositevideo signal decoder 74. Thedecoder 74 regenerates wide-band high definition video signals by approximately interpolating untransmitted signals of sampling points employing infield interpolation, inframe interpolation, or interframe interpolation. - A synchronizing signal regenerator73 for MUSE television composite video signals regenerates horizontal phase standard signals, horizontal synchronizing signals, vertical phase standard signals, and vertical synchronizing signals from MUSE composite video signals. In addition, the synchronizing signal regenerator 73 regenerates a clock signal φ91 required for operating the MUSE composite video signal decoder, from a resonance circuit comprising a
crystal resonator 100, and generates a range of control signals for the input signal. Moreover, for MUSE composite video signals, video signals of horizontal scanning period are compressed to {fraction (11/12)} for transmission, requiring the decoder to decompress them. For this purpose, a clock signal φ93, phase-locked to the horizontal scanning pulse of the display apparatus, whose frequency is about 44 MHz, is generated from the resonance circuit comprising the crystal resonator 101. At the final stage of decoding process for MUSE composite video signals, decoded video signals are sampled by the clock signal φ93 of about 44 MHz, and synchronized with the horizontal scanning pulse. The digital-to-analog converters 87 and 97 convert each of the outputs of the NTSC television composite video signal decoder 76N, the ED2 composite video signal decoder 76E, and the MUSE television compositevideo signal decoder 74 to analog signals. The switching circuit 80 selects and outputs signals. At the same time, the switching circuit 79 also selects and outputs synchronizing signals. - The present invention relates to a video signal processing apparatus for regenerating and decoding video signals employing programmable signal processors.
- In general, an exclusive decoder, synchronizing regenerator, and clock generator are required for decoding input television video signals of each signal standard. This has resulted in larger circuits and also disadvantages in cost and productivity.
- The object of the present invention is to provide solutions to the above disadvantages.
- (1) The present invention relates to a video signal processing apparatus employing a synchronizing signal processor for separating and processing the synchronizing signal from the composite video signal, a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in the video signal, a first programmable signal processor for decoding the video signal, a storage means for storing the output signal of the first programmable signal processor, a generating and processing means of the output synchronizing pulse for generating and processing the synchronizing pulse so as to display the video signal on the display apparatus, a memory for storing multiple programs which are used for processing the video signal after the first decoding step by said first programmable signal processor at receiving the output signal from said storage, and a control means for selecting and reading out a suitable program from the memory where the multiple programs are stored.
- The present invention enables one video display apparatus to process signals with different formats by overwriting an operating program of the programmable signal processor depending on the format of the input composite video signal, and thus provides cost-efficient video signal processing apparatus with higher productivity.
- (2) The present invention also relates to a video signal processing apparatus employing a synchronizing signal separator for separating the synchronizing signal from the composite video signal, a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in said video signal, a first programmable signal processor for decoding said video signal, a storage means for storing the output signal of the first programmable signal processor, a generating and processing means of the synchronizing pulse for generating and processing the output synchronizing pulse so as to display the video signal on a display apparatus, and a control means for selecting and reading out a suitable program from the memory for processing the video signal after the first decoding step by said first programmable signal processor at receiving the output signal from said storage means.
- The present invention enables one device to process signals of many different formats by switching programmable processors and clock signal generators depending on the format of the input composite video signal.
- (3) The present invention also relates to a video signal decoder which generates a clock signal phase-locked to an external input synchronizing signal which is unlocked to a first composite video signal, and employs a first clock signal generator for phase-locking said clock signal to the synchronizing pulse φ21 for displaying an image on a display apparatus. For displaying two video signals with different signal formats on the same screen, a first synchronizing signal is separated from a first composite video signal, and a clock signal for a second video composite signal is generated from an external synchronizing signal so as to generate a pulse for displaying a second video composite signal.
- By reading out and displaying the first and second video signals stored in the memory after synchronizing them to the same clock signal, i.e., a clock signal phase-locked to the synchronizing pulse for displaying the video signal, an entire or a part of video signals with two different signal formats can be displayed on the same screen.
- (4) The present invention also relates to a video signal decoder employing a clock signal generator for generating the clock signal phase-locked to the horizontal phase standard signal in the input composite video signal, another clock signal generator for generating the clock signal phase-locked to the synchronizing pulse for driving a display apparatus so as to display the video signal on the screen, and a Voltage Controlled Oscillator (VCO) which enables each clock signal generator to output different frequency signals. The VCO enables to output wideband frequency depending on the format of the input video signal.
- (5) The present invention relates to a video signal processing apparatus comprising a CRT as an apparatus for displaying the composite video signal. The invention employs a second programmable signal processor for reading out the composite video signal stored in the memory with reference to the synchronizing signal generated from a synchronizing pulse generator for displaying decoded composite video signals, a memory which stores multiple programs for controlling said second programmable signal processor, and a control means for selecting and reading out a program stored in said memory depending on the format of the input video signal and writing in the selected program to a memory of the programmable processor. This enables the programmable processor to select required deflection process corresponding to the format of the video signal to be displayed with reference to the synchronizing pulse for displaying the video signal, and thus realizes one apparatus to handle multiple display formats.
- FIG. 1 is a block diagram of a video signal processing apparatus of the present invention.
- FIG. 2 is a block diagram of an input synchronizing signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 3 is a block diagram of an output synchronizing signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 4 is a block diagram of an output deflection signal generator of the video signal processing apparatus in FIG. 1.
- FIG. 5 is a block diagram of a programmable signal processor of the video signal processing apparatus in FIG. 1.
- FIG. 6 is a block diagram of the conventional video signal processing apparatus for receiving and processing the NTSC television composite video signal and the MUSE television composite video signal.
- FIG. 1 is a block diagram of a video signal processing apparatus of the present invention. The invention is intended for a wide range of input composite video signals (including synchronizing signals) such as MUSE TV composite video signals, NTSC TV composite video signals, and high definition baseband TV composite signals.
- A
signal selector 1 selects a video signal, aclamping circuit 2 adjusts the DC level, and an analog-to-digital converter 3 converts the video signal to a digital video signal. The digital video signal is then supplied to a firstprogrammable signal processor 4 and an input synchronizingsignal processor 8. The input synchronizingsignal processor 8 separates and regenerates the synchronizing signal from the input video signal and also generates a clock signal phase-locked to the horizontal phase standard signal of the input video signal. - FIG. 2 is a block diagram of the input synchronizing
signal processor 8. The input synchronizingsignal processor 8 comprises a programmable counter in order to process multiple input composite video signals. Such processor can be provided with a structure to switch functions and operations of each block according to multiple input composite video signals. First, a synchronizing signal detector 20 separates the horizontal synchronizing signal component and vertical synchronizing signal component from the digital video signal. For NTSC TV composite video signals, the DC level of the synchronizing signal is specified to be lower than the black level of the video signal. Therefore, horizontal and vertical synchronizing signal components are separable by integrating the output after slicing based on the appropriate slice level setting in a synchronizing signal separator. For MUSE TV composite video signals, a frame synchronizing pulse, which is the vertical synchronizing signal component, is detectable by autocorrelation with time. The horizontal synchronizing signal component is separable by a counter activated by said frame synchronizing pulse. - A digital composite video signal is input to the
memory 25 for the synchronizing standard signal. In the case of MUSE TV composite video signals, thememory 25 extracts the waveform of the horizontal phase standard signal mixed in the composite video signal. In the case of NTSC TV composite video signals, the memory extracts a color burst signal for regenerating color subcarrier. The extracted digital signal waveform is sent to aCPU 12. Via the operation of a loop filter, the input voltage V28 to be applied to theinput voltage terminal 28 of a VCO is calculated by the CPU and supplied to a VCO 11 a to form a feedback loop. - The VCO11 a is a wideband variable clock generator controlled by DC voltage, and is capable of generating a wideband clock pulse, for example, about 32 MHz for MUSE TV composite video signals, 28 MHz for NTSC TV composite video signals, and 50 MHz for VGA (Video Graphics Array) employing, for example, a positive feedback oscillator as an oscillation source.
- The output clock pulse φ29 of the VCO 11 a is sent to the analog-to-
digital converter 3, theprogrammable processor 4, and the input synchronizingsignal processor 8, and used as a system clock pulse. - The output horizontal synchronizing pulse from the synchronizing signal detector20 is not used as it is, and requires to be stabilized using a feedback loop in order to process non-standard NTSC composite video signals such as reconstruction signals of the VTR. A horizontal synchronizing phase detector 21 a detects any phase error between the generated horizontal synchronizing pulse and the horizontal synchronizing signal detected by the horizontal synchronizing phase detector 21 a. The detection result is sent to the
CPU 12 for calculating the dividing ratio to be used for a horizontal rate programmable counter 23 a to cancel the phase error. TheCPU 12 sends the calculation result to the horizontal rate programmable counter 23 a to form a feedback loop. Said calculation result indicates the number of input system clock pulses in one horizontal scanning period. The divided output of said horizontal rateprogrammable counter 23 is sent to amemory 5 as a write address. Any phase error below the cycle frequency of the system clock is detected by theCPU 12 as a horizontal skew, and such phase error can be absorbed by applying a phase correction which cancels the skew in theprogrammable processor 4. - In addition, the pulse generating counter24 a adjusts the divided output of the horizontal rate programmable counter 23 a to the required phase and pulse width, and sends it to an output synchronizing
pulse processor 9 as a detected horizontal synchronizing pulse φ31. The pulse generating counter 24 a also adjusts the vertical synchronizing signal detected by the synchronizing signal detector 20 in FIG. 20 to the required phase and pulse width, and outputs it as a detected vertical synchronizing pulse φ32. - Meanwhile, the digital video signal which has been input to the
programmable processor 4 is decoded according to the format of the input video signal. FIG. 5 is a preferred embodiment of a block diagram of the programmable processor. Aprocessing element 50 is aligned in matrix based on MIMD (Multiple Instruction Multiple Data stream) system, and eachprocessing element 50 is connected by lattice network wiring. Theprocessing element 50 comprises an arithmetic and logic unit (ALU), an instruction register which controls the ALU, and a data register for inputting numerical values. Each register is connected to theCPU 12 by an exclusive wire so that methods of signal processing are dynamically changeable by rewriting the register according to the standard of input video signal or type of decode mode. - Table 1 is a comparison between the signal process of programmable signal processors and each signal format.
- As shown in Table 1, the
programmable signal processor 4 separates Y/C, decodes the chrominance signal, and processes ACC for decoding NTSC TV composite video signals. For decoding ED2 TV composite video signals, theprogrammable signal processor 4 separates Y/C, decodes the chrominance signal, processes ACC, and processes the horizontal high-emphasis signal (HH). The input system clock pulses φ29 are used for these processes. For decoding MUSE TV composite video signals, theprogrammable signal processor 4 interpolates the still picture region and moving picture region of the signal, detects motion, and processes progressive scanning. - Signals decoded with the
programmable signal processor 4 are written into thememory 5 for synchronizing with the system clock pulse for display. In general, regardless of asynchronous or synchronous processing, a readable/writable memory (so-called read modified write) is used for sending and receiving digital signals between circuits operated by different system clock signals. The write address for thememory 5 is formed by the input system clock pulse φ29 generated from the input synchronizingsignal processor 8 which generates an input synchronizing signal and a range of pulses synchronized to it.TABLE 1 NTSC ED2 MUSE TV composite video TV composite video TV composite video signal Decoding signal Decoding signal Decoding Programmable YE separation YE separation Interpolation in still signal processor picture region 4 Chrominance signal Chrominance signal Interpolation in moving decoding decoding picture region ACC process ACC process Motion detection HH regeneration Progressive scanning process Programmable Line signal Line signal Picture quality signal processor interpolation interpolation compensation 6 VT/VH regeneration Caption signal insertion Caption signal insertion Picture quality compensation - Next, the output synchronizing
pulse processor 9 is explained with reference to FIG. 3. The horizontal synchronizing signal φ31, vertical synchronizing signal φ32 and external synchronizing signal φ16 detected by the input synchronizingsignal processor 8 form the phase-locked loop (PLL) for synchronizing the system clock for display to the external synchronizing signal φ16. - For picture-in-picture display TV sets, the external synchronizing signal φ16 uses the synchronizing signal of the video signal to be displayed in the main picture as the standard of the synchronizing pulse for display, and generate an address data, based on the standard, for storing the video signal to be displayed in the sub-picture in the
memory 5. FIG. 2 and FIG. 3 omit signal processing of the external synchronizing signal, but thememory 5 can be synchronized to the external synchronizing signal just by switching over the write address. A write address generator is operated by field periodically, when inputting the external synchronizing signal, to absorb the difference in frame frequency. When inputting the internal synchronizing signal, the write address generator is operated by frame periodically. The picture-in-picture display is realized by writing two types of asynchronous digital video signals to the memory using the external synchronizing signal φ16, the input system clock pulse φ69 synchronized to the signal φ16, and the internal input system clock pulse φ29, and reading out the digital video signal from thememory 5 using the same system clock pulses for display. - For NTSC composite video signals, it is necessary to match the number of clock pulses to the display width (number of picture elements) for every line because video signal processing, such as interpolation of horizontal scanning line signals, is executed by line. It is also necessary to generate a clock pulse phase-locked to the line frequency (horizontal scanning frequency). A horizontal phase detector21 b detects any phase error between the horizontal synchronizing pulse φ34 generated from a horizontal rate programmable counter 23 b, which divides the approximately 28-MHz clock to {fraction (1/1820)}, and the detected horizontal synchronizing pulse φ31. The detection result is calculated with the
CPU 12 to convert the result to voltage, and it is output as V28 from theinput voltage terminal 28 to control the oscillation frequency of a VCO 11 b. The VCO 11 b adds the output system clock φ33, synchronized to the horizontal scanning frequency of display apparatus, to the horizontal programmable counter 23 b to form a feedback loop. The synchronizing pulse processor fordisplay apparatus 9 always operates with reference to the output system clock φ33 as a standard clock. In general, the time constant of said feedback loop is set very long to form a stable output system clock locked to the line frequency of the input video signal and to avoid the influence of jitters from the input horizontal synchronizing signal. - The horizontal rate programmable counter23 b which is controlled by the horizontal synchronizing pulse adjusts the output horizontal scanning rate pulse to the required phase and pulse width using a pulse generator with counter 24 b, and outputs the pulse as a horizontal synchronizing pulse φ35 for display. In the same way, the pulse generator with counter 24 b adjusts the phase and pulse width of the detected vertical synchronizing pulse and outputs it as a vertical synchronizing pulse φ36.
- For MUSE TV composite video signals, the frequency of the system clock signal φ33 for display is approximately 44 MHz and the dividing ratio used in the horizontal rate programmable counter 23 b controlled by the horizontal synchronizing pulse is {fraction (1/1320)}.
- The VCO11 a and VCO 11 b are variable oscillators adjustable from about 10 MHz to 50 MHz in order to correspond to wideband output signals.
- The read-out address of the
memory 5 is created in the output synchronizingpulse processor 9. For NTSC TV composite video signals and MUSE TV composite video signals, the line memory is used to process video signals by line and convert read-out phase and frequency using the output system clock φ33. - The
programmable signal processor 6 decodes the composite video signal using theoutput system clock 33 and the output synchronizing pulse. As shown in Table 1, for decoding NTSC TV composite video signals, processes including line signal interpolation, caption signal insertion, and picture quality compensation are executed. For decoding ED2 signals, processes including line signal interpolation, regeneration of vertical temporal-emphasis processing signal (VT) or vertical high-emphasis processing signal (VH), caption signal insertion, and picture quality compensation are executed. - Multiple signal processing programs are stored in the ROM, and the
CPU 12 loads the required program for decoding video signals into the instruction register of the programmable signal processor depending on the type of video signal detected. Decoded composite video signals are converted to analog signals via the digital-to-analog converter 7, and output as video signals for display. At the same time, the output synchronizingpulse processor 9 generates a synchronizing pulse φ18 which is shaped to the pulse waveform. - FIG. 4 illustrates a
deflection signal generator 10. When the display apparatus is a cathode ray tube (CRT), the pulses driving the horizontal output transistor are fed back to a horizontal phase detector 21 c and form a PLL circuit comprising the horizontal synchronizing pulse to stabilize the special operation of the horizontal deflection circuit for CRT. The horizontal phase detector 21 c detects any frequency or phase errors between the output horizontal synchronizing pulse φ35 and the pulses driving the horizontal output transistor φ41 for deflection. The detection result is input to theCPU 12, which contains a horizontal scanning signal processor which forms a feedback loop to calculate any phase error. The value to compensate for the calculated phase error is set as the dividing ratio to a horizontal rate programmable counter 23 c. Next, the pulse generator with counter 24 c adjusts the phase and pulse width of the output of the horizontal rate programmable counter 23 c. Since the above processes are executed in a unit of the system clock for display, any phase error below the clock rate of the system clock for display φ33 is ignored. (In other words, the system does not respond to such phase error.) A compensation circuit to the skew ofclock signal 40 compensates continuously, in analog, the phase error calculated by the horizontal synchronizing signal processor forming a feedback loop in theCPU 12, amplifies the pulse waveform of the generated horizontal frequency, and outputs it as the horizontal deflection output pulse φ42. The pulse generator with counter 24 c shapes the waveform of the vertical synchronizing output pulse φ36 and outputs it as the vertical deflection output pulse φ43. Depend on the horizontal deflection output pulse φ42 and the vertical deflection output pulse φ43. By programmably switching operation of the deflection circuit according to the standard of video signals to be displayed, multiple display formats can be accepted. - The present invention has programmable signal processors connected to the input terminal and the output terminal of the memory, thereby enabling one video signal processor to process video signals of many different broadcasting systems which have different synchronizing signal frequencies, field frequencies, and sampling frequencies, and data signals composed of composite synchronizing signals which have different sampling frequencies.
Claims (11)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11246196 | 1996-05-07 | ||
JP8-112461 | 1996-05-07 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020085120A1 true US20020085120A1 (en) | 2002-07-04 |
US6441860B1 US6441860B1 (en) | 2002-08-27 |
Family
ID=14587223
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/852,388 Expired - Fee Related US6441860B1 (en) | 1996-05-07 | 1997-05-07 | Video signal processing apparatus |
Country Status (7)
Country | Link |
---|---|
US (1) | US6441860B1 (en) |
EP (1) | EP0806867B1 (en) |
KR (1) | KR100449116B1 (en) |
CN (1) | CN1174610C (en) |
DE (1) | DE69735034T2 (en) |
MY (1) | MY121608A (en) |
TW (1) | TW376642B (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020113947A1 (en) * | 2001-02-07 | 2002-08-22 | Seiko Epson Corporation | Image display apparatus |
US20040136482A1 (en) * | 2002-12-27 | 2004-07-15 | Samsung Electronics Co., Ltd. | Apparatus and method for generating digital pulse |
US20060290816A1 (en) * | 2005-06-27 | 2006-12-28 | Funai Electric Co., Ltd. | Image processing device |
US20080136967A1 (en) * | 2006-12-06 | 2008-06-12 | Novatek Microelectronics Corp. | H-sync phase locked loop device and method for a tv video signal |
US20090256961A1 (en) * | 2008-04-14 | 2009-10-15 | National Seminconductor Corporation | Video clock generator for multiple video formats |
US20100259689A1 (en) * | 2007-10-26 | 2010-10-14 | Masato Tanaka | Video display apparatus and method, and signal processing circuit and liquid crystal backlight driver to be built therein |
US20110075049A1 (en) * | 2008-05-28 | 2011-03-31 | Mirics Semiconductor Limited | Broadcast receiver system |
US20110075050A1 (en) * | 2008-05-28 | 2011-03-31 | Mirics Semiconductor Limited Oakmere Barley Way | Broadcast receiver system |
US9532101B2 (en) | 1997-08-21 | 2016-12-27 | Hitachi Maxell, Ltd. | Digital broadcast receiver unit |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6839093B1 (en) | 1998-11-13 | 2005-01-04 | Intel Corporation | Programmably controlling video formats |
US6622308B1 (en) * | 1999-03-23 | 2003-09-16 | Scientific-Atlanta, Inc. | Automatic digital television (DTV) bypass for a CATV converter using a CATV tuner |
US6833875B1 (en) * | 1999-09-02 | 2004-12-21 | Techwell, Inc. | Multi-standard video decoder |
US6609188B1 (en) * | 2000-03-31 | 2003-08-19 | Intel Corporation | Data flow processor |
JP2002023678A (en) * | 2000-07-10 | 2002-01-23 | Matsushita Electric Ind Co Ltd | Horizontal afc circuit |
JP4465570B2 (en) * | 2000-09-26 | 2010-05-19 | ソニー株式会社 | Image processing apparatus and method, and recording medium |
US8284844B2 (en) | 2002-04-01 | 2012-10-09 | Broadcom Corporation | Video decoding system supporting multiple standards |
US7961251B2 (en) * | 2002-06-28 | 2011-06-14 | Trident Microsystems (Far East) Ltd. | Method and apparatus for conversion of video formats to 120 Hz 4 to 1 interlaced formats |
KR100490420B1 (en) * | 2002-12-26 | 2005-05-17 | 삼성전자주식회사 | Apparatus and method for generating programmable drive signal in display panel |
JP3922252B2 (en) * | 2003-03-04 | 2007-05-30 | ソニー株式会社 | Video signal processing circuit and video signal processing method |
JP3711994B2 (en) * | 2003-12-03 | 2005-11-02 | セイコーエプソン株式会社 | Video signal discrimination apparatus and video signal discrimination method |
US8135261B1 (en) * | 2003-12-09 | 2012-03-13 | Apple Inc. | Insertion and usage of metadata in digital video |
US7119847B2 (en) * | 2003-12-17 | 2006-10-10 | Texas Instruments Incorporated | Method for identifying format of a received video signal |
US20050262311A1 (en) * | 2004-05-20 | 2005-11-24 | Lippincott Louis A | Hierarchical processor architecture for video processing |
US7339628B2 (en) * | 2004-10-13 | 2008-03-04 | Cirrus Logic, Inc. | Method and apparatus to improve decoding of composite video signals |
US7355652B2 (en) * | 2004-10-13 | 2008-04-08 | Cirrus Logic, Inc. | Inverse tracking over two different clock domains |
KR100651543B1 (en) * | 2005-06-15 | 2006-11-29 | 삼성전자주식회사 | Wireless terminal for reducing moving picture screen distortion |
US7483085B2 (en) * | 2005-07-11 | 2009-01-27 | Sandbridge Technologies, Inc. | Digital implementation of analog TV receiver |
KR100747499B1 (en) * | 2005-07-26 | 2007-08-08 | 삼성전자주식회사 | Video processing apparatus and video processing method |
US8144250B2 (en) * | 2006-12-26 | 2012-03-27 | John Louis Kotos | Microcontroller-based multi-format video AGC/sync loop regulator |
US8605224B2 (en) * | 2008-02-27 | 2013-12-10 | Silicon Laboratories Inc. | Digital interface for tuner-demodulator communications |
US9136824B2 (en) | 2014-01-10 | 2015-09-15 | Silicon Laboratories Inc. | Frequency management using sample rate conversion |
CN109215611B (en) * | 2018-11-16 | 2021-08-20 | 京东方科技集团股份有限公司 | Gate drive circuit and drive method thereof, GOA unit circuit and display device |
CN112422770A (en) * | 2020-11-18 | 2021-02-26 | 厦门视诚科技有限公司 | Synchronization method and system for multiple 4K-resolution video processors |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4652906A (en) * | 1985-03-12 | 1987-03-24 | Racal Data Communications Inc. | Method and apparatus for color decomposition of video signals |
US4797746A (en) * | 1987-08-24 | 1989-01-10 | Rockwell International Corporation | Digital image interface system |
EP0444368B1 (en) | 1990-02-28 | 1997-12-29 | Texas Instruments France | Digital Filtering with SIMD-processor |
US5093722A (en) | 1990-03-01 | 1992-03-03 | Texas Instruments Incorporated | Definition television digital processing units, systems and methods |
KR930006612B1 (en) * | 1990-06-30 | 1993-07-21 | 금성계전 주식회사 | Inner temperature sensing method of programmable logic controller |
JPH04256294A (en) * | 1991-02-08 | 1992-09-10 | Toshiba Corp | Television receiver |
JPH0556372A (en) * | 1991-08-27 | 1993-03-05 | Toshiba Corp | Television receiver using dsp |
EP0574901A2 (en) * | 1992-06-16 | 1993-12-22 | Kabushiki Kaisha Toshiba | Image signal processor |
JPH066809A (en) * | 1992-06-16 | 1994-01-14 | Toshiba Corp | Picture signal processor |
KR970006477B1 (en) | 1992-09-07 | 1997-04-28 | 가부시기가이샤 도시바 | Tv signal processor for processing any of plurality of different types of tv signal |
DE4233368C1 (en) * | 1992-10-05 | 1993-04-29 | Loewe Opta Gmbh, 8640 Kronach, De | |
JP3527259B2 (en) * | 1993-04-12 | 2004-05-17 | 松下電器産業株式会社 | Video signal processing apparatus and processing method |
KR0142803B1 (en) * | 1993-09-02 | 1998-07-15 | 모리시다 요이치 | Signal processor |
JP3119996B2 (en) * | 1994-06-09 | 2000-12-25 | シャープ株式会社 | Multi-scan display device |
JPH089343A (en) * | 1994-06-20 | 1996-01-12 | Fujitsu General Ltd | Video signal converter |
EP0710016A3 (en) * | 1994-10-31 | 1997-06-11 | Texas Instruments Inc | Television receiver for broadcast systems with a multiple of display formats |
JPH08340497A (en) * | 1995-06-14 | 1996-12-24 | Hitachi Ltd | Receiving device for television signal |
TW373402B (en) * | 1996-01-10 | 1999-11-01 | Matsushita Electric Ind Co Ltd | Television receiver |
-
1997
- 1997-01-29 TW TW086101004A patent/TW376642B/en active
- 1997-03-27 KR KR1019970010766A patent/KR100449116B1/en not_active IP Right Cessation
- 1997-03-27 CN CNB971033889A patent/CN1174610C/en not_active Expired - Fee Related
- 1997-05-07 US US08/852,388 patent/US6441860B1/en not_active Expired - Fee Related
- 1997-05-07 DE DE69735034T patent/DE69735034T2/en not_active Expired - Fee Related
- 1997-05-07 EP EP97107508A patent/EP0806867B1/en not_active Expired - Lifetime
- 1997-05-07 MY MYPI97001998A patent/MY121608A/en unknown
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9532101B2 (en) | 1997-08-21 | 2016-12-27 | Hitachi Maxell, Ltd. | Digital broadcast receiver unit |
US7019792B2 (en) * | 2001-02-07 | 2006-03-28 | Seiko Epson Corporation | Image display apparatus |
US20020113947A1 (en) * | 2001-02-07 | 2002-08-22 | Seiko Epson Corporation | Image display apparatus |
US20040136482A1 (en) * | 2002-12-27 | 2004-07-15 | Samsung Electronics Co., Ltd. | Apparatus and method for generating digital pulse |
US7450088B2 (en) * | 2002-12-27 | 2008-11-11 | Samsung Electronics Co., Ltd. | Apparatus and method for generating digital pulse |
US7821576B2 (en) * | 2005-06-27 | 2010-10-26 | Funai Electric Co., Ltd. | Video format determination using the horizontal synchronizing signal |
US20060290816A1 (en) * | 2005-06-27 | 2006-12-28 | Funai Electric Co., Ltd. | Image processing device |
US20080136967A1 (en) * | 2006-12-06 | 2008-06-12 | Novatek Microelectronics Corp. | H-sync phase locked loop device and method for a tv video signal |
US8102471B2 (en) * | 2006-12-06 | 2012-01-24 | Novatek Microelectronics Corp. | H-sync phase locked loop device and method for a TV video signal |
US20100259689A1 (en) * | 2007-10-26 | 2010-10-14 | Masato Tanaka | Video display apparatus and method, and signal processing circuit and liquid crystal backlight driver to be built therein |
US8487950B2 (en) * | 2007-10-26 | 2013-07-16 | Taiyo Yuden Co. Ltd. | Video display apparatus and method, and signal processing circuit and liquid crystal backlight driver to be built therein |
US8059200B2 (en) | 2008-04-14 | 2011-11-15 | National Semiconductor Corporation | Video clock generator for multiple video formats |
WO2009129077A1 (en) * | 2008-04-14 | 2009-10-22 | National Semiconductor Corporation | Video clock generator for multiple video formats |
US20090256961A1 (en) * | 2008-04-14 | 2009-10-15 | National Seminconductor Corporation | Video clock generator for multiple video formats |
US20110075049A1 (en) * | 2008-05-28 | 2011-03-31 | Mirics Semiconductor Limited | Broadcast receiver system |
US20110075050A1 (en) * | 2008-05-28 | 2011-03-31 | Mirics Semiconductor Limited Oakmere Barley Way | Broadcast receiver system |
Also Published As
Publication number | Publication date |
---|---|
EP0806867A3 (en) | 1999-01-20 |
EP0806867B1 (en) | 2006-01-04 |
CN1174610C (en) | 2004-11-03 |
KR970078508A (en) | 1997-12-12 |
EP0806867A2 (en) | 1997-11-12 |
CN1164796A (en) | 1997-11-12 |
MY121608A (en) | 2006-02-28 |
KR100449116B1 (en) | 2005-06-16 |
TW376642B (en) | 1999-12-11 |
DE69735034D1 (en) | 2006-03-30 |
DE69735034T2 (en) | 2006-08-31 |
US6441860B1 (en) | 2002-08-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6441860B1 (en) | Video signal processing apparatus | |
US4665438A (en) | Picture-in-picture color television receiver | |
CA2241457C (en) | High definition television for simultaneously displaying plural images contained in broadcasting signals of mutually different broadcasting systems | |
EP0817483B1 (en) | Television device having text data processing function | |
US5541666A (en) | Method and apparatus for overlaying digitally generated graphics over an analog video signal | |
US7102692B1 (en) | Digital and analog television signal digitization and processing device | |
US5229855A (en) | System and method for combining multiple composite video signals | |
US6229573B1 (en) | Synchronization control circuit | |
US5208660A (en) | Television display apparatus having picture-in-picture display function and the method of operating the same | |
US6532042B1 (en) | Clock supply device for use in digital video apparatus | |
US7023485B1 (en) | Apparatus and method for selectively converting clock frequency in digital signal receiver | |
US5896177A (en) | Device for controlling an aspect ratio in tv-monitor integrated wide screen receiver | |
JPH11215447A (en) | Trigger generating circuit and waveform display device | |
JPH1028245A (en) | Video-signal processor | |
JP2539919B2 (en) | HDTV receiver time axis compression device | |
JP2525431B2 (en) | RGB multi-terminal input type progressive scan conversion television receiver | |
JP2003304414A (en) | Synchronizing signal generating circuit, video signal processing circuit, and video display unit | |
JP2644045B2 (en) | Time compression device for HDTV receiver | |
JP3129866B2 (en) | Aspect ratio converter | |
JP2699305B2 (en) | n-speed scanning television receiver | |
JP2604265B2 (en) | Television receiver | |
JP2914268B2 (en) | Video signal processing apparatus and processing method thereof | |
JPH08331470A (en) | Multi-picture television receiver | |
JPH06217221A (en) | Character broadcast receiver | |
JP2002158939A (en) | Television receiver dealing with digital broadcasting |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAGUCHI, TAKASHI;NIO, YUTAKA;KITAHARA, TOSHIAKI;REEL/FRAME:008585/0220 Effective date: 19970506 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140827 |