US20010015488A1 - Method of constructing stacked packages - Google Patents

Method of constructing stacked packages Download PDF

Info

Publication number
US20010015488A1
US20010015488A1 US09/834,706 US83470601A US2001015488A1 US 20010015488 A1 US20010015488 A1 US 20010015488A1 US 83470601 A US83470601 A US 83470601A US 2001015488 A1 US2001015488 A1 US 2001015488A1
Authority
US
United States
Prior art keywords
conductive substrate
stacked non
bond pads
substrate
bond
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/834,706
Other versions
US6404044B2 (en
Inventor
Salman Akram
Jerry Brooks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/834,706 priority Critical patent/US6404044B2/en
Publication of US20010015488A1 publication Critical patent/US20010015488A1/en
Priority to US10/137,584 priority patent/US6583503B2/en
Publication of US6404044B2 publication Critical patent/US6404044B2/en
Application granted granted Critical
Priority to US10/600,232 priority patent/US6979895B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Anticipated expiration legal-status Critical
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • H05K1/144Stacked arrangements of planar printed circuit boards
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • H01L2924/1533Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
    • H01L2924/15331Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/162Disposition
    • H01L2924/1627Disposition stacked type assemblies, e.g. stacked multi-cavities
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/928Front and rear surface processing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion

Definitions

  • the present invention relates to an apparatus and a method for increasing semiconductor device density.
  • the present invention relates to a stacked multi-substrate device using a combination of flip chips and chip-on-board assembly techniques to achieve densely packaged semiconductor devices.
  • Chip-On-Board techniques are used to attach semiconductor dice to a printed circuit board, including flip chip attachment, wirebonding, and tape automated bonding (“TAB”).
  • Flip chip attachment consists of attaching a flip chip to a printed circuit board or other substrate.
  • a flip chip is a semiconductor chip that has a pattern or array of electrical terminations or bond pads spaced around an active surface of the flip chip for face down mounting of the flip chip to a substrate.
  • the flip chip has an active surface having one of the following electrical connectors: Ball Grid Array (“BGA”)—wherein an array of minute solder balls is disposed on the surface of a flip chip that attaches to the substrate (“the attachment surface”); Slightly Larger than Integrated Circuit Carrier (“SLICC”)—which is similar to a BGA, but having a smaller solder ball pitch and diameter than a BGA; or a Pin Grid Array (“PGA”)—wherein an array of small pins extends substantially perpendicularly from the attachment surface of a flip chip.
  • the pins conform to a specific arrangement on a printed circuit board or other substrate for attachment thereto.
  • the solder or other conductive ball arrangement on the flip chip must be a mirror-image of the connecting bond pads on the printed circuit board such that precise connection is made.
  • the flip chip is bonded to the printed circuit board by refluxing the solder balls.
  • the solder balls may also be replaced with a conductive polymer.
  • the pin arrangement of the flip chip must be a mirror-image of the pin recesses on the printed circuit board. After insertion, the flip chip is generally bonded by soldering the pins into place.
  • An under-fill encapsulant is generally disposed between the flip chip and the printed circuit board for environmental protection and to enhance the attachment of the flip chip to the printed circuit board.
  • a variation of the pin-in-recess PGA is a J-lead PGA, wherein the loops of the J's are soldered to pads on the surface of the circuit board.
  • Wirebonding and TAB attachment generally begin with attaching a semiconductor chip to the surface of a printed circuit board with an appropriate adhesive, such as an epoxy.
  • bond wires are attached, one at a time, to each bond pad on the semiconductor chip and extend to a corresponding lead or trace end on the printed circuit board.
  • the bond wires are generally attached through one of three industry-standard wirebonding techniques: ultrasonic bonding—using a combination of pressure and ultrasonic vibration bursts to form a metallurgical cold weld; thermocompression bonding—using a combination of pressure and elevated temperature to form a weld; and thermosonic bonding—using a combination of pressure, elevated temperature, and ultrasonic vibration bursts.
  • the semiconductor chip may be oriented either face up or face down (with its active surface and bond pads either up or down with respect to the circuit board) for wire bonding, although face up orientation is more common.
  • TAB ends of metal leads carried on an insulating tape, such as a polyamide, are respectively attached to the bond pads on the semiconductor chip and to the lead or trace ends on the printed circuit board.
  • An encapsulant is generally used to cover the bond wires and metal tape leads to prevent contamination.
  • U.S. Pat. No. 5,012,323, issued Apr. 30, 1991 to Farnworth, teaches combining a pair of dice mounted on opposing sides of a lead frame. An upper, smaller die is back-bonded to the upper surface of the leads of the lead frame via a first adhesively coated, insulated film layer. A lower, larger die is face-bonded to the lower lead frame die-bonding region via a second, adhesively coated, insulative film layer. The wirebonding pads on both upper die and lower die are interconnected with the ends of their associated lead extensions with gold or aluminum bond wires.
  • the lower die must be slightly larger than the upper die such that the die pads are accessible from above through a bonding window in the lead frame such that gold wire connections can be made to the lead extensions.
  • This arrangement has a major disadvantage from a production standpoint as the same size die cannot be used.
  • U.S. Pat. No. 5,291,061, issued Mar. 1, 1994 to Ball (“Ball”), teaches a multiple stacked dice device containing up to four stacked dice supported on a die-attach paddle of a lead frame, the assembly not exceeding the height of current single die packages, and wherein the bond pads of each die are wirebonded to lead fingers.
  • the low profile of the device is achieved by close-tolerance stacking which is made possible by a low-loop-profile wirebonding operation and thin adhesive layers between the stacked dice.
  • Ball requires long bond wires to electrically connect the stacked dice to the lead frame. These long bond wires increase resistance and may result in bond wire sweep during encapsulation. Also, Ball requires the use of spacers between the dice.
  • U.S. Pat. No. 5,323,060 issued Jun. 21, 1994 to Fogal et al. (“Fogal”), teaches a multi-chip module that contains stacked die devices, the terminals or bond pads of which are wirebonded to a substrate or to adjacent die devices.
  • Fogal requires long bond wires to electrically connect the stacked die bond pads to the substrate.
  • Fogal also requires the use of spacers between the dice.
  • U.S. Pat. Nos. 5,422,435 and 5,495,398 to Takiar et al. (“Takiar”) teach stacked dice having bond wires extending to each other and to the leads of a carrier member such as a lead frame.
  • Takiar also has the problem of long bond wires, as well as, requiring specific sized or custom designed dice to achieve a properly stacked combination.
  • U.S. Pat. No. 5,434,745 issued Jul. 18, 1995 to Shokrgozar et al. discloses a stackable packaging module comprising a standard die attached to a substrate with a spacer frame placed on the substrate to surround the die. The substrate/die/spacer combinations are stacked one atop another to form a stacked assembly. The outer edge of the spacer frame has grooves in which a conductive epoxy is disposed. The conductive epoxy forms electric communication between the stacked layers and/or to the final substrate to which the stacked assembly is attached.
  • Shokrgozar requires specialized spacer frames and a substantial number of assembly steps, both of which increase the cost of the final assembly.
  • U.S. Pat. No. 5,128,831 issued Jul. 7, 1992 to Fox, III et al. (“Fox”) also teaches a standard die attached to a substrate with a spacer frame placed on the substrate to surround the die. The stacked layers and/or the final substrate are in electric communication with conductive vias extending through the spacer frames.
  • Fox also requires specialized spacer frames, numerous assembly steps, and is limited in its flexibility to utilize a variety of dice.
  • Wether U.S. Pat. No. 5,513,076 issued Apr. 30, 1996 to Wether (“Wether”) teaches the use of interconnecting assemblies to connect integrated circuits in an integrated manner.
  • the present invention relates to a stacked multi-substrate device using combined flip chips and chip-on-board assembly techniques to achieve densely packaged semiconductor devices, and a method for making same.
  • multiple substrates are stacked atop one another.
  • the substrates can include a plurality of semiconductor dice disposed on either surface of the substrates.
  • the substrates can be structures of planar non-conductive material, such as fiberglass material used for PCBs, or may even be semiconductor dice.
  • the term “substrate”, as used hereinafter, will be defined to include planar non-conductive materials and semiconductor dice.
  • the substrates are preferably stacked atop one another by electric connections which are ball or column-like structures.
  • solder bumps or balls may be formed on the substrate.
  • the electric connections achieve electric communication between the stacked substrates.
  • the electric connections can be formed from industry standard solder forming techniques or from other known materials and techniques such as conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, TAB tape, and the like.
  • the electric connections must be of sufficient height to give clearance for the components mounted on the substrates and should be sufficiently strong enough to give support between the stacked substrates.
  • a preferred embodiment comprises a base substrate, having first and opposing surfaces, and means for electrical connection with external components or substrates, wherein the electrical connection means extends at least from the first surface of the base substrate.
  • the base substrate opposing surface, the other side of the substrate also includes a plurality of bond pads disposed thereon. Additionally, at least one semiconductor component may be attached to the opposing surface of the base substrate.
  • the semiconductor components are preferably flip chips that are in electrical communication with electrical traces on or within the base substrate with any convenient known chip-on-board (COB) or direct-chip-attachment (DCA) technique (i.e., flip chip attachment, wirebonding, and TAB).
  • COB chip-on-board
  • DCA direct-chip-attachment
  • the electrical traces form a network of predetermined electrical connections between the base substrate electrical connection means, the base substrate bond pads, and/or the base substrate semiconductor components.
  • the preferred embodiment further comprises a stacked substrate.
  • the stacked substrate has a first surface and an opposing surface.
  • a plurality of bond pads may be disposed on the stacked substrate first surface and/or the stacked substrate opposing surface.
  • At least one semiconductor component is attached to each of the stacked substrate first surface and the stacked substrate opposing surface.
  • the semiconductor components are preferably flip chips which are in electrical communication with electrical traces on or within the first stacked substrate.
  • the electrical traces form a network of predetermined electrical connections between the stacked substrate first surface bond pads, the stacked substrate opposing surface bond pads, and/or the stacked substrate semiconductor components.
  • the stacked substrate is attached to the base substrate through a plurality of electric connections.
  • the electric connections can be column-like structures or spherical structures (balls) that support and form electrical communication between the base substrate bond pads and either the stacked substrate first surface bond pads or the stacked substrate opposing surface bond pads (depending upon which stacked substrate surface faces the base substrate first surface).
  • the electric connections are preferably distributed evenly around a periphery of the base and stacked substrates. However, the electric connections may be of any distribution so long as adequate mechanical support exists between the base substrate and the stacked substrate.
  • additional stacked substrates may be attached to and stacked above the stacked substrate.
  • a multiple stacked substrate component may be formed. It is, of course, understood that the electrical connection means extending from the base substrate first surface for communication with an outside substrate may not be necessary if the multiple stacked substrate is in and of itself a complete component.
  • An alternative embodiment comprises substrates of varying size in a single assembly.
  • the variable size substrate assembly is constructed in the manner discussed above.
  • the variable size substrate assembly includes smaller sized substrates than the previously discussed base and stacked substrate.
  • the smaller substrate is essentially identical to the previously discussed stacked substrate.
  • the smaller substrate comprises a first surface and an opposing surface with a plurality of bond pads which may be disposed on the smaller substrate first surface and/or the smaller substrate opposing surface.
  • At least one semiconductor component may be attached to the smaller substrate first surface and/or the smaller substrate opposing surface.
  • the semiconductor components are in electrical communication with electrical traces on or within the first stacked substrate. The electrical traces form a network of predetermined electrical connections between the smaller substrate first surface bond pads, the smaller substrate opposing surface bond pads, and/or the smaller substrate semiconductor components.
  • the smaller substrate may be disposed between the base substrate and the stacked substrate.
  • the smaller substrate is attached to either the base substrate or the stacked substrate through a plurality of electric connections.
  • the electric connections form electrical communication between the base substrate bond pads and the smaller substrate bond pads or between the stacked substrate bond pads and the smaller substrate bond pads (depending upon whether the smaller substrate is attached to the base substrate or the stacked substrate).
  • the smaller substrate may also be attached to the opposite surface of the stacked substrate and multiple smaller substrates may be attached in various positions on any substrate in the variable size substrate assembly.
  • the present invention offers the advantages of and achieves superior and improved electrical properties and speed of submodules and the entire module assembly, achieves higher density input/output configurations and locations (array), achieves higher density of devices or complexities of integrated circuits because of optimum input/output locations, results in improved thermal performance, allows easier repair and reusability, and allows easier modification of the package.
  • FIG. 1 is a side cross-sectional view of a first stacked assembly of the present invention
  • FIG. 2 is a perspective view of a substrate of the present invention which has uniform periphery bond pads
  • FIG. 3 is a perspective view of a substrate of the present invention which has non-uniform bond pads
  • FIG. 4 is a side cross-sectional view of a variable stack size assembly of the present invention.
  • FIG. 5 is a perspective view of a variable stack size assembly of the present invention.
  • FIG. 6 is a cross-sectional view of a variable stack size assembly of the present invention using flip chip bonding techniques.
  • FIG. 1 illustrates a first stacked assembly 100 of the present invention.
  • the stacked assembly 100 comprises a base substrate 102 having a first surface 104 with a plurality of bond pads 106 disposed thereon and a second surface 108 with a plurality of bond pads 110 disposed thereon.
  • Each of the base substrate first surface bond pads 106 is in electrical communication with its respective base substrate second surface bond pads 110 via a plurality of lead traces 112 extending through the base substrate 102 .
  • a plurality of electric connections 114 extends from the base substrate first surface bond pads 106 .
  • the base substrate electric connections 114 make contact with the other components or substrates.
  • the stacked assembly 100 further includes a first stacked substrate 116 having a first surface 118 with a plurality of bond pads 120 and a second surface 122 with a plurality of bond pads 124 disposed thereon.
  • the first stacked substrate 116 is in electrical communication with the base substrate second surface 108 via a plurality of first electric connections 126 .
  • the first electric connections 126 extend between each first stacked substrate first surface bond pad 120 and its respective base substrate second surface bond pad 110 .
  • the bond pads of both the first stacked substrate 116 and base substrate 102 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • a plurality of first semiconductor dice 128 each having a face side 130 and a back side 132 is attached to each of the first stacked substrate first surface 118 and the first stacked substrate second surface 122 with a first layer of adhesive 134 applied to the first semiconductor die back sides 132 .
  • the first semiconductor dice 128 are in electrical contact with a plurality of first stacked substrate electrical traces 136 via TAB bonds 138 .
  • the first stacked substrate electrical traces 136 extend in or on the first stacked substrate 116 and may contact the first stacked substrate first surface bond pad 120 , the first stacked substrate second surface bond pad 124 , and/or another first semiconductor die 128 .
  • the stacked assembly 100 still further includes a second stacked substrate 140 having a first surface 142 with a plurality of bond pads 144 thereon and a second surface 146 .
  • the second stacked substrate 140 is in electrical communication with the first stacked substrate second surface 122 via a plurality of second electric connections 148 .
  • the second electric connections 148 extend between each second stacked substrate first surface bond pad 144 and its respective first stacked substrate second surface bond pad 124 .
  • the bond pads of both the second stacked substrate 140 and first stacked substrate 116 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • a plurality of second semiconductor dice 150 each having a face side 152 and a back side 154 is attached to the second stacked substrate first surface 142 with a second layer of adhesive 156 applied to the second semiconductor die back sides 154 .
  • the second semiconductor dice 150 are in electrical contact with a plurality of second stacked substrate electrical traces 158 via wirebonds 160 .
  • a plurality of third semiconductor dice 162 each having a face side 164 is attached to the second stacked substrate second surface 146 with a plurality of flip chip contacts 166 , such as BGA, PGA or the like.
  • the flip chip contacts 166 are in electrical contact with the second stacked substrate electrical traces 158 .
  • the second stacked substrate electrical traces 158 extend in or on the second stacked substrate 140 and may contact the second stacked substrate first surface bond pads 144 , the second semiconductor dice 150 and/or another third semiconductor die 162 .
  • a flip chip dielectric material 168 may be disposed between the third semiconductor dice face side 164 and the second stacked substrate second surface 146 . Additionally, a dielectric material 170 may be disposed between the base substrate 102 and the first stacked substrate 116 , and/or the first stacked substrate 116 and the second stack substrate 140 . Furthermore, an encapsulation material 172 may cover the stack dice portion of the stacked assembly 100 .
  • any available substrate surface such as the base substrate second surface 108 , may have semiconductor dice attached thereto.
  • FIG. 2 illustrates a substrate assembly 200 having a uniform bond pad arrangement, such as shown as the first surface 142 of the second stacked substrate 140 in FIG. 1.
  • the substrate assembly 200 comprises a substrate 202 with a plurality of bond pads 204 distributed about a periphery 206 of a surface 208 of the substrate 202 .
  • a plurality of semiconductor dice 210 is disposed on the substrate surface 208 within the bond pads 204 .
  • the semiconductor dice 210 have a face side 212 and a back side 214 .
  • the semiconductor dice 210 are attached by an adhesive layer 216 applied to the semiconductor dice back side 214 and make electrical contact with the substrate surface 208 by a plurality of bond wires 218 .
  • Such an arrangement of bond pads 204 yields a strong, well-supported structure.
  • FIG. 3 illustrates a substrate assembly 300 having a non-uniform bond pad arrangement.
  • the substrate assembly 300 comprises a substrate 302 with a plurality of bond pads 304 distributed in a non-uniform pattern across a surface 306 of the substrate 302 .
  • a plurality of semiconductor dice 308 is disposed on the substrate surface 306 .
  • the semiconductor dice 308 have a face side 310 and a back side 312 .
  • the semiconductor dice 308 are attached by an adhesive layer 314 applied to the semiconductor dice back side 312 and make electrical contact with the substrate surface 306 by a plurality of bond wires 316 .
  • FIG. 4 illustrates a variable stack size assembly 400 of the present invention.
  • the variable stack size assembly 400 comprises a first stacked substrate 402 having a surface 404 with a plurality of first bond pads 406 and second bond pads 408 disposed thereon.
  • a plurality of first semiconductor dice 410 each having a face side 412 and a back side 414 is attached to the first stacked substrate surface 404 with a first layer of dielectric adhesive 416 applied to the first semiconductor die back sides 414 .
  • the first semiconductor dice 410 are in electric communication with a plurality of first stacked substrate electrical traces (not shown) via wirebonds 418 .
  • the variable stack size assembly 400 further includes a first small stacked substrate 420 having a first surface 422 with a plurality of bond pads 424 disposed thereon and a second surface 426 .
  • the first small stacked substrate 420 is in electrical communication with the first stacked substrate surface 404 via a plurality of first small stacked substrate electric connections 428 .
  • the first small stacked substrate electric connections 428 extend between each first stacked substrate surface first bond pad 406 and its respective first small stacked substrate first surface bond pad 424 .
  • the bond pads of both the first stacked substrate 402 and first small stacked substrate 420 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • At least one second semiconductor die 430 having a face side 434 and a back side 432 is attached to the first small stacked substrate second surface 426 with a second layer of dielectric adhesive 436 .
  • the second semiconductor die 430 is in electric communication with a plurality of first small stacked substrate electrical traces (not shown) via wirebonds 438 .
  • the variable stack size assembly 400 still further includes a second stacked substrate 440 having a first surface 442 with a plurality of bond pads 444 thereon and a second surface 446 with a plurality of bond pads 448 .
  • the second stacked substrate 440 is in electrical communication with the first stacked substrate surface 404 via a plurality of first electric connections 450 .
  • the first electric connections 450 extend between each second stacked substrate first surface bond pad 444 and its respective first stacked substrate second surface bond pad 408 .
  • the bond pads of both the second stacked substrate 440 and first stacked substrate 402 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • a plurality of third semiconductor dice 452 each having a face side 454 and a back side 456 is attached to the second stacked substrate second surface 446 with a third layer of dielectric adhesive 458 applied to the third semiconductor die back sides 456 .
  • the third semiconductor dice 452 are in electric communication with a plurality of second stacked substrate electrical traces (not shown) via wirebonds 460 .
  • the variable stack size assembly 400 still further includes a third stacked substrate 462 having a first surface 464 with a plurality of bond pads 466 thereon and a second surface 468 with a plurality of bond pads 470 thereon.
  • the third stacked substrate 462 is in electrical communication with the second stacked substrate second surface 446 via a plurality of second electric connections 472 .
  • the second electric connections 472 extend between each third stacked substrate first surface bond pad 466 and its respective second stacked substrate second surface bond pad 448 .
  • the bond pads of both the third stacked substrate 462 and second stacked substrate 440 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • a plurality of fourth semiconductor dice 474 each having a face side 476 and a back side 478 is attached to the third stacked substrate first surface 464 with a fourth layer of dielectric adhesive 480 applied to the fourth semiconductor die back sides 478 .
  • the fourth semiconductor dice 474 are in electrical contact with a plurality of third stacked substrate electrical traces (not shown) via wirebonds 482 .
  • a plurality of fifth semiconductor dice 484 each having a face side 486 and a back side 488 is attached to the third stacked substrate second surface 468 with a fifth layer of dielectric adhesive 490 applied to the fifth semiconductor die back sides 488 .
  • the fifth semiconductor dice 484 are in electric communication with a plurality of third stacked substrate electrical traces (not shown) via wirebonds 492 .
  • the variable stack size assembly 400 further includes a second small stacked substrate 494 having a first surface 496 with a plurality of bond pads 498 disposed thereon and a second surface 500 .
  • the second small stacked substrate 494 is in electrical communication with the third substrate second surface 468 via a plurality of second small substrate electric connections 502 .
  • the second small substrate electric connections 502 extend between each second small stacked substrate first surface bond pad 498 and its respective third stacked substrate second surface bond pad 470 .
  • the bond pads of both the second small stacked substrate 494 and third stacked substrate 462 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • At least one sixth semiconductor die 504 having a face side 506 and a back side 508 is attached to the second small stacked substrate first surface 496 with a sixth layer of dielectric adhesive 510 .
  • the sixth semiconductor die 504 is in electric communication with a plurality of second small stacked substrate electrical traces (not shown) via wirebonds 512 .
  • At least one seventh semiconductor die 514 having a face side 516 and a back side 518 is attached to the second small stacked substrate second surface 500 with a seventh layer of dielectric adhesive 520 .
  • the seventh semiconductor die 514 is in electric communication with a plurality of second small stacked substrate electrical traces (not shown) via wirebonds 522 .
  • the electrical traces of the substrates have not been illustrated, it is understood that electrical traces make electrical connections in the same manner as described for FIG. 1.
  • FIG. 5 illustrates a substrate assembly 600 having a smaller substrate 602 on a larger substrate 604 , such as shown as third stacked substrate 462 and second small stacked substrate 494 in FIG. 4.
  • the substrate assembly 600 comprises the larger substrate 604 having a plurality of first semiconductor dice 606 and the smaller substrate 602 disposed on a surface 608 of the larger substrate 604 .
  • the first semiconductor dice 606 have a face side 612 and a back side 614 .
  • the first semiconductor dice 606 are attached by a first layer of adhesive 616 applied to the semiconductor dice back side 614 and make electrical contact with the substrate surface 608 by a plurality of first bond wires 618 .
  • the smaller substrate 602 has a first surface 620 and a second surface 622 .
  • the smaller substrate 602 has a plurality of electrical contacts 624 extending between a plurality of bond pads 626 on the smaller substrate first surface 620 and a plurality of bond pads 628 on the larger substrate surface 608 .
  • a plurality of second semiconductor dice 630 (only one shown) is disposed on the smaller substrate second surface 622 .
  • the second semiconductor dice 630 have a face side 634 and a back side 636 .
  • the second semiconductor dice 630 are attached by a second layer of adhesive 638 applied to the second semiconductor dice back side 636 and make electrical contact with the smaller substrate second surface 622 by a plurality of bond wires 640 .
  • the electrical traces of the smaller substrate have not been illustrated, it is understood that electrical traces make electrical connections in the same manner as described for FIG. 1.
  • FIG. 6 illustrates a substrate assembly 700 having a plurality of semiconductor devices mounted on substrates using known flip chip attachment techniques.
  • the substrate assembly 700 comprises a first substrate 704 having a plurality of first semiconductor dice 702 disposed thereon and a second substrate 708 having a plurality of second semiconductor dice 706 disposed thereon.
  • the first semiconductor dice 702 each have a surface or face side 710 having a plurality of bond pads (not shown) thereon and a back side 712 .
  • the first semiconductor dice 702 make electrical contact with the traces (not shown) on the first substrate surface 714 by a plurality of first conductive material balls 716 extending between the bond pads (not shown) on the face surface 710 of the dice 702 and the traces (not shown) on the first substrate surface 714 .
  • the balls 716 may be made of any suitable conductive material to connect the semiconductor dice 702 to the conductive traces on first substrate 704 , such as solder, conductive epoxy, etc.
  • the balls 716 are shown as generally spherical in shape, although they may be any suitable geometric shape and size for bonding purposes. Further, z-axis connectors may be substituted for the balls 716 if so desired.
  • the second substrate 708 has a surface 718 having a plurality of conductive traces (not shown) thereon.
  • the second plurality of semiconductor dice 706 each have a face side 720 having a plurality of bond pads (not shown) thereon and a back side 722 .
  • the second plurality of semiconductor dice 706 make electrical contact with the second substrate surface 718 by a plurality of second conductive material balls 724 extending between the bond pads of the dice 706 and the conductive traces on the second substrate surface 718 .
  • the balls 724 may be made of any suitable conductive material to connect the semiconductor dice 706 to the conductive traces on second substrate 708 , such as solder, conductive epoxy, etc.
  • the balls 724 are shown as generally spherical in shape, although they may be any suitable geometric shape and size for bonding purposes. Further, z-axis connectors may be substituted for balls 724 if so desired.
  • the desired conductive traces on the surface 714 of the first substrate 704 are connected to the desired conductive traces on the surface 718 of the second substrate 708 by larger conductive balls 726 .
  • the larger conductive balls 726 may be of any suitable conductive material, such as solder, conductive epoxy, etc.
  • the larger conductive balls are also used for connecting the surface 728 of the first substrate 704 to any other desired substrate. Further, z-axis connectors may be substituted for balls 726 if so desired.
  • the conductive traces which have only been referred to on the surfaces 714 and 718 of the substrates may be formed on either side of the first substrate 704 or the second substrate 708 and, as such, have not been illustrated. Also, any connectors extending through the first substrate 704 and second substrate 708 for connection purposes have not been shown. Similarly, the bond pads on the first semiconductor dice 702 and second semiconductor dice 706 have not been illustrated. The first semiconductor dice 702 are attached to the first substrate 704 and the second semiconductor dice 706 are attached to the second substrate 708 by well known flip-chip bonding techniques, depending upon the type of conductive balls 716 and 724 used for connection purposes.
  • FIGS. 4, 5 and 6 illustrate complete electrical components.
  • the smaller stacked substrates i.e., first small stacked substrate 420 and second small stacked substrate 494 of FIG. 4, and smaller substrate 602 of FIG. 5
  • the larger substrates i.e., first stacked substrate 402 and third stacked substrate 462 of FIG. 4, larger substrate 604 of FIG. 5 or first semiconductor dice 702 stacked on first substrate 704 and second semiconductor devices 706 stacked on second substrate 708 of FIG. 6
  • the combination of these example components could constitute a complete component.
  • the embodiments shown in FIGS. 4, 5 and 6 could include electric connections (such as electric connections 114 of FIG. 1) to connect to other components or other substrates.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Wire Bonding (AREA)

Abstract

A semiconductor package comprising multiple stacked substrates having flip chips attached to the substrates with chip-on-board assembly techniques to achieve dense packaging. The substrates are preferably stacked atop one another by electric connections which are column-like structures. The electric connections achieve electric communication between the stacked substrates, must be of sufficient height to give clearance for the components mounted on the substrates, and should preferably be sufficiently strong enough to give support between the stacked substrates.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of application Ser. No. 09/466,454, filed Dec. 17, 1999, now U.S. Pat. No. 6,222,265, issued Apr. 24, 2001, which is a continuation of application Ser. No. 09/233,997, filed Jan. 19, 1999, now U.S. Pat. No. 6,051,878, issued Apr. 18, 2000, which is a divisional of application Ser. No. 08/813,467, filed Mar. 10, 1997, now U.S. Pat. No. 5,994,166, issued Nov. 30, 1999. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates to an apparatus and a method for increasing semiconductor device density. In particular, the present invention relates to a stacked multi-substrate device using a combination of flip chips and chip-on-board assembly techniques to achieve densely packaged semiconductor devices. [0003]
  • 2. State of the Art [0004]
  • Chip-On-Board techniques are used to attach semiconductor dice to a printed circuit board, including flip chip attachment, wirebonding, and tape automated bonding (“TAB”). Flip chip attachment consists of attaching a flip chip to a printed circuit board or other substrate. A flip chip is a semiconductor chip that has a pattern or array of electrical terminations or bond pads spaced around an active surface of the flip chip for face down mounting of the flip chip to a substrate. Generally, the flip chip has an active surface having one of the following electrical connectors: Ball Grid Array (“BGA”)—wherein an array of minute solder balls is disposed on the surface of a flip chip that attaches to the substrate (“the attachment surface”); Slightly Larger than Integrated Circuit Carrier (“SLICC”)—which is similar to a BGA, but having a smaller solder ball pitch and diameter than a BGA; or a Pin Grid Array (“PGA”)—wherein an array of small pins extends substantially perpendicularly from the attachment surface of a flip chip. The pins conform to a specific arrangement on a printed circuit board or other substrate for attachment thereto. With the BGA or SLICC, the solder or other conductive ball arrangement on the flip chip must be a mirror-image of the connecting bond pads on the printed circuit board such that precise connection is made. The flip chip is bonded to the printed circuit board by refluxing the solder balls. The solder balls may also be replaced with a conductive polymer. With the PGA, the pin arrangement of the flip chip must be a mirror-image of the pin recesses on the printed circuit board. After insertion, the flip chip is generally bonded by soldering the pins into place. An under-fill encapsulant is generally disposed between the flip chip and the printed circuit board for environmental protection and to enhance the attachment of the flip chip to the printed circuit board. A variation of the pin-in-recess PGA is a J-lead PGA, wherein the loops of the J's are soldered to pads on the surface of the circuit board. [0005]
  • Wirebonding and TAB attachment generally begin with attaching a semiconductor chip to the surface of a printed circuit board with an appropriate adhesive, such as an epoxy. In wirebonding, bond wires are attached, one at a time, to each bond pad on the semiconductor chip and extend to a corresponding lead or trace end on the printed circuit board. The bond wires are generally attached through one of three industry-standard wirebonding techniques: ultrasonic bonding—using a combination of pressure and ultrasonic vibration bursts to form a metallurgical cold weld; thermocompression bonding—using a combination of pressure and elevated temperature to form a weld; and thermosonic bonding—using a combination of pressure, elevated temperature, and ultrasonic vibration bursts. The semiconductor chip may be oriented either face up or face down (with its active surface and bond pads either up or down with respect to the circuit board) for wire bonding, although face up orientation is more common. With TAB, ends of metal leads carried on an insulating tape, such as a polyamide, are respectively attached to the bond pads on the semiconductor chip and to the lead or trace ends on the printed circuit board. An encapsulant is generally used to cover the bond wires and metal tape leads to prevent contamination. [0006]
  • Higher performance, lower cost, increased miniaturization of components, and greater packaging density of integrated circuits are ongoing goals of the computer industry. As new generations of integrated circuit products are released, the number of devices used to fabricate them tends to decrease due to advances in technology even though the functionality of these products increases. For example, on the average, there is approximately a 10 percent decrease in components for every product generation over the previous generation with equivalent functionality. [0007]
  • In integrated circuit packaging, in addition to component reduction, surface mount technology has demonstrated an increase in semiconductor chip density on a single substrate or board despite the reduction of the number of components. This results in more compact designs and form factors and a significant increase in integrated circuit density. However, greater integrated circuit density is primarily limited by the space or “real estate” available for mounting dice on a substrate, such as a printed circuit board. [0008]
  • One method of further increasing integrated circuit density is to stack semiconductor dice vertically. U.S. Pat. No. 5,012,323, issued Apr. 30, 1991 to Farnworth, teaches combining a pair of dice mounted on opposing sides of a lead frame. An upper, smaller die is back-bonded to the upper surface of the leads of the lead frame via a first adhesively coated, insulated film layer. A lower, larger die is face-bonded to the lower lead frame die-bonding region via a second, adhesively coated, insulative film layer. The wirebonding pads on both upper die and lower die are interconnected with the ends of their associated lead extensions with gold or aluminum bond wires. The lower die must be slightly larger than the upper die such that the die pads are accessible from above through a bonding window in the lead frame such that gold wire connections can be made to the lead extensions. This arrangement has a major disadvantage from a production standpoint as the same size die cannot be used. [0009]
  • U.S. Pat. No. 5,291,061, issued Mar. 1, 1994 to Ball (“Ball”), teaches a multiple stacked dice device containing up to four stacked dice supported on a die-attach paddle of a lead frame, the assembly not exceeding the height of current single die packages, and wherein the bond pads of each die are wirebonded to lead fingers. The low profile of the device is achieved by close-tolerance stacking which is made possible by a low-loop-profile wirebonding operation and thin adhesive layers between the stacked dice. However, Ball requires long bond wires to electrically connect the stacked dice to the lead frame. These long bond wires increase resistance and may result in bond wire sweep during encapsulation. Also, Ball requires the use of spacers between the dice. [0010]
  • U.S. Pat. No. 5,323,060, issued Jun. 21, 1994 to Fogal et al. (“Fogal”), teaches a multi-chip module that contains stacked die devices, the terminals or bond pads of which are wirebonded to a substrate or to adjacent die devices. However, as discussed with Ball, Fogal requires long bond wires to electrically connect the stacked die bond pads to the substrate. Fogal also requires the use of spacers between the dice. [0011]
  • U.S. Pat. Nos. 5,422,435 and 5,495,398 to Takiar et al. (“Takiar”) teach stacked dice having bond wires extending to each other and to the leads of a carrier member such as a lead frame. However, Takiar also has the problem of long bond wires, as well as, requiring specific sized or custom designed dice to achieve a properly stacked combination. [0012]
  • U.S. Pat. No. 5,434,745 issued Jul. 18, 1995 to Shokrgozar et al. (“Shokrgozar”) discloses a stackable packaging module comprising a standard die attached to a substrate with a spacer frame placed on the substrate to surround the die. The substrate/die/spacer combinations are stacked one atop another to form a stacked assembly. The outer edge of the spacer frame has grooves in which a conductive epoxy is disposed. The conductive epoxy forms electric communication between the stacked layers and/or to the final substrate to which the stacked assembly is attached. However, Shokrgozar requires specialized spacer frames and a substantial number of assembly steps, both of which increase the cost of the final assembly. [0013]
  • U.S. Pat. No. 5,128,831 issued Jul. 7, 1992 to Fox, III et al. (“Fox”) also teaches a standard die attached to a substrate with a spacer frame placed on the substrate to surround the die. The stacked layers and/or the final substrate are in electric communication with conductive vias extending through the spacer frames. However, Fox also requires specialized spacer frames, numerous assembly steps, and is limited in its flexibility to utilize a variety of dice. [0014]
  • U.S. Pat. No. 5,513,076 issued Apr. 30, 1996 to Wether (“Wether”) teaches the use of interconnecting assemblies to connect integrated circuits in an integrated manner. [0015]
  • As has been illustrated, none of the cited prior art above uses or teaches flip chip manufacturing methods for attaching dice together in a stacked manner to form a stacked die assembly. [0016]
  • Therefore, it would be advantageous to develop a stacking technique and assembly for increasing integrated circuit density using a variety of non-customized die configurations in combination with commercially-available, widely-practiced semiconductor device fabrication techniques. [0017]
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention relates to a stacked multi-substrate device using combined flip chips and chip-on-board assembly techniques to achieve densely packaged semiconductor devices, and a method for making same. In this invention, multiple substrates are stacked atop one another. The substrates can include a plurality of semiconductor dice disposed on either surface of the substrates. The substrates can be structures of planar non-conductive material, such as fiberglass material used for PCBs, or may even be semiconductor dice. For the sake of clarity, the term “substrate”, as used hereinafter, will be defined to include planar non-conductive materials and semiconductor dice. The substrates are preferably stacked atop one another by electric connections which are ball or column-like structures. Alternately, solder bumps or balls may be formed on the substrate. The electric connections achieve electric communication between the stacked substrates. The electric connections can be formed from industry standard solder forming techniques or from other known materials and techniques such as conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, TAB tape, and the like. The electric connections must be of sufficient height to give clearance for the components mounted on the substrates and should be sufficiently strong enough to give support between the stacked substrates. [0018]
  • A preferred embodiment comprises a base substrate, having first and opposing surfaces, and means for electrical connection with external components or substrates, wherein the electrical connection means extends at least from the first surface of the base substrate. The base substrate opposing surface, the other side of the substrate, also includes a plurality of bond pads disposed thereon. Additionally, at least one semiconductor component may be attached to the opposing surface of the base substrate. The semiconductor components are preferably flip chips that are in electrical communication with electrical traces on or within the base substrate with any convenient known chip-on-board (COB) or direct-chip-attachment (DCA) technique (i.e., flip chip attachment, wirebonding, and TAB). Other techniques, such as the use of two-axis materials or conductive epoxies, can also be used for connections between either substrates or substrates and semiconductor chips. The electrical traces form a network of predetermined electrical connections between the base substrate electrical connection means, the base substrate bond pads, and/or the base substrate semiconductor components. [0019]
  • The preferred embodiment further comprises a stacked substrate. The stacked substrate has a first surface and an opposing surface. A plurality of bond pads may be disposed on the stacked substrate first surface and/or the stacked substrate opposing surface. At least one semiconductor component is attached to each of the stacked substrate first surface and the stacked substrate opposing surface. The semiconductor components are preferably flip chips which are in electrical communication with electrical traces on or within the first stacked substrate. The electrical traces form a network of predetermined electrical connections between the stacked substrate first surface bond pads, the stacked substrate opposing surface bond pads, and/or the stacked substrate semiconductor components. [0020]
  • The stacked substrate is attached to the base substrate through a plurality of electric connections. The electric connections can be column-like structures or spherical structures (balls) that support and form electrical communication between the base substrate bond pads and either the stacked substrate first surface bond pads or the stacked substrate opposing surface bond pads (depending upon which stacked substrate surface faces the base substrate first surface). The electric connections are preferably distributed evenly around a periphery of the base and stacked substrates. However, the electric connections may be of any distribution so long as adequate mechanical support exists between the base substrate and the stacked substrate. [0021]
  • In the manner discussed for the stacked substrate, additional stacked substrates may be attached to and stacked above the stacked substrate. Thus, with this technique, a multiple stacked substrate component may be formed. It is, of course, understood that the electrical connection means extending from the base substrate first surface for communication with an outside substrate may not be necessary if the multiple stacked substrate is in and of itself a complete component. [0022]
  • An alternative embodiment comprises substrates of varying size in a single assembly. The variable size substrate assembly is constructed in the manner discussed above. However, the variable size substrate assembly includes smaller sized substrates than the previously discussed base and stacked substrate. The smaller substrate is essentially identical to the previously discussed stacked substrate. The smaller substrate comprises a first surface and an opposing surface with a plurality of bond pads which may be disposed on the smaller substrate first surface and/or the smaller substrate opposing surface. At least one semiconductor component may be attached to the smaller substrate first surface and/or the smaller substrate opposing surface. The semiconductor components are in electrical communication with electrical traces on or within the first stacked substrate. The electrical traces form a network of predetermined electrical connections between the smaller substrate first surface bond pads, the smaller substrate opposing surface bond pads, and/or the smaller substrate semiconductor components. [0023]
  • The smaller substrate may be disposed between the base substrate and the stacked substrate. The smaller substrate is attached to either the base substrate or the stacked substrate through a plurality of electric connections. The electric connections form electrical communication between the base substrate bond pads and the smaller substrate bond pads or between the stacked substrate bond pads and the smaller substrate bond pads (depending upon whether the smaller substrate is attached to the base substrate or the stacked substrate). The smaller substrate may also be attached to the opposite surface of the stacked substrate and multiple smaller substrates may be attached in various positions on any substrate in the variable size substrate assembly. [0024]
  • Thus, the present invention offers the advantages of and achieves superior and improved electrical properties and speed of submodules and the entire module assembly, achieves higher density input/output configurations and locations (array), achieves higher density of devices or complexities of integrated circuits because of optimum input/output locations, results in improved thermal performance, allows easier repair and reusability, and allows easier modification of the package. [0025]
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which: [0026]
  • FIG. 1 is a side cross-sectional view of a first stacked assembly of the present invention; [0027]
  • FIG. 2 is a perspective view of a substrate of the present invention which has uniform periphery bond pads; [0028]
  • FIG. 3 is a perspective view of a substrate of the present invention which has non-uniform bond pads; [0029]
  • FIG. 4 is a side cross-sectional view of a variable stack size assembly of the present invention; [0030]
  • FIG. 5 is a perspective view of a variable stack size assembly of the present invention; and [0031]
  • FIG. 6 is a cross-sectional view of a variable stack size assembly of the present invention using flip chip bonding techniques. [0032]
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 illustrates a first [0033] stacked assembly 100 of the present invention. The stacked assembly 100 comprises a base substrate 102 having a first surface 104 with a plurality of bond pads 106 disposed thereon and a second surface 108 with a plurality of bond pads 110 disposed thereon. Each of the base substrate first surface bond pads 106 is in electrical communication with its respective base substrate second surface bond pads 110 via a plurality of lead traces 112 extending through the base substrate 102. A plurality of electric connections 114 extends from the base substrate first surface bond pads 106. The base substrate electric connections 114 make contact with the other components or substrates.
  • The stacked [0034] assembly 100 further includes a first stacked substrate 116 having a first surface 118 with a plurality of bond pads 120 and a second surface 122 with a plurality of bond pads 124 disposed thereon. The first stacked substrate 116 is in electrical communication with the base substrate second surface 108 via a plurality of first electric connections 126. The first electric connections 126 extend between each first stacked substrate first surface bond pad 120 and its respective base substrate second surface bond pad 110. The bond pads of both the first stacked substrate 116 and base substrate 102 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • A plurality of [0035] first semiconductor dice 128 each having a face side 130 and a back side 132 is attached to each of the first stacked substrate first surface 118 and the first stacked substrate second surface 122 with a first layer of adhesive 134 applied to the first semiconductor die back sides 132. The first semiconductor dice 128 are in electrical contact with a plurality of first stacked substrate electrical traces 136 via TAB bonds 138. The first stacked substrate electrical traces 136 extend in or on the first stacked substrate 116 and may contact the first stacked substrate first surface bond pad 120, the first stacked substrate second surface bond pad 124, and/or another first semiconductor die 128.
  • The stacked [0036] assembly 100 still further includes a second stacked substrate 140 having a first surface 142 with a plurality of bond pads 144 thereon and a second surface 146. The second stacked substrate 140 is in electrical communication with the first stacked substrate second surface 122 via a plurality of second electric connections 148. The second electric connections 148 extend between each second stacked substrate first surface bond pad 144 and its respective first stacked substrate second surface bond pad 124. The bond pads of both the second stacked substrate 140 and first stacked substrate 116 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • A plurality of [0037] second semiconductor dice 150 each having a face side 152 and a back side 154 is attached to the second stacked substrate first surface 142 with a second layer of adhesive 156 applied to the second semiconductor die back sides 154. The second semiconductor dice 150 are in electrical contact with a plurality of second stacked substrate electrical traces 158 via wirebonds 160. A plurality of third semiconductor dice 162 each having a face side 164 is attached to the second stacked substrate second surface 146 with a plurality of flip chip contacts 166, such as BGA, PGA or the like. The flip chip contacts 166 are in electrical contact with the second stacked substrate electrical traces 158. The second stacked substrate electrical traces 158 extend in or on the second stacked substrate 140 and may contact the second stacked substrate first surface bond pads 144, the second semiconductor dice 150 and/or another third semiconductor die 162.
  • A flip chip [0038] dielectric material 168 may be disposed between the third semiconductor dice face side 164 and the second stacked substrate second surface 146. Additionally, a dielectric material 170 may be disposed between the base substrate 102 and the first stacked substrate 116, and/or the first stacked substrate 116 and the second stack substrate 140. Furthermore, an encapsulation material 172 may cover the stack dice portion of the stacked assembly 100.
  • It is, of course, understood that any available substrate surface, such as the base substrate [0039] second surface 108, may have semiconductor dice attached thereto.
  • FIG. 2 illustrates a [0040] substrate assembly 200 having a uniform bond pad arrangement, such as shown as the first surface 142 of the second stacked substrate 140 in FIG. 1. The substrate assembly 200 comprises a substrate 202 with a plurality of bond pads 204 distributed about a periphery 206 of a surface 208 of the substrate 202. A plurality of semiconductor dice 210 is disposed on the substrate surface 208 within the bond pads 204. The semiconductor dice 210 have a face side 212 and a back side 214. The semiconductor dice 210 are attached by an adhesive layer 216 applied to the semiconductor dice back side 214 and make electrical contact with the substrate surface 208 by a plurality of bond wires 218. Such an arrangement of bond pads 204 yields a strong, well-supported structure.
  • The distribution of the bond pads and the semiconductor dice need not be uniform, so long as the distribution allows adequate support between substrates. FIG. 3 illustrates a [0041] substrate assembly 300 having a non-uniform bond pad arrangement. The substrate assembly 300 comprises a substrate 302 with a plurality of bond pads 304 distributed in a non-uniform pattern across a surface 306 of the substrate 302. A plurality of semiconductor dice 308 is disposed on the substrate surface 306. The semiconductor dice 308 have a face side 310 and a back side 312. The semiconductor dice 308 are attached by an adhesive layer 314 applied to the semiconductor dice back side 312 and make electrical contact with the substrate surface 306 by a plurality of bond wires 316.
  • FIG. 4 illustrates a variable [0042] stack size assembly 400 of the present invention. The variable stack size assembly 400 comprises a first stacked substrate 402 having a surface 404 with a plurality of first bond pads 406 and second bond pads 408 disposed thereon. A plurality of first semiconductor dice 410 each having a face side 412 and a back side 414 is attached to the first stacked substrate surface 404 with a first layer of dielectric adhesive 416 applied to the first semiconductor die back sides 414. The first semiconductor dice 410 are in electric communication with a plurality of first stacked substrate electrical traces (not shown) via wirebonds 418.
  • The variable [0043] stack size assembly 400 further includes a first small stacked substrate 420 having a first surface 422 with a plurality of bond pads 424 disposed thereon and a second surface 426. The first small stacked substrate 420 is in electrical communication with the first stacked substrate surface 404 via a plurality of first small stacked substrate electric connections 428. The first small stacked substrate electric connections 428 extend between each first stacked substrate surface first bond pad 406 and its respective first small stacked substrate first surface bond pad 424. The bond pads of both the first stacked substrate 402 and first small stacked substrate 420 are preferably located such that each respective bond pad pair aligns perpendicularly. At least one second semiconductor die 430 having a face side 434 and a back side 432 is attached to the first small stacked substrate second surface 426 with a second layer of dielectric adhesive 436. The second semiconductor die 430 is in electric communication with a plurality of first small stacked substrate electrical traces (not shown) via wirebonds 438.
  • The variable [0044] stack size assembly 400 still further includes a second stacked substrate 440 having a first surface 442 with a plurality of bond pads 444 thereon and a second surface 446 with a plurality of bond pads 448. The second stacked substrate 440 is in electrical communication with the first stacked substrate surface 404 via a plurality of first electric connections 450. The first electric connections 450 extend between each second stacked substrate first surface bond pad 444 and its respective first stacked substrate second surface bond pad 408. The bond pads of both the second stacked substrate 440 and first stacked substrate 402 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • A plurality of [0045] third semiconductor dice 452 each having a face side 454 and a back side 456 is attached to the second stacked substrate second surface 446 with a third layer of dielectric adhesive 458 applied to the third semiconductor die back sides 456. The third semiconductor dice 452 are in electric communication with a plurality of second stacked substrate electrical traces (not shown) via wirebonds 460.
  • The variable [0046] stack size assembly 400 still further includes a third stacked substrate 462 having a first surface 464 with a plurality of bond pads 466 thereon and a second surface 468 with a plurality of bond pads 470 thereon. The third stacked substrate 462 is in electrical communication with the second stacked substrate second surface 446 via a plurality of second electric connections 472. The second electric connections 472 extend between each third stacked substrate first surface bond pad 466 and its respective second stacked substrate second surface bond pad 448. The bond pads of both the third stacked substrate 462 and second stacked substrate 440 are preferably located such that each respective bond pad pair aligns perpendicularly.
  • A plurality of [0047] fourth semiconductor dice 474 each having a face side 476 and a back side 478 is attached to the third stacked substrate first surface 464 with a fourth layer of dielectric adhesive 480 applied to the fourth semiconductor die back sides 478. The fourth semiconductor dice 474 are in electrical contact with a plurality of third stacked substrate electrical traces (not shown) via wirebonds 482. A plurality of fifth semiconductor dice 484 each having a face side 486 and a back side 488 is attached to the third stacked substrate second surface 468 with a fifth layer of dielectric adhesive 490 applied to the fifth semiconductor die back sides 488. The fifth semiconductor dice 484 are in electric communication with a plurality of third stacked substrate electrical traces (not shown) via wirebonds 492.
  • The variable [0048] stack size assembly 400 further includes a second small stacked substrate 494 having a first surface 496 with a plurality of bond pads 498 disposed thereon and a second surface 500. The second small stacked substrate 494 is in electrical communication with the third substrate second surface 468 via a plurality of second small substrate electric connections 502. The second small substrate electric connections 502 extend between each second small stacked substrate first surface bond pad 498 and its respective third stacked substrate second surface bond pad 470. The bond pads of both the second small stacked substrate 494 and third stacked substrate 462 are preferably located such that each respective bond pad pair aligns perpendicularly. At least one sixth semiconductor die 504 having a face side 506 and a back side 508 is attached to the second small stacked substrate first surface 496 with a sixth layer of dielectric adhesive 510. The sixth semiconductor die 504 is in electric communication with a plurality of second small stacked substrate electrical traces (not shown) via wirebonds 512. At least one seventh semiconductor die 514 having a face side 516 and a back side 518 is attached to the second small stacked substrate second surface 500 with a seventh layer of dielectric adhesive 520. The seventh semiconductor die 514 is in electric communication with a plurality of second small stacked substrate electrical traces (not shown) via wirebonds 522. Although the electrical traces of the substrates have not been illustrated, it is understood that electrical traces make electrical connections in the same manner as described for FIG. 1.
  • FIG. 5 illustrates a [0049] substrate assembly 600 having a smaller substrate 602 on a larger substrate 604, such as shown as third stacked substrate 462 and second small stacked substrate 494 in FIG. 4. The substrate assembly 600 comprises the larger substrate 604 having a plurality of first semiconductor dice 606 and the smaller substrate 602 disposed on a surface 608 of the larger substrate 604. The first semiconductor dice 606 have a face side 612 and a back side 614. The first semiconductor dice 606 are attached by a first layer of adhesive 616 applied to the semiconductor dice back side 614 and make electrical contact with the substrate surface 608 by a plurality of first bond wires 618. The smaller substrate 602 has a first surface 620 and a second surface 622. The smaller substrate 602 has a plurality of electrical contacts 624 extending between a plurality of bond pads 626 on the smaller substrate first surface 620 and a plurality of bond pads 628 on the larger substrate surface 608. A plurality of second semiconductor dice 630 (only one shown) is disposed on the smaller substrate second surface 622. The second semiconductor dice 630 have a face side 634 and a back side 636. The second semiconductor dice 630 are attached by a second layer of adhesive 638 applied to the second semiconductor dice back side 636 and make electrical contact with the smaller substrate second surface 622 by a plurality of bond wires 640. Although the electrical traces of the smaller substrate have not been illustrated, it is understood that electrical traces make electrical connections in the same manner as described for FIG. 1.
  • FIG. 6 illustrates a [0050] substrate assembly 700 having a plurality of semiconductor devices mounted on substrates using known flip chip attachment techniques. The substrate assembly 700 comprises a first substrate 704 having a plurality of first semiconductor dice 702 disposed thereon and a second substrate 708 having a plurality of second semiconductor dice 706 disposed thereon. The first semiconductor dice 702 each have a surface or face side 710 having a plurality of bond pads (not shown) thereon and a back side 712. The first semiconductor dice 702 make electrical contact with the traces (not shown) on the first substrate surface 714 by a plurality of first conductive material balls 716 extending between the bond pads (not shown) on the face surface 710 of the dice 702 and the traces (not shown) on the first substrate surface 714. The balls 716 may be made of any suitable conductive material to connect the semiconductor dice 702 to the conductive traces on first substrate 704, such as solder, conductive epoxy, etc. The balls 716 are shown as generally spherical in shape, although they may be any suitable geometric shape and size for bonding purposes. Further, z-axis connectors may be substituted for the balls 716 if so desired. The second substrate 708 has a surface 718 having a plurality of conductive traces (not shown) thereon. The second plurality of semiconductor dice 706 each have a face side 720 having a plurality of bond pads (not shown) thereon and a back side 722. The second plurality of semiconductor dice 706 make electrical contact with the second substrate surface 718 by a plurality of second conductive material balls 724 extending between the bond pads of the dice 706 and the conductive traces on the second substrate surface 718. The balls 724 may be made of any suitable conductive material to connect the semiconductor dice 706 to the conductive traces on second substrate 708, such as solder, conductive epoxy, etc. The balls 724 are shown as generally spherical in shape, although they may be any suitable geometric shape and size for bonding purposes. Further, z-axis connectors may be substituted for balls 724 if so desired. The desired conductive traces on the surface 714 of the first substrate 704 are connected to the desired conductive traces on the surface 718 of the second substrate 708 by larger conductive balls 726. The larger conductive balls 726 may be of any suitable conductive material, such as solder, conductive epoxy, etc. The larger conductive balls are also used for connecting the surface 728 of the first substrate 704 to any other desired substrate. Further, z-axis connectors may be substituted for balls 726 if so desired. It should be understood that the conductive traces which have only been referred to on the surfaces 714 and 718 of the substrates may be formed on either side of the first substrate 704 or the second substrate 708 and, as such, have not been illustrated. Also, any connectors extending through the first substrate 704 and second substrate 708 for connection purposes have not been shown. Similarly, the bond pads on the first semiconductor dice 702 and second semiconductor dice 706 have not been illustrated. The first semiconductor dice 702 are attached to the first substrate 704 and the second semiconductor dice 706 are attached to the second substrate 708 by well known flip-chip bonding techniques, depending upon the type of conductive balls 716 and 724 used for connection purposes.
  • FIGS. 4, 5 and [0051] 6, as shown, illustrate complete electrical components. As an example, the smaller stacked substrates (i.e., first small stacked substrate 420 and second small stacked substrate 494 of FIG. 4, and smaller substrate 602 of FIG. 5) could be memory modules containing a plurality of memory chips. These smaller stacked substrates or semiconductor devices are connected to the larger substrates (i.e., first stacked substrate 402 and third stacked substrate 462 of FIG. 4, larger substrate 604 of FIG. 5 or first semiconductor dice 702 stacked on first substrate 704 and second semiconductor devices 706 stacked on second substrate 708 of FIG. 6), which could be the motherboard portions with control logic circuits and a central processing unit(s). Thus, the combination of these example components could constitute a complete component. However, it is, of course, understood that the embodiments shown in FIGS. 4, 5 and 6 could include electric connections (such as electric connections 114 of FIG. 1) to connect to other components or other substrates.
  • Having thus described in detail preferred embodiments of the present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof. [0052]

Claims (30)

What is claimed is:
1. A stacked semiconductor assembly, comprising:
a base substrate having a first surface including a plurality of bond areas;
a first semiconductor die having an active surface having at least one bond pad thereon and having a second surface, said first semiconductor die disposed on a portion of said first surface of said first stacked substrate;
a first stacked non-conductive substrate having a first surface and a second surface, said first semiconductor die having said second surface thereof disposed on a portion of said first surface of said first stacked non-conductive substrate;
a second semiconductor die having a first surface having a plurality of bond pads located thereon, said first surface of said second semiconductor die attached to a portion of said second surface of said first stacked non-conductive substrate;
at least one first connector connecting said at least one bond pad of said first semiconductor die to at least one bond area of said plurality of bond areas of said base substrate; and
at least one second intercoupler connecting said at least one bond pad of said second semiconductor die to at least one bond area of said plurality of bond areas of said base substrate.
2. The semiconductor assembly of
claim 1
, wherein said first semiconductor die is located on and electrically connected to a portion of said first surface of said first stacked substrate.
3. The semiconductor assembly of
claim 1
, wherein said second surface of said first stacked non-conductive substrate includes a plurality of bond pads; and wherein said first semiconductor die is located on and connected to said second surface of said first stacked non-conductive substrate.
4. The semiconductor assembly of
claim 1
, wherein said at least one first connector includes one of solder, conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, and TAB tape.
5. The semiconductor assembly of
claim 1
, wherein said base substrate further comprises a second surface having a plurality of bond pads located thereon.
6. The semiconductor assembly of
claim 1
, further comprising connections attached to said plurality of bond pads of said second surface of said base substrate for connection with external electrical circuitry.
7. The semiconductor assembly of
claim 6
, further comprising a plurality of trace leads located on said base substrate connecting said plurality of bond pads of said first surface of said base substrate and said plurality of bond pads of said second surface of said base substrate.
8. The semiconductor assembly of
claim 1
, further comprising:
a base semiconductor die having a plurality of bond pads and disposed on said base substrate first surface; and
at least one third connector connecting said at least one of said plurality of bond pads of said first surface of said base substrate and at least one of bond pad of said first semiconductor die.
9. A semiconductor assembly comprising:
a base substrate having a first surface including a plurality of bonds pads thereon, a second surface including a plurality of bond pads thereon, and a plurality of traces, at least one trace of said plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said base substrate to at least one bond pad of said plurality of bond pads on said second surface of said base substrate;
a first stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said first stacked substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate;
a first semiconductor die disposed on said first surface of said first stacked non-conductive substrate, said first semiconductor die connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate;
a second stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said second non-conductive stacked substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate;
a second semiconductor die disposed on said first surface of said second stacked non-conductive substrate, said second semiconductor die connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate;
a third semiconductor die disposed on said second surface of said second stacked non-conductive substrate;
a first plurality of connections connecting said base substrate and said first stacked non-conductive substrate, at least one connection of said first plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said base substrate to at least one bond pad of the plurality of bond pads on the first surface of said first stacked non-conductive substrate;
a second plurality of connections connecting said second stacked non-conductive substrate and said first stacked non-conductive substrate, at least one connection of said second plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate to at least one bond pad of the plurality of bond pads on the second surface of said first stacked non-conductive substrate;
a third stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said third stacked non-conductive substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate;
a fourth semiconductor die disposed on said second surface of said third stacked non-conductive substrate;
a fifth semiconductor die disposed on said first surface of said third stacked non-conductive substrate, said fifth semiconductor die connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate; and
a third plurality of connections connecting said third stacked non-conductive substrate and said second stacked non-conductive substrate, at least one connection of said third plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate to at least one bond pad of the plurality of bond pads on the first surface of said second stacked non-conductive substrate.
10. The semiconductor assembly of
claim 9
, wherein said first plurality of connections connecting said base substrate and said first stacked non-conductive substrate support said first stacked non-conductive substrate.
11. The semiconductor assembly of
claim 9
, wherein said second plurality of connections extending connecting said first stacked non-conductive substrate and said second stacked non-conductive substrate support said second stacked non-conductive substrate.
12. The semiconductor assembly of
claim 9
, wherein said first plurality of connections includes solder, conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, and TAB tape.
13. The semiconductor assembly of
claim 9
, wherein said second plurality of connections includes solder, conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, and TAB tape.
14. The semiconductor assembly of
claim 9
, said assembly further comprising:
a fourth plurality of connections, at least one connection of said third plurality of connections connecting said at least one bond pad of said plurality of bond pads on said second surface of said base substrate to external electrical circuitry.
15. The semiconductor assembly of
claim 9
, wherein said first semiconductor die disposed on said first surface of said first stacked non-conductive substrate is connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate through one of flip chip attachment, wirebonding, TAB tape, and a combination thereof.
16. The semiconductor assembly of
claim 9
, wherein said second semiconductor die disposed on said first surface of said second stacked non-conductive substrate is connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate through one of flip chip attachment, wirebonding, TAB tape, and a combination thereof.
17. The semiconductor assembly of
claim 9
, wherein said third semiconductor die disposed on said second surface of said second stacked non-conductive substrate is connected to at least one bond pad of said plurality of bond pads on said second surface of said second stacked non-conductive substrate.
18. The semiconductor assembly of
claim 9
, wherein said third semiconductor die disposed on said second surface of said second stacked non-conductive substrate is connected to at least one bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate.
19. The semiconductor assembly of
claim 9
, wherein said second semiconductor die disposed on said first surface of said second stacked non-conductive substrate is connected to at least one bond pad of said plurality of bond pads on said second surface of said second stacked non-conductive substrate and wherein said third semiconductor die disposed on said second surface of said second stacked non-conductive substrate is connected to at least one bond pad of said plurality of bond pads on said second surface of said second stacked non-conductive substrate.
20. The semiconductor assembly of
claim 9
, further comprising:
a fourth stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said fourth stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said fourth stacked non-conductive substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said fourth stacked non-conductive substrate, said fourth stacked substrate located above said second stacked non-conductive substrate, said fourth stacked non-conductive substrate having a size less than the base substrate, the first stacked non-conductive substrate, the second stacked non-conductive substrate, and the third stacked non-conductive substrate;
a sixth semiconductor die disposed on said first surface of said fourth stacked non-conductive substrate, said sixth semiconductor die connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said fourth stacked non-conductive substrate; and
a fourth plurality of connections connecting said fourth stacked non-conductive substrate and said second stacked non-conductive substrate, at least one connection of said fourth plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said fourth stacked non-conductive substrate to at least one bond pad of the plurality of bond pads on the first surface of said second stacked non-conductive substrate.
21. A semiconductor assembly comprising:
a base substrate having a first surface including a plurality of bonds pads thereon, a second surface including a plurality of bond pads thereon, and a plurality of traces, at least one trace of said plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said base substrate to at least one bond pad of said plurality of bond pads on said second surface of said base substrate;
a first stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said first stacked substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate;
a plurality of first semiconductor dice disposed on said first surface of said first stacked non-conductive substrate, each die of said plurality of first semiconductor dice connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate;
a second stacked substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said second stacked substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate;
a plurality of second semiconductor dice disposed on said first surface of said second stacked non-conductive substrate, each die of said plurality of second semiconductor dice connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate;
a plurality of third semiconductor dice disposed on said second surface of said second stacked non-conductive substrate;
a first plurality of connections connecting said base substrate and said first stacked non-conductive substrate, at least one connection of said first plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said base substrate to at least one bond pad of the plurality of bond pads on the first surface of said first stacked non-conductive substrate;
a second plurality of connections connecting said second stacked non-conductive substrate and said first stacked non-conductive substrate, at least one connection of said second plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate to at least one bond pad of the plurality of bond pads on the second surface of said first stacked non-conductive substrate;
a third stacked non-conductive substrate having a first surface including a plurality of bond pads thereon, a second surface including a plurality of bond pads thereon, a first plurality of traces, at least one trace of said first plurality of traces connecting at least one bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate to at least one bond pad of said plurality of bond pads on said second surface of said third stacked non-conductive substrate, and a second plurality of traces, at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate;
a plurality of fourth semiconductor dice disposed on said first surface of said third stacked non-conductive substrate, each die of said third plurality of third semiconductor dice connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate;
a plurality of fifth semiconductor dice disposed on said second surface of said third stacked non-conductive substrate; and
a third plurality of connections connecting said third stacked non-conductive substrate and said second stacked non-conductive substrate, at least one connection of said third plurality of connections connecting said at least one bond pad of said plurality of bond pads on said first surface of said third stacked non-conductive substrate to at least one bond pad of the plurality of bond pads on the first surface of said second stacked non-conductive substrate.
22. The semiconductor assembly of
claim 21
, wherein said first plurality of connections connecting said base substrate and said first stacked non-conductive substrate support said first stacked non-conductive substrate.
23. The semiconductor assembly of
claim 21
, wherein said second plurality of connections connecting said first stacked non-conductive substrate and said second stacked non-conductive substrate support said second stacked non-conductive substrate.
24. The semiconductor assembly of
claim 21
, wherein said first plurality of connections includes solder, conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, and TAB tape.
25. The semiconductor assembly of
claim 21
, wherein said second plurality of connections includes solder, conductive adhesives, Z-axis conductive material, flex-contacts, spring contacts, wire bonds, and TAB tape.
26. The semiconductor assembly of
claim 21
, said assembly further comprising:
a third plurality of connections, at least one connection of said third plurality of connections connecting said at least one bond pad of said plurality of bond pads on said second surface of said base substrate to external electrical circuitry.
27. The semiconductor assembly of
claim 21
, wherein each die of said first plurality of semiconductor dice disposed on said first surface of said first stacked non-conductive substrate is connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said first stacked non-conductive substrate through one of flip chip attachment, wirebonding, TAB tape, or a combination thereof.
28. The semiconductor assembly of
claim 21
, wherein said each die of said second plurality of semiconductor dice disposed on said first surface of said second stacked non-conductive substrate is connected to said at least one trace of said second plurality of traces connected to another bond pad of said plurality of bond pads on said first surface of said second stacked non-conductive substrate through one of flip chip attachment, wirebonding, TAB tape, and a combination thereof.
29. The semiconductor assembly of
claim 21
, further comprising:
a second semiconductor die disposed on said second surface of said first stacked non-conductive substrate, said second semiconductor die connected to at least one bond pad of said plurality of bond pads on said second surface of said first stacked non-conductive substrate.
30. The semiconductor assembly of
claim 21
, further comprising:
a second semiconductor die disposed on said second surface of said first stacked non-conductive substrate, said second semiconductor die connected to at least one bond pad of said plurality of bond pads on said second surface of said first stacked non-conductive substrate; and
a third semiconductor die disposed on said second surface of said second stacked non-conductive substrate, said third semiconductor die connected to at least one bond pad of said plurality of bond pads on said second surface of said second stacked non-conductive substrate.
US09/834,706 1997-03-10 2001-04-13 Semiconductor package with stacked substrates and multiple semiconductor dice Expired - Lifetime US6404044B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US09/834,706 US6404044B2 (en) 1997-03-10 2001-04-13 Semiconductor package with stacked substrates and multiple semiconductor dice
US10/137,584 US6583503B2 (en) 1997-03-10 2002-05-02 Semiconductor package with stacked substrates and multiple semiconductor dice
US10/600,232 US6979895B2 (en) 1997-03-10 2003-06-19 Semiconductor assembly of stacked substrates and multiple semiconductor dice

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US08/813,467 US5994166A (en) 1997-03-10 1997-03-10 Method of constructing stacked packages
US09/233,997 US6051878A (en) 1997-03-10 1999-01-19 Method of constructing stacked packages
US09/466,454 US6222265B1 (en) 1997-03-10 1999-12-17 Method of constructing stacked packages
US09/834,706 US6404044B2 (en) 1997-03-10 2001-04-13 Semiconductor package with stacked substrates and multiple semiconductor dice

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/466,454 Continuation US6222265B1 (en) 1997-03-10 1999-12-17 Method of constructing stacked packages

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/137,584 Continuation US6583503B2 (en) 1997-03-10 2002-05-02 Semiconductor package with stacked substrates and multiple semiconductor dice

Publications (2)

Publication Number Publication Date
US20010015488A1 true US20010015488A1 (en) 2001-08-23
US6404044B2 US6404044B2 (en) 2002-06-11

Family

ID=25212451

Family Applications (6)

Application Number Title Priority Date Filing Date
US08/813,467 Expired - Lifetime US5994166A (en) 1997-03-10 1997-03-10 Method of constructing stacked packages
US09/233,997 Expired - Lifetime US6051878A (en) 1997-03-10 1999-01-19 Method of constructing stacked packages
US09/466,454 Expired - Lifetime US6222265B1 (en) 1997-03-10 1999-12-17 Method of constructing stacked packages
US09/834,706 Expired - Lifetime US6404044B2 (en) 1997-03-10 2001-04-13 Semiconductor package with stacked substrates and multiple semiconductor dice
US10/137,584 Expired - Lifetime US6583503B2 (en) 1997-03-10 2002-05-02 Semiconductor package with stacked substrates and multiple semiconductor dice
US10/600,232 Expired - Fee Related US6979895B2 (en) 1997-03-10 2003-06-19 Semiconductor assembly of stacked substrates and multiple semiconductor dice

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US08/813,467 Expired - Lifetime US5994166A (en) 1997-03-10 1997-03-10 Method of constructing stacked packages
US09/233,997 Expired - Lifetime US6051878A (en) 1997-03-10 1999-01-19 Method of constructing stacked packages
US09/466,454 Expired - Lifetime US6222265B1 (en) 1997-03-10 1999-12-17 Method of constructing stacked packages

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/137,584 Expired - Lifetime US6583503B2 (en) 1997-03-10 2002-05-02 Semiconductor package with stacked substrates and multiple semiconductor dice
US10/600,232 Expired - Fee Related US6979895B2 (en) 1997-03-10 2003-06-19 Semiconductor assembly of stacked substrates and multiple semiconductor dice

Country Status (1)

Country Link
US (6) US5994166A (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6340600B1 (en) * 2001-03-06 2002-01-22 Seung Kee Joo Methods for fabricating large single-grained ferroelectric thin film, for fabricating ferroelectric thin film capacitor using the same, and for fabricating ferroelectric memory device using the same
US6581279B1 (en) * 1998-08-25 2003-06-24 Commissariat A L'energie Atomique Method of collectively packaging electronic components
US20040195668A1 (en) * 2003-02-06 2004-10-07 Toshihiro Sawamoto Semiconductor device, electronic device, electronic equipment, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222519A1 (en) * 2003-03-18 2004-11-11 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222510A1 (en) * 2003-03-24 2004-11-11 Akiyoshi Aoyagi Semiconductor device, semiconductor pack age, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US20040222534A1 (en) * 2003-02-07 2004-11-11 Toshihiro Sawamoto Semiconductor device, electronic device, electronic equipment, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222508A1 (en) * 2003-03-18 2004-11-11 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040227236A1 (en) * 2003-03-17 2004-11-18 Toshihiro Sawamoto Semiconductor device, electronic device, electronic apparatus, and methods for manufacturing carrier substrate, semiconductor device, and electronic device
US20040227223A1 (en) * 2003-03-17 2004-11-18 Toshihiro Sawamoto Semiconductor device, electronic device, electronic apparatus, and methods for manufacturing semiconductor device and electronic device
US20050110166A1 (en) * 2003-03-18 2005-05-26 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20050184379A1 (en) * 2003-03-25 2005-08-25 Masakuni Shiozawa Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device
US20070292990A1 (en) * 2002-09-17 2007-12-20 Marcos Karnezos Semiconductor multi-package module having wire bond interconnect between stacked packages
JP2008545274A (en) * 2005-06-30 2008-12-11 フェアチャイルド セミコンダクター コーポレイション Semiconductor die package and manufacturing method thereof
US20090189291A1 (en) * 2008-01-24 2009-07-30 Infineon Technologies Ag Multi-chip module
US20100200966A1 (en) * 2002-09-17 2010-08-12 Marcos Karnezos Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
US20100320583A1 (en) * 2009-06-20 2010-12-23 Zigmund Ramirez Camacho Integrated circuit packaging system with a dual substrate package and method of manufacture thereof
US20110104854A1 (en) * 2007-12-20 2011-05-05 National Semiconductor Corporation Method and leadframe for packaging integrated circuits
US20120061775A1 (en) * 2010-09-10 2012-03-15 Woojin Kim Device for use as dual-sided sensor package
US20130087911A1 (en) * 2011-10-07 2013-04-11 Mediatek Inc. Integrated circuit package structure
US10879195B2 (en) * 2018-02-15 2020-12-29 Micron Technology, Inc. Method for substrate moisture NCF voiding elimination

Families Citing this family (406)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5148265A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies with fan-in leads
US6861290B1 (en) 1995-12-19 2005-03-01 Micron Technology, Inc. Flip-chip adaptor package for bare die
US5994166A (en) * 1997-03-10 1999-11-30 Micron Technology, Inc. Method of constructing stacked packages
JPH10270496A (en) * 1997-03-27 1998-10-09 Hitachi Ltd Electronic device, information processor, semiconductor device, semiconductor chip, and mounting method thereof
US6551857B2 (en) 1997-04-04 2003-04-22 Elm Technology Corporation Three dimensional structure integrated circuits
JPH10294423A (en) * 1997-04-17 1998-11-04 Nec Corp Semiconductor device
JP2997231B2 (en) * 1997-09-12 2000-01-11 富士通株式会社 Method for manufacturing multi-semiconductor bare chip mounting module
US6525414B2 (en) * 1997-09-16 2003-02-25 Matsushita Electric Industrial Co., Ltd. Semiconductor device including a wiring board and semiconductor elements mounted thereon
JP2000208698A (en) * 1999-01-18 2000-07-28 Toshiba Corp Semiconductor device
US6150724A (en) * 1998-03-02 2000-11-21 Motorola, Inc. Multi-chip semiconductor device and method for making the device by using multiple flip chip interfaces
US6072233A (en) 1998-05-04 2000-06-06 Micron Technology, Inc. Stackable ball grid array package
USRE43112E1 (en) 1998-05-04 2012-01-17 Round Rock Research, Llc Stackable ball grid array package
KR100266693B1 (en) * 1998-05-30 2000-09-15 김영환 Stackable ball grid array semiconductor package and fabrication method thereof
US6451624B1 (en) * 1998-06-05 2002-09-17 Micron Technology, Inc. Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US6143981A (en) 1998-06-24 2000-11-07 Amkor Technology, Inc. Plastic integrated circuit package and method and leadframe for making the package
JP4123572B2 (en) * 1998-06-26 2008-07-23 沖電気工業株式会社 Semiconductor device
US6297960B1 (en) * 1998-06-30 2001-10-02 Micron Technology, Inc. Heat sink with alignment and retaining features
US6404643B1 (en) * 1998-10-15 2002-06-11 Amerasia International Technology, Inc. Article having an embedded electronic device, and method of making same
JP3886659B2 (en) * 1999-01-13 2007-02-28 東芝マイクロエレクトロニクス株式会社 Semiconductor device
JP2000223645A (en) * 1999-02-01 2000-08-11 Mitsubishi Electric Corp Semiconductor device
US6130823A (en) * 1999-02-01 2000-10-10 Raytheon E-Systems, Inc. Stackable ball grid array module and method
JP2000223657A (en) * 1999-02-03 2000-08-11 Rohm Co Ltd Semiconductor device and semiconductor chip used for the same
US6077766A (en) * 1999-06-25 2000-06-20 International Business Machines Corporation Variable thickness pads on a substrate surface
US6801431B2 (en) * 1999-07-15 2004-10-05 Incep Technologies, Inc. Integrated power delivery and cooling system for high power microprocessors
US6623279B2 (en) 1999-07-15 2003-09-23 Incep Technologies, Inc. Separable power delivery connector
US6947293B2 (en) * 1999-07-15 2005-09-20 Incep Technologies Method and apparatus for providing power to a microprocessor with integrated thermal and EMI management
US6452113B2 (en) * 1999-07-15 2002-09-17 Incep Technologies, Inc. Apparatus for providing power to a microprocessor with integrated thermal and EMI management
US20030214800A1 (en) * 1999-07-15 2003-11-20 Dibene Joseph Ted System and method for processor power delivery and thermal management
US6208526B1 (en) * 1999-07-23 2001-03-27 Motorola, Inc. Mounting multiple substrate frame and leadless surface mountable assembly using same
JP2001044362A (en) * 1999-07-27 2001-02-16 Mitsubishi Electric Corp Mounting structure and mounting method for semiconductor device
TW417839U (en) * 1999-07-30 2001-01-01 Shen Ming Tung Stacked memory module structure and multi-layered stacked memory module structure using the same
JP3619395B2 (en) * 1999-07-30 2005-02-09 京セラ株式会社 Semiconductor device built-in wiring board and manufacturing method thereof
US6357915B2 (en) * 1999-08-13 2002-03-19 New West Products, Inc. Storage bag with one-way air valve
US6442033B1 (en) * 1999-09-24 2002-08-27 Virginia Tech Intellectual Properties, Inc. Low-cost 3D flip-chip packaging technology for integrated power electronics modules
US6421013B1 (en) * 1999-10-04 2002-07-16 Amerasia International Technology, Inc. Tamper-resistant wireless article including an antenna
SE517921C2 (en) * 1999-12-16 2002-08-06 Strand Interconnect Ab Module comprising one or more chips
US6548328B1 (en) * 2000-01-31 2003-04-15 Sanyo Electric Co., Ltd. Circuit device and manufacturing method of circuit device
US7091606B2 (en) * 2000-01-31 2006-08-15 Sanyo Electric Co., Ltd. Circuit device and manufacturing method of circuit device and semiconductor module
US6678167B1 (en) * 2000-02-04 2004-01-13 Agere Systems Inc High performance multi-chip IC package
US6710454B1 (en) * 2000-02-16 2004-03-23 Micron Technology, Inc. Adhesive layer for an electronic apparatus having multiple semiconductor devices
KR100335717B1 (en) * 2000-02-18 2002-05-08 윤종용 High Density Memory Card
JP3752949B2 (en) * 2000-02-28 2006-03-08 日立化成工業株式会社 Wiring substrate and semiconductor device
US6495917B1 (en) * 2000-03-17 2002-12-17 International Business Machines Corporation Method and structure of column interconnect
US6437990B1 (en) * 2000-03-20 2002-08-20 Agere Systems Guardian Corp. Multi-chip ball grid array IC packages
WO2001071806A1 (en) * 2000-03-21 2001-09-27 Mitsubishi Denki Kabushiki Kaisha Semiconductor device, method of manufacturing electronic device, electronic device, and portable information terminal
AUPQ710600A0 (en) * 2000-04-20 2000-05-18 Commonwealth Of Australia, The Simulation and modelling method and apparatus
US7042068B2 (en) 2000-04-27 2006-05-09 Amkor Technology, Inc. Leadframe and semiconductor package made using the leadframe
US6531335B1 (en) * 2000-04-28 2003-03-11 Micron Technology, Inc. Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods
US6424031B1 (en) * 2000-05-08 2002-07-23 Amkor Technology, Inc. Stackable package with heat sink
US6522018B1 (en) 2000-05-16 2003-02-18 Micron Technology, Inc. Ball grid array chip packages having improved testing and stacking characteristics
US7247932B1 (en) 2000-05-19 2007-07-24 Megica Corporation Chip package with capacitor
US7397949B2 (en) * 2000-06-21 2008-07-08 Microsoft Corporation Serial storage of ink and its properties
US6560117B2 (en) 2000-06-28 2003-05-06 Micron Technology, Inc. Packaged microelectronic die assemblies and methods of manufacture
US6576494B1 (en) * 2000-06-28 2003-06-10 Micron Technology, Inc. Recessed encapsulated microelectronic devices and methods for formation
US6552910B1 (en) 2000-06-28 2003-04-22 Micron Technology, Inc. Stacked-die assemblies with a plurality of microelectronic devices and methods of manufacture
US6426559B1 (en) 2000-06-29 2002-07-30 National Semiconductor Corporation Miniature 3D multi-chip module
US6667544B1 (en) 2000-06-30 2003-12-23 Amkor Technology, Inc. Stackable package having clips for fastening package and tool for opening clips
US6333562B1 (en) * 2000-07-13 2001-12-25 Advanced Semiconductor Engineering, Inc. Multichip module having stacked chip arrangement
TW455964B (en) * 2000-07-18 2001-09-21 Siliconware Precision Industries Co Ltd Multi-chip module package structure with stacked chips
US6798054B1 (en) * 2000-07-28 2004-09-28 Siliconware Precision Industries Co., Ltd. Method of packaging multi chip module
US7298031B1 (en) * 2000-08-09 2007-11-20 Micron Technology, Inc. Multiple substrate microelectronic devices and methods of manufacture
KR100336481B1 (en) * 2000-08-11 2002-05-15 윤종용 Repairable Multi Chip Package And Memory Card Using The Repaired Package
US6607937B1 (en) 2000-08-23 2003-08-19 Micron Technology, Inc. Stacked microelectronic dies and methods for stacking microelectronic dies
JP4570809B2 (en) * 2000-09-04 2010-10-27 富士通セミコンダクター株式会社 Multilayer semiconductor device and manufacturing method thereof
JP3874062B2 (en) * 2000-09-05 2007-01-31 セイコーエプソン株式会社 Semiconductor device
SG97938A1 (en) * 2000-09-21 2003-08-20 Micron Technology Inc Method to prevent die attach adhesive contamination in stacked chips
US6665194B1 (en) 2000-11-09 2003-12-16 International Business Machines Corporation Chip package having connectors on at least two sides
US6414384B1 (en) * 2000-12-22 2002-07-02 Silicon Precision Industries Co., Ltd. Package structure stacking chips on front surface and back surface of substrate
US6734539B2 (en) * 2000-12-27 2004-05-11 Lucent Technologies Inc. Stacked module package
TW472372B (en) * 2001-01-17 2002-01-11 Siliconware Precision Industries Co Ltd Memory module with direct chip attach and the manufacturing process thereof
US6559539B2 (en) * 2001-01-24 2003-05-06 Hsiu Wen Tu Stacked package structure of image sensor
JP2002305286A (en) * 2001-02-01 2002-10-18 Mitsubishi Electric Corp Semiconductor module and electronic component
JP4780844B2 (en) * 2001-03-05 2011-09-28 Okiセミコンダクタ株式会社 Semiconductor device
SG100635A1 (en) 2001-03-09 2003-12-26 Micron Technology Inc Die support structure
US6798055B2 (en) 2001-03-12 2004-09-28 Micron Technology Die support structure
US20020127771A1 (en) * 2001-03-12 2002-09-12 Salman Akram Multiple die package
SG95637A1 (en) * 2001-03-15 2003-04-23 Micron Technology Inc Semiconductor/printed circuit board assembly, and computer system
US6884653B2 (en) * 2001-03-21 2005-04-26 Micron Technology, Inc. Folded interposer
KR100369393B1 (en) 2001-03-27 2003-02-05 앰코 테크놀로지 코리아 주식회사 Lead frame and semiconductor package using it and its manufacturing method
US6441483B1 (en) 2001-03-30 2002-08-27 Micron Technology, Inc. Die stacking scheme
US6734538B1 (en) 2001-04-12 2004-05-11 Bae Systems Information & Electronic Systems Integration, Inc. Article comprising a multi-layer electronic package and method therefor
SG106054A1 (en) * 2001-04-17 2004-09-30 Micron Technology Inc Method and apparatus for package reduction in stacked chip and board assemblies
US7115986B2 (en) * 2001-05-02 2006-10-03 Micron Technology, Inc. Flexible ball grid array chip scale packages
US6528408B2 (en) * 2001-05-21 2003-03-04 Micron Technology, Inc. Method for bumped die and wire bonded board-on-chip package
US20030002267A1 (en) * 2001-06-15 2003-01-02 Mantz Frank E. I/O interface structure
US20020190367A1 (en) * 2001-06-15 2002-12-19 Mantz Frank E. Slice interconnect structure
US6900528B2 (en) * 2001-06-21 2005-05-31 Micron Technology, Inc. Stacked mass storage flash memory package
JP3925615B2 (en) * 2001-07-04 2007-06-06 ソニー株式会社 Semiconductor module
SG122743A1 (en) * 2001-08-21 2006-06-29 Micron Technology Inc Microelectronic devices and methods of manufacture
US6537852B2 (en) 2001-08-22 2003-03-25 International Business Machines Corporation Spacer - connector stud for stacked surface laminated multichip modules and methods of manufacture
SG111919A1 (en) * 2001-08-29 2005-06-29 Micron Technology Inc Packaged microelectronic devices and methods of forming same
US6548376B2 (en) 2001-08-30 2003-04-15 Micron Technology, Inc. Methods of thinning microelectronic workpieces
US20030042615A1 (en) 2001-08-30 2003-03-06 Tongbi Jiang Stacked microelectronic devices and methods of fabricating same
US6613606B1 (en) * 2001-09-17 2003-09-02 Magic Corporation Structure of high performance combo chip and processing method
US6573460B2 (en) * 2001-09-20 2003-06-03 Dpac Technologies Corp Post in ring interconnect using for 3-D stacking
US6573461B2 (en) 2001-09-20 2003-06-03 Dpac Technologies Corp Retaining ring interconnect used for 3-D stacking
US6847105B2 (en) 2001-09-21 2005-01-25 Micron Technology, Inc. Bumping technology in stacked die configurations
US6747348B2 (en) * 2001-10-16 2004-06-08 Micron Technology, Inc. Apparatus and method for leadless packaging of semiconductor devices
DE10164800B4 (en) * 2001-11-02 2005-03-31 Infineon Technologies Ag Method for producing an electronic component with a plurality of chips stacked on top of one another and contacted with one another
US6916682B2 (en) * 2001-11-08 2005-07-12 Freescale Semiconductor, Inc. Semiconductor package device for use with multiple integrated circuits in a stacked configuration and method of formation and testing
US6486549B1 (en) * 2001-11-10 2002-11-26 Bridge Semiconductor Corporation Semiconductor module with encapsulant base
US7332819B2 (en) * 2002-01-09 2008-02-19 Micron Technology, Inc. Stacked die in die BGA package
US6750547B2 (en) * 2001-12-26 2004-06-15 Micron Technology, Inc. Multi-substrate microelectronic packages and methods for manufacture
SG104293A1 (en) 2002-01-09 2004-06-21 Micron Technology Inc Elimination of rdl using tape base flip chip on flex for die stacking
US6891276B1 (en) * 2002-01-09 2005-05-10 Bridge Semiconductor Corporation Semiconductor package device
US6896760B1 (en) * 2002-01-16 2005-05-24 Micron Technology, Inc. Fabrication of stacked microelectronic devices
US6774475B2 (en) * 2002-01-24 2004-08-10 International Business Machines Corporation Vertically stacked memory chips in FBGA packages
US7034388B2 (en) * 2002-01-25 2006-04-25 Advanced Semiconductor Engineering, Inc. Stack type flip-chip package
TWI268581B (en) * 2002-01-25 2006-12-11 Advanced Semiconductor Eng Stack type flip-chip package including a substrate board, a first chip, a second chip, multiple conductive wire, an underfill, and a packaging material
US6670698B1 (en) * 2002-02-05 2003-12-30 Amkor Technology, Inc. Integrated circuit package mounting
US7198693B1 (en) 2002-02-20 2007-04-03 Micron Technology, Inc. Microelectronic device having a plurality of stacked dies and methods for manufacturing such microelectronic assemblies
SG111935A1 (en) * 2002-03-04 2005-06-29 Micron Technology Inc Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
SG115456A1 (en) * 2002-03-04 2005-10-28 Micron Technology Inc Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
SG121707A1 (en) * 2002-03-04 2006-05-26 Micron Technology Inc Method and apparatus for flip-chip packaging providing testing capability
SG115459A1 (en) * 2002-03-04 2005-10-28 Micron Technology Inc Flip chip packaging using recessed interposer terminals
US6975035B2 (en) * 2002-03-04 2005-12-13 Micron Technology, Inc. Method and apparatus for dielectric filling of flip chip on interposer assembly
SG115455A1 (en) * 2002-03-04 2005-10-28 Micron Technology Inc Methods for assembly and packaging of flip chip configured dice with interposer
US6845013B2 (en) * 2002-03-04 2005-01-18 Incep Technologies, Inc. Right-angle power interconnect electronic packaging assembly
US6798567B2 (en) * 2002-03-07 2004-09-28 Lucent Technologies Inc. Method and apparatus for controlling power transients in an optical communication system
US6639309B2 (en) * 2002-03-28 2003-10-28 Sandisk Corporation Memory package with a controller on one side of a printed circuit board and memory on another side of the circuit board
US7109588B2 (en) * 2002-04-04 2006-09-19 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US6867500B2 (en) * 2002-04-08 2005-03-15 Micron Technology, Inc. Multi-chip module and methods
US7276802B2 (en) 2002-04-15 2007-10-02 Micron Technology, Inc. Semiconductor integrated circuit package having electrically disconnected solder balls for mounting
US6979904B2 (en) * 2002-04-19 2005-12-27 Micron Technology, Inc. Integrated circuit package having reduced interconnects
KR20030085868A (en) * 2002-05-02 2003-11-07 삼성전기주식회사 Method for mounting component by multi-layer and device thereby
US6794273B2 (en) * 2002-05-24 2004-09-21 Fujitsu Limited Semiconductor device and manufacturing method thereof
US20040089930A1 (en) * 2002-06-25 2004-05-13 Tessera, Inc. Simplified stacked chip assemblies
WO2004006333A1 (en) * 2002-07-04 2004-01-15 Koninklijke Philips Electronics N.V. Multi electric device package
US6903001B2 (en) * 2002-07-18 2005-06-07 Micron Technology Inc. Techniques to create low K ILD for BEOL
US7402897B2 (en) * 2002-08-08 2008-07-22 Elm Technology Corporation Vertical system integration
SG120879A1 (en) * 2002-08-08 2006-04-26 Micron Technology Inc Packaged microelectronic components
NL1021245C2 (en) * 2002-08-09 2004-02-10 Tno Carrier for at least one IC and systems comprising such a carrier and an IC and / or such carrier and a connecting plate.
US20040036170A1 (en) * 2002-08-20 2004-02-26 Lee Teck Kheng Double bumping of flexible substrate for first and second level interconnects
US6740546B2 (en) * 2002-08-21 2004-05-25 Micron Technology, Inc. Packaged microelectronic devices and methods for assembling microelectronic devices
US7115998B2 (en) * 2002-08-29 2006-10-03 Micron Technology, Inc. Multi-component integrated circuit contacts
US7205647B2 (en) * 2002-09-17 2007-04-17 Chippac, Inc. Semiconductor multi-package module having package stacked over ball grid array package and having wire bond interconnect between stacked packages
US6972481B2 (en) * 2002-09-17 2005-12-06 Chippac, Inc. Semiconductor multi-package module including stacked-die package and having wire bond interconnect between stacked packages
US7053476B2 (en) * 2002-09-17 2006-05-30 Chippac, Inc. Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US6838761B2 (en) * 2002-09-17 2005-01-04 Chippac, Inc. Semiconductor multi-package module having wire bond interconnect between stacked packages and having electrical shield
US7061088B2 (en) * 2002-10-08 2006-06-13 Chippac, Inc. Semiconductor stacked multi-package module having inverted second package
US7034387B2 (en) * 2003-04-04 2006-04-25 Chippac, Inc. Semiconductor multipackage module including processor and memory package assemblies
TW567601B (en) * 2002-10-18 2003-12-21 Siliconware Precision Industries Co Ltd Module device of stacked semiconductor package and method for fabricating the same
US7349225B1 (en) 2002-10-22 2008-03-25 Odyssian Technology, Llc Multifunctional composite sandwich element with embedded electronics
KR100480437B1 (en) * 2002-10-24 2005-04-07 삼성전자주식회사 Semiconductor chip package stacked module
US6905914B1 (en) 2002-11-08 2005-06-14 Amkor Technology, Inc. Wafer level package and fabrication method
US7723210B2 (en) 2002-11-08 2010-05-25 Amkor Technology, Inc. Direct-write wafer level chip scale package
US6818978B1 (en) * 2002-11-19 2004-11-16 Asat Ltd. Ball grid array package with shielding
SG114585A1 (en) * 2002-11-22 2005-09-28 Micron Technology Inc Packaged microelectronic component assemblies
JP2004179232A (en) * 2002-11-25 2004-06-24 Seiko Epson Corp Semiconductor device, manufacturing method thereof, and electronic apparatus
US6856010B2 (en) * 2002-12-05 2005-02-15 Staktek Group L.P. Thin scale outline package
US7071545B1 (en) 2002-12-20 2006-07-04 Asat Ltd. Shielded integrated circuit package
US6686656B1 (en) * 2003-01-13 2004-02-03 Kingston Technology Corporation Integrated multi-chip chip scale package
US6867121B2 (en) * 2003-01-16 2005-03-15 International Business Machines Corporation Method of apparatus for interconnecting a relatively fine pitch circuit layer and adjacent power plane(s) in a laminated construction
US6876088B2 (en) 2003-01-16 2005-04-05 International Business Machines Corporation Flex-based IC package construction employing a balanced lamination
US7253510B2 (en) 2003-01-16 2007-08-07 International Business Machines Corporation Ball grid array package construction with raised solder ball pads
US20040140557A1 (en) * 2003-01-21 2004-07-22 United Test & Assembly Center Limited Wl-bga for MEMS/MOEMS devices
US20040156177A1 (en) * 2003-02-12 2004-08-12 Matsushita Electric Industrial Co., Ltd. Package of electronic components and method for producing the same
JP2004259886A (en) * 2003-02-25 2004-09-16 Seiko Epson Corp Semiconductor device, electronic device, electronic equipment, manufacturing method of semiconductor device, and manufacturing method of electronic device
SG143931A1 (en) 2003-03-04 2008-07-29 Micron Technology Inc Microelectronic component assemblies employing lead frames having reduced-thickness inner lengths
US6856009B2 (en) * 2003-03-11 2005-02-15 Micron Technology, Inc. Techniques for packaging multiple device components
SG137651A1 (en) * 2003-03-14 2007-12-28 Micron Technology Inc Microelectronic devices and methods for packaging microelectronic devices
US20040207990A1 (en) * 2003-04-21 2004-10-21 Rose Andrew C. Stair-step signal routing
JP2004335624A (en) * 2003-05-06 2004-11-25 Hitachi Ltd Semiconductor module
US20090014897A1 (en) * 2003-05-15 2009-01-15 Kumamoto Technology & Industry Foundation Semiconductor chip package and method of manufacturing the same
JP2004363573A (en) * 2003-05-15 2004-12-24 Kumamoto Technology & Industry Foundation Semiconductor chip mounted body and its manufacturing method
JP3951966B2 (en) * 2003-05-30 2007-08-01 セイコーエプソン株式会社 Semiconductor device
TW200501358A (en) * 2003-06-20 2005-01-01 Macronix Int Co Ltd Stacking dual-chip packaging structure
JP3858854B2 (en) * 2003-06-24 2006-12-20 富士通株式会社 Multilayer semiconductor device
US7009244B2 (en) * 2003-07-02 2006-03-07 Integrated Memory Technologies, Inc. Scalable flash EEPROM memory cell with notched floating gate and graded source region
US7547975B2 (en) * 2003-07-30 2009-06-16 Tdk Corporation Module with embedded semiconductor IC and method of fabricating the module
KR100546359B1 (en) * 2003-07-31 2006-01-26 삼성전자주식회사 Semiconductor chip package and stacked module thereof having functional part and packaging part arranged sideways on one plane
DE10339609A1 (en) * 2003-08-28 2005-03-24 Forschungszentrum Karlsruhe Gmbh Oligonucleotide, method and system for the detection of antibiotic resistance-mediating genes in microorganisms by means of real-time PCR
KR100546374B1 (en) * 2003-08-28 2006-01-26 삼성전자주식회사 Multi chip package having center pads and method for manufacturing the same
US7071421B2 (en) 2003-08-29 2006-07-04 Micron Technology, Inc. Stacked microfeature devices and associated methods
US7368810B2 (en) * 2003-08-29 2008-05-06 Micron Technology, Inc. Invertible microfeature device packages
US7180165B2 (en) * 2003-09-05 2007-02-20 Sanmina, Sci Corporation Stackable electronic assembly
FI20031341A (en) 2003-09-18 2005-03-19 Imbera Electronics Oy Method for manufacturing an electronic module
JP3867796B2 (en) * 2003-10-09 2007-01-10 セイコーエプソン株式会社 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus
JP3879853B2 (en) * 2003-10-10 2007-02-14 セイコーエプソン株式会社 Semiconductor device, circuit board and electronic equipment
US7253517B2 (en) * 2003-10-28 2007-08-07 Raytheon Company Method and apparatus for combining multiple integrated circuits
US6930378B1 (en) * 2003-11-10 2005-08-16 Amkor Technology, Inc. Stacked semiconductor die assembly having at least one support
US7091124B2 (en) 2003-11-13 2006-08-15 Micron Technology, Inc. Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices
US20050104171A1 (en) * 2003-11-13 2005-05-19 Benson Peter A. Microelectronic devices having conductive complementary structures and methods of manufacturing microelectronic devices having conductive complementary structures
US8084866B2 (en) 2003-12-10 2011-12-27 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US8970049B2 (en) * 2003-12-17 2015-03-03 Chippac, Inc. Multiple chip package module having inverted package stacked over die
US7132303B2 (en) * 2003-12-18 2006-11-07 Freescale Semiconductor, Inc. Stacked semiconductor device assembly and method for forming
TWI283467B (en) * 2003-12-31 2007-07-01 Advanced Semiconductor Eng Multi-chip package structure
US20060138631A1 (en) * 2003-12-31 2006-06-29 Advanced Semiconductor Engineering, Inc. Multi-chip package structure
US7180171B1 (en) 2004-01-08 2007-02-20 Smart Modular Technologies, Inc. Single IC packaging solution for multi chip modules
US20050269692A1 (en) 2004-05-24 2005-12-08 Chippac, Inc Stacked semiconductor package having adhesive/spacer structure and insulation
US8552551B2 (en) * 2004-05-24 2013-10-08 Chippac, Inc. Adhesive/spacer island structure for stacking over wire bonded die
US20050258527A1 (en) * 2004-05-24 2005-11-24 Chippac, Inc. Adhesive/spacer island structure for multiple die package
US7217597B2 (en) 2004-06-22 2007-05-15 Micron Technology, Inc. Die stacking scheme
KR100630690B1 (en) * 2004-07-08 2006-10-02 삼성전자주식회사 Multi chip package having heat dissipating path
US7253511B2 (en) * 2004-07-13 2007-08-07 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
SG145547A1 (en) 2004-07-23 2008-09-29 Micron Technology Inc Microelectronic component assemblies with recessed wire bonds and methods of making same
US7602618B2 (en) * 2004-08-25 2009-10-13 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US20060043534A1 (en) * 2004-08-26 2006-03-02 Kirby Kyle K Microfeature dies with porous regions, and associated methods and systems
TW200618705A (en) * 2004-09-16 2006-06-01 Tdk Corp Multilayer substrate and manufacturing method thereof
US20060071316A1 (en) * 2004-09-24 2006-04-06 Emory Garth Three-dimensional stack manufacture for integrated circuit devices and method of manufacture
US20060073635A1 (en) * 2004-09-28 2006-04-06 Chao-Yuan Su Three dimensional package type stacking for thinner package application
KR100573302B1 (en) * 2004-10-07 2006-04-24 삼성전자주식회사 three-dimensional package stack using wire bonding and manufacturing method thereof
US7750483B1 (en) * 2004-11-10 2010-07-06 Bridge Semiconductor Corporation Semiconductor chip assembly with welded metal pillar and enlarged plated contact terminal
US7235870B2 (en) * 2004-12-30 2007-06-26 Punzalan Jr Nelson V Microelectronic multi-chip module
JP2006196709A (en) * 2005-01-13 2006-07-27 Sharp Corp Semiconductor device and manufacturing method thereof
US8278751B2 (en) * 2005-02-08 2012-10-02 Micron Technology, Inc. Methods of adhering microfeature workpieces, including a chip, to a support member
US20080203552A1 (en) * 2005-02-15 2008-08-28 Unisemicon Co., Ltd. Stacked Package and Method of Fabricating the Same
TWI249831B (en) * 2005-02-21 2006-02-21 Touch Micro System Tech Chip type micro connector and method of packaging the sane
KR100651125B1 (en) * 2005-03-21 2006-12-01 삼성전자주식회사 Double molded multi chip package and manufacturing method thereof
US7429787B2 (en) * 2005-03-31 2008-09-30 Stats Chippac Ltd. Semiconductor assembly including chip scale package and second substrate with exposed surfaces on upper and lower sides
KR101172527B1 (en) * 2005-03-31 2012-08-10 스태츠 칩팩, 엘티디. Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
US7364945B2 (en) 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
US20060231960A1 (en) * 2005-04-15 2006-10-19 Taiwan Semiconductor Manufacturing Co., Ltd. Non-cavity semiconductor packages
US7354800B2 (en) 2005-04-29 2008-04-08 Stats Chippac Ltd. Method of fabricating a stacked integrated circuit package system
US7429786B2 (en) * 2005-04-29 2008-09-30 Stats Chippac Ltd. Semiconductor package including second substrate and having exposed substrate surfaces on upper and lower sides
US7582960B2 (en) * 2005-05-05 2009-09-01 Stats Chippac Ltd. Multiple chip package module including die stacked over encapsulated package
US7638866B1 (en) * 2005-06-01 2009-12-29 Rockwell Collins, Inc. Stacked packaging designs offering inherent anti-tamper protection
US7394148B2 (en) * 2005-06-20 2008-07-01 Stats Chippac Ltd. Module having stacked chip scale semiconductor packages
KR100631991B1 (en) * 2005-07-14 2006-10-09 삼성전기주식회사 Electronic modules with structure for stacking ic chips
JP4498991B2 (en) * 2005-07-15 2010-07-07 新光電気工業株式会社 Semiconductor device and electronic device
KR100656587B1 (en) 2005-08-08 2006-12-13 삼성전자주식회사 Stack package using stack substrate connected metal post
US20070080441A1 (en) * 2005-08-18 2007-04-12 Scott Kirkman Thermal expansion compensation graded IC package
SG130055A1 (en) 2005-08-19 2007-03-20 Micron Technology Inc Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices
SG130061A1 (en) * 2005-08-24 2007-03-20 Micron Technology Inc Microelectronic devices and microelectronic support devices, and associated assemblies and methods
SG130066A1 (en) * 2005-08-26 2007-03-20 Micron Technology Inc Microelectronic device packages, stacked microelectronic device packages, and methods for manufacturing microelectronic devices
US7807505B2 (en) * 2005-08-30 2010-10-05 Micron Technology, Inc. Methods for wafer-level packaging of microfeature devices and microfeature devices formed using such methods
US7745944B2 (en) * 2005-08-31 2010-06-29 Micron Technology, Inc. Microelectronic devices having intermediate contacts for connection to interposer substrates, and associated methods of packaging microelectronic devices with intermediate contacts
US20070045807A1 (en) * 2005-09-01 2007-03-01 Micron Technology, Inc. Microelectronic devices and methods for manufacturing microelectronic devices
US7485969B2 (en) * 2005-09-01 2009-02-03 Micron Technology, Inc. Stacked microelectronic devices and methods for manufacturing microelectronic devices
US7829989B2 (en) * 2005-09-07 2010-11-09 Alpha & Omega Semiconductor, Ltd. Vertical packaged IC device modules with interconnected 3D laminates directly contacts wafer backside
JP4535002B2 (en) 2005-09-28 2010-09-01 Tdk株式会社 Semiconductor IC-embedded substrate and manufacturing method thereof
US20070070608A1 (en) * 2005-09-29 2007-03-29 Skyworks Solutions, Inc. Packaged electronic devices and process of manufacturing same
TWI305410B (en) * 2005-10-26 2009-01-11 Advanced Semiconductor Eng Multi-chip package structure
US7622325B2 (en) * 2005-10-29 2009-11-24 Stats Chippac Ltd. Integrated circuit package system including high-density small footprint system-in-package
US7352058B2 (en) * 2005-11-01 2008-04-01 Sandisk Corporation Methods for a multiple die integrated circuit package
US7511371B2 (en) * 2005-11-01 2009-03-31 Sandisk Corporation Multiple die integrated circuit package
US7507603B1 (en) 2005-12-02 2009-03-24 Amkor Technology, Inc. Etch singulated semiconductor package
KR100714648B1 (en) * 2005-12-02 2007-05-07 삼성전자주식회사 Printed circuit board
US7572681B1 (en) 2005-12-08 2009-08-11 Amkor Technology, Inc. Embedded electronic component package
US7323968B2 (en) * 2005-12-09 2008-01-29 Sony Corporation Cross-phase adapter for powerline communications (PLC) network
US20070135055A1 (en) * 2005-12-13 2007-06-14 Ho Lee S Combination quad flat no-lead and thin small outline package
US20070148820A1 (en) * 2005-12-22 2007-06-28 Micron Technology, Inc. Microelectronic devices and methods for manufacturing microelectronic devices
DE102005062783A1 (en) * 2005-12-28 2007-07-05 Robert Bosch Gmbh Electronic module for controlling electric motor, has upper substrate comprising smaller base surface than base body of lower substrate, and power component fastened to lower substrate at outer side of outer periphery of upper substrate
SG133445A1 (en) * 2005-12-29 2007-07-30 Micron Technology Inc Methods for packaging microelectronic devices and microelectronic devices formed using such methods
US7768125B2 (en) * 2006-01-04 2010-08-03 Stats Chippac Ltd. Multi-chip package system
US7456088B2 (en) 2006-01-04 2008-11-25 Stats Chippac Ltd. Integrated circuit package system including stacked die
SG135074A1 (en) 2006-02-28 2007-09-28 Micron Technology Inc Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US7750482B2 (en) * 2006-02-09 2010-07-06 Stats Chippac Ltd. Integrated circuit package system including zero fillet resin
US8704349B2 (en) * 2006-02-14 2014-04-22 Stats Chippac Ltd. Integrated circuit package system with exposed interconnects
US7663232B2 (en) * 2006-03-07 2010-02-16 Micron Technology, Inc. Elongated fasteners for securing together electronic components and substrates, semiconductor device assemblies including such fasteners, and accompanying systems
SG135979A1 (en) * 2006-03-08 2007-10-29 Micron Technology Inc Microelectronic device assemblies including assemblies with recurved leadframes, and associated methods
US8026129B2 (en) * 2006-03-10 2011-09-27 Stats Chippac Ltd. Stacked integrated circuits package system with passive components
JP2007265019A (en) * 2006-03-28 2007-10-11 Sony Computer Entertainment Inc Processor controller
SG136009A1 (en) * 2006-03-29 2007-10-29 Micron Technology Inc Packaged microelectronic devices recessed in support member cavities, and associated methods
US7471538B2 (en) * 2006-03-30 2008-12-30 Micron Technology, Inc. Memory module, system and method of making same
US7910385B2 (en) * 2006-05-12 2011-03-22 Micron Technology, Inc. Method of fabricating microelectronic devices
US7462509B2 (en) * 2006-05-16 2008-12-09 International Business Machines Corporation Dual-sided chip attached modules
US7902660B1 (en) 2006-05-24 2011-03-08 Amkor Technology, Inc. Substrate for semiconductor device and manufacturing method thereof
US7968998B1 (en) 2006-06-21 2011-06-28 Amkor Technology, Inc. Side leaded, bottom exposed pad and bottom exposed lead fusion quad flat semiconductor package
US7633168B2 (en) * 2006-06-28 2009-12-15 Intel Corporation Method, system, and apparatus for a secure bus on a printed circuit board
US7550834B2 (en) * 2006-06-29 2009-06-23 Sandisk Corporation Stacked, interconnected semiconductor packages
US7615409B2 (en) * 2006-06-29 2009-11-10 Sandisk Corporation Method of stacking and interconnecting semiconductor packages via electrical connectors extending between adjoining semiconductor packages
TW200807647A (en) * 2006-07-17 2008-02-01 Delta Electronics Inc Integrated circuit module
SG139573A1 (en) * 2006-07-17 2008-02-29 Micron Technology Inc Microelectronic packages with leadframes, including leadframes configured for stacked die packages, and associated systems and methods
US20080042265A1 (en) * 2006-08-15 2008-02-21 Merilo Leo A Chip scale module package in bga semiconductor package
US7868440B2 (en) * 2006-08-25 2011-01-11 Micron Technology, Inc. Packaged microdevices and methods for manufacturing packaged microdevices
US7378733B1 (en) 2006-08-29 2008-05-27 Xilinx, Inc. Composite flip-chip package with encased components and method of fabricating same
FR2905520A1 (en) * 2006-09-04 2008-03-07 St Microelectronics Sa Semiconductor package for containing integrated circuits, has ball placed at periphery and remote from integrated circuit chips and connecting plates, and packaging material filled in space between support plates and drowning chips and ball
US8133762B2 (en) * 2009-03-17 2012-03-13 Stats Chippac, Ltd. Semiconductor device and method of providing z-interconnect conductive pillars with inner polymer core
SG143098A1 (en) * 2006-12-04 2008-06-27 Micron Technology Inc Packaged microelectronic devices and methods for manufacturing packaged microelectronic devices
US7691668B2 (en) * 2006-12-19 2010-04-06 Spansion Llc Method and apparatus for multi-chip packaging
US7683468B2 (en) * 2006-12-21 2010-03-23 Tessera, Inc. Enabling uniformity of stacking process through bumpers
US20080160173A1 (en) * 2006-12-27 2008-07-03 Nokia Corporation Component Moulding Process
US7687893B2 (en) 2006-12-27 2010-03-30 Amkor Technology, Inc. Semiconductor package having leadframe with exposed anchor pads
US7859092B2 (en) 2007-01-02 2010-12-28 Taiwan Semiconductor Manufacturing Co., Ltd. Package structures
US7729131B2 (en) * 2007-01-05 2010-06-01 Apple Inc. Multiple circuit board arrangements in electronic devices
US7829990B1 (en) 2007-01-18 2010-11-09 Amkor Technology, Inc. Stackable semiconductor package including laminate interposer
US7820483B2 (en) 2007-02-02 2010-10-26 International Business Machines Corporation Injection molded soldering process and arrangement for three-dimensional structures
CN101653056B (en) * 2007-02-15 2011-08-31 日本电气株式会社 Elecric device-installed apparatus and its noise reduction method
US7982297B1 (en) 2007-03-06 2011-07-19 Amkor Technology, Inc. Stackable semiconductor package having partially exposed semiconductor die and method of fabricating the same
US7750449B2 (en) 2007-03-13 2010-07-06 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US8106491B2 (en) * 2007-05-16 2012-01-31 Micron Technology, Inc. Methods of forming stacked semiconductor devices with a leadframe and associated assemblies
JP5036397B2 (en) * 2007-05-21 2012-09-26 新光電気工業株式会社 Manufacturing method of chip embedded substrate
US20110024890A1 (en) * 2007-06-29 2011-02-03 Stats Chippac, Ltd. Stackable Package By Using Internal Stacking Modules
US7977774B2 (en) 2007-07-10 2011-07-12 Amkor Technology, Inc. Fusion quad flat semiconductor package
SG149726A1 (en) 2007-07-24 2009-02-27 Micron Technology Inc Microelectronic die packages with metal leads, including metal leads for stacked die packages, and associated systems and methods
US7687899B1 (en) 2007-08-07 2010-03-30 Amkor Technology, Inc. Dual laminate package structure with embedded elements
US7781877B2 (en) 2007-08-07 2010-08-24 Micron Technology, Inc. Packaged integrated circuit devices with through-body conductive vias, and methods of making same
SG150396A1 (en) * 2007-08-16 2009-03-30 Micron Technology Inc Microelectronic die packages with leadframes, including leadframe-based interposer for stacked die packages, and associated systems and methods
US20090051043A1 (en) * 2007-08-21 2009-02-26 Spansion Llc Die stacking in multi-die stacks using die support mechanisms
KR20090025908A (en) * 2007-09-07 2009-03-11 삼성전자주식회사 Electronic device having a stack-type semiconductor package and method of forming the same
US7777351B1 (en) 2007-10-01 2010-08-17 Amkor Technology, Inc. Thin stacked interposer package
US8089159B1 (en) 2007-10-03 2012-01-03 Amkor Technology, Inc. Semiconductor package with increased I/O density and method of making the same
US7847386B1 (en) 2007-11-05 2010-12-07 Amkor Technology, Inc. Reduced size stacked semiconductor package and method of making the same
EP2061289A1 (en) 2007-11-13 2009-05-20 St Microelectronics S.A. Interconnection of embedded passive components and substrates
TW200931634A (en) 2008-01-10 2009-07-16 Abounion Technology Corp Multi-channel stacked semiconductor device and method for fabricating the same, and stacking substrate applied to the semiconductor device
US7956453B1 (en) 2008-01-16 2011-06-07 Amkor Technology, Inc. Semiconductor package with patterning layer and method of making same
US7723852B1 (en) 2008-01-21 2010-05-25 Amkor Technology, Inc. Stacked semiconductor package and method of making same
JP2009176947A (en) * 2008-01-24 2009-08-06 Olympus Corp Three-dimensional module
JP4581011B2 (en) * 2008-01-25 2010-11-17 株式会社東芝 Electrical parts and manufacturing method
US7605460B1 (en) 2008-02-08 2009-10-20 Xilinx, Inc. Method and apparatus for a power distribution system
US8049320B2 (en) * 2008-02-19 2011-11-01 Texas Instruments Incorporated Integrated circuit stacked package precursors and stacked packaged devices and systems therefrom
EP2096115A1 (en) * 2008-02-26 2009-09-02 Nestec S.A. Oligosaccharide ingredient
CN101683006B (en) * 2008-03-27 2012-04-18 揖斐电株式会社 Circuit board having built-in electronic parts and its manufacturing method
KR101683042B1 (en) 2008-04-04 2016-12-06 포사이트 비젼4, 인크. Therapeutic device for pain management and vision
US8067821B1 (en) 2008-04-10 2011-11-29 Amkor Technology, Inc. Flat semiconductor package with half package molding
US7952204B2 (en) * 2008-04-14 2011-05-31 Fairchild Semiconductor Corporation Semiconductor die packages with multiple integrated substrates, systems using the same, and methods using the same
US7768135B1 (en) 2008-04-17 2010-08-03 Amkor Technology, Inc. Semiconductor package with fast power-up cycle and method of making same
US20090268422A1 (en) * 2008-04-29 2009-10-29 Bailey Mark J Scalable electronic package assembly for memory devices and other terminated bus structures
US7808084B1 (en) 2008-05-06 2010-10-05 Amkor Technology, Inc. Semiconductor package with half-etched locking features
US8125064B1 (en) 2008-07-28 2012-02-28 Amkor Technology, Inc. Increased I/O semiconductor package and method of making same
US8184453B1 (en) 2008-07-31 2012-05-22 Amkor Technology, Inc. Increased capacity semiconductor package
KR100997793B1 (en) * 2008-09-01 2010-12-02 주식회사 하이닉스반도체 Semiconductor pacakge and method of manufacturing thereof
US11302617B2 (en) * 2008-09-06 2022-04-12 Broadpak Corporation Scalable semiconductor interposer integration
US9818680B2 (en) * 2011-07-27 2017-11-14 Broadpak Corporation Scalable semiconductor interposer integration
US7872332B2 (en) 2008-09-11 2011-01-18 Micron Technology, Inc. Interconnect structures for stacked dies, including penetrating structures for through-silicon vias, and associated systems and methods
JP5331427B2 (en) * 2008-09-29 2013-10-30 株式会社日立製作所 Semiconductor device
US7847392B1 (en) 2008-09-30 2010-12-07 Amkor Technology, Inc. Semiconductor device including leadframe with increased I/O
US7989933B1 (en) 2008-10-06 2011-08-02 Amkor Technology, Inc. Increased I/O leadframe and semiconductor device including same
US8008758B1 (en) 2008-10-27 2011-08-30 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe
US20100105168A1 (en) * 2008-10-29 2010-04-29 Freescale Semiconductor, Inc. Microelecronic assembly and method for forming the same
US8089145B1 (en) 2008-11-17 2012-01-03 Amkor Technology, Inc. Semiconductor device including increased capacity leadframe
US8072050B1 (en) 2008-11-18 2011-12-06 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including passive device
US7875963B1 (en) 2008-11-21 2011-01-25 Amkor Technology, Inc. Semiconductor device including leadframe having power bars and increased I/O
US7982298B1 (en) 2008-12-03 2011-07-19 Amkor Technology, Inc. Package in package semiconductor device
US8487420B1 (en) 2008-12-08 2013-07-16 Amkor Technology, Inc. Package in package semiconductor device with film over wire
KR20100069969A (en) * 2008-12-17 2010-06-25 삼성전자주식회사 Installing structure of memory for portable terminal
US20170117214A1 (en) 2009-01-05 2017-04-27 Amkor Technology, Inc. Semiconductor device with through-mold via
US8680656B1 (en) 2009-01-05 2014-03-25 Amkor Technology, Inc. Leadframe structure for concentrated photovoltaic receiver package
US8058715B1 (en) 2009-01-09 2011-11-15 Amkor Technology, Inc. Package in package device for RF transceiver module
US8026589B1 (en) 2009-02-23 2011-09-27 Amkor Technology, Inc. Reduced profile stackable semiconductor package
KR101013563B1 (en) * 2009-02-25 2011-02-14 주식회사 하이닉스반도체 Stack package
US7960818B1 (en) 2009-03-04 2011-06-14 Amkor Technology, Inc. Conformal shield on punch QFN semiconductor package
US8575742B1 (en) 2009-04-06 2013-11-05 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including power bars
US20110180891A1 (en) * 2009-08-06 2011-07-28 Advanced Chip Engineering Technology Inc. Conductor package structure and method of the same
US20110209908A1 (en) * 2009-08-06 2011-09-01 Advanced Chip Engineering Technology Inc. Conductor package structure and method of the same
US20110031594A1 (en) * 2009-08-06 2011-02-10 Advanced Chip Engineering Technology Inc. Conductor package structure and method of the same
TWI395518B (en) * 2009-09-08 2013-05-01 Compal Electronics Inc Stack structure of circuit board
US8796561B1 (en) 2009-10-05 2014-08-05 Amkor Technology, Inc. Fan out build up substrate stackable package and method
US8552546B2 (en) * 2009-10-06 2013-10-08 Samsung Electronics Co., Ltd. Semiconductor package, semiconductor package structure including the semiconductor package, and mobile phone including the semiconductor package structure
KR101620347B1 (en) * 2009-10-14 2016-05-13 삼성전자주식회사 Passive elements embedded semiconductor package
EP2490635B1 (en) 2009-10-23 2017-09-06 Nexisvision, Inc. Corneal denervation for treatment of ocular pain
US9498385B2 (en) 2009-10-23 2016-11-22 Nexisvision, Inc. Conformable therapeutic shield for vision and pain
US8937381B1 (en) 2009-12-03 2015-01-20 Amkor Technology, Inc. Thin stackable package and method
US9691734B1 (en) 2009-12-07 2017-06-27 Amkor Technology, Inc. Method of forming a plurality of electronic component packages
WO2011082497A1 (en) * 2010-01-11 2011-07-14 Cooledge Lighting Inc. Package for light emitting and receiving devices
KR20110085481A (en) * 2010-01-20 2011-07-27 삼성전자주식회사 Stacked semiconductor package
US8618654B2 (en) 2010-07-20 2013-12-31 Marvell World Trade Ltd. Structures embedded within core material and methods of manufacturing thereof
US8698322B2 (en) * 2010-03-24 2014-04-15 Oracle International Corporation Adhesive-bonded substrates in a multi-chip module
US8324511B1 (en) 2010-04-06 2012-12-04 Amkor Technology, Inc. Through via nub reveal method and structure
US8564141B2 (en) * 2010-05-06 2013-10-22 SK Hynix Inc. Chip unit and stack package having the same
US8294276B1 (en) 2010-05-27 2012-10-23 Amkor Technology, Inc. Semiconductor device and fabricating method thereof
US8440554B1 (en) 2010-08-02 2013-05-14 Amkor Technology, Inc. Through via connected backside embedded circuit features structure and method
US8836101B2 (en) * 2010-09-24 2014-09-16 Infineon Technologies Ag Multi-chip semiconductor packages and assembly thereof
US8487445B1 (en) 2010-10-05 2013-07-16 Amkor Technology, Inc. Semiconductor device having through electrodes protruding from dielectric layer
US8791501B1 (en) 2010-12-03 2014-07-29 Amkor Technology, Inc. Integrated passive device structure and method
US8674485B1 (en) 2010-12-08 2014-03-18 Amkor Technology, Inc. Semiconductor device including leadframe with downsets
US8390130B1 (en) 2011-01-06 2013-03-05 Amkor Technology, Inc. Through via recessed reveal structure and method
TWI557183B (en) 2015-12-16 2016-11-11 財團法人工業技術研究院 Siloxane resin composition, and photoelectric device employing the same
US8648450B1 (en) 2011-01-27 2014-02-11 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands
US9865310B2 (en) * 2011-02-24 2018-01-09 Interconnect Systems, Inc. High density memory modules
WO2012126377A1 (en) * 2011-03-22 2012-09-27 Nantong Fujitsu Microelectronics Co., Ltd. System-level packaging methods and structures
US8569882B2 (en) * 2011-03-24 2013-10-29 Stats Chippac Ltd. Integrated circuit packaging system with collapsed multi-integration package and method of manufacture thereof
US12044905B2 (en) 2011-04-28 2024-07-23 Journey1 Inc Contact lenses for refractive correction
US8927391B2 (en) 2011-05-27 2015-01-06 Taiwan Semiconductor Manufacturing Company, Ltd. Package-on-package process for applying molding compound
KR101321277B1 (en) * 2011-07-04 2013-10-28 삼성전기주식회사 Power module package and method for manufacturing the same
US8552548B1 (en) 2011-11-29 2013-10-08 Amkor Technology, Inc. Conductive pad on protruding through electrode semiconductor device
US8680684B2 (en) * 2012-01-09 2014-03-25 Invensas Corporation Stackable microelectronic package structures
US20130181359A1 (en) 2012-01-13 2013-07-18 TW Semiconductor Manufacturing Company, Ltd. Methods and Apparatus for Thinner Package on Package Structures
US20130199831A1 (en) * 2012-02-06 2013-08-08 Christopher Morris Electromagnetic field assisted self-assembly with formation of electrical contacts
CN104040715B (en) * 2012-02-09 2017-02-22 富士电机株式会社 Semiconductor device
US9704725B1 (en) 2012-03-06 2017-07-11 Amkor Technology, Inc. Semiconductor device with leadframe configured to facilitate reduced burr formation
US9048298B1 (en) 2012-03-29 2015-06-02 Amkor Technology, Inc. Backside warpage control structure and fabrication method
US9129943B1 (en) 2012-03-29 2015-09-08 Amkor Technology, Inc. Embedded component package and fabrication method
US8933715B2 (en) 2012-04-08 2015-01-13 Elm Technology Corporation Configurable vertical integration
US8901730B2 (en) 2012-05-03 2014-12-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus for package on package devices
US9099999B1 (en) * 2012-05-31 2015-08-04 Altera Corporation Adjustable drive strength input-output buffer circuitry
US9385006B2 (en) * 2012-06-21 2016-07-05 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming an embedded SOP fan-out package
US9078380B2 (en) * 2012-10-19 2015-07-07 Nvidia Corporation MOSFET stack package
US9418971B2 (en) * 2012-11-08 2016-08-16 Taiwan Semiconductor Manufacturing Company, Ltd. Package-on-package structure including a thermal isolation material and method of forming the same
TWI518878B (en) * 2012-12-18 2016-01-21 Murata Manufacturing Co Laminated type electronic device and manufacturing method thereof
KR101486790B1 (en) 2013-05-02 2015-01-28 앰코 테크놀로지 코리아 주식회사 Micro Lead Frame for semiconductor package
CN103311207A (en) * 2013-05-29 2013-09-18 华为技术有限公司 Stacked package structure
CA2916885A1 (en) 2013-06-26 2014-12-31 Nexisvision, Inc. Contact lenses for refractive correction
US9478498B2 (en) 2013-08-05 2016-10-25 Taiwan Semiconductor Manufacturing Company, Ltd. Through package via (TPV)
KR101563911B1 (en) 2013-10-24 2015-10-28 앰코 테크놀로지 코리아 주식회사 Semiconductor package
US9603252B1 (en) 2013-11-12 2017-03-21 Smart Modular Technologies, Inc. Integrated circuit device system with elevated configuration and method of manufacture thereof
US9648754B1 (en) * 2013-11-12 2017-05-09 Smart Modular Technologies, Inc. Integrated circuit device system with elevated stacked configuration and method of manufacture thereof
CN104752380B (en) * 2013-12-31 2018-10-09 晟碟信息科技(上海)有限公司 Semiconductor device
US9673122B2 (en) 2014-05-02 2017-06-06 Amkor Technology, Inc. Micro lead frame structure having reinforcing portions and method
US9536824B2 (en) 2014-11-06 2017-01-03 Origin Gps Ltd. Dual sided circuit for surface mounting
JP2017503360A (en) * 2014-12-15 2017-01-26 インテル コーポレイション Opossum die-type package-on-package equipment
TWI582916B (en) * 2015-04-27 2017-05-11 南茂科技股份有限公司 Multi chip package structure, wafer level chip package structure and manufacturing method thereof
US9967659B2 (en) * 2015-07-24 2018-05-08 Raytheon Company Low capacitance, shielded, watertight device interconnect
US10090259B2 (en) * 2015-12-26 2018-10-02 Intel Corporation Non-rectangular electronic device components
US9704819B1 (en) * 2016-03-29 2017-07-11 Hong Kong Applied Science And Technology Research Institute Co. Ltd. Three dimensional fully molded power electronics module having a plurality of spacers for high power applications
US11064609B2 (en) * 2016-08-04 2021-07-13 X Display Company Technology Limited Printable 3D electronic structure
JP6788202B2 (en) * 2016-11-01 2020-11-25 富士通株式会社 Electronic devices, manufacturing methods of electronic devices and electronic devices
CN108346639B (en) * 2017-09-30 2020-04-03 中芯集成电路(宁波)有限公司 Wafer level system packaging method and packaging structure
US10553563B2 (en) * 2018-05-30 2020-02-04 Epistar Corporation Electronic device
US10796971B2 (en) 2018-08-13 2020-10-06 X Display Company Technology Limited Pressure-activated electrical interconnection with additive repair
WO2020133421A1 (en) * 2018-12-29 2020-07-02 深南电路股份有限公司 Diversified assembly printed circuit board and manufacturing method
US11081468B2 (en) * 2019-08-28 2021-08-03 Micron Technology, Inc. Stacked die package including a first die coupled to a substrate through direct chip attachment and a second die coupled to the substrate through wire bonding and related methods, devices and apparatuses
CN110600461B (en) * 2019-08-30 2022-04-22 荣耀终端有限公司 Packaging structure and electronic equipment
US11387178B2 (en) * 2020-03-06 2022-07-12 X-Celeprint Limited Printable 3D electronic components and structures
CN112201667A (en) * 2020-11-06 2021-01-08 积高电子(无锡)有限公司 POP packaging structure and packaging method of image sensor

Family Cites Families (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5099306A (en) * 1988-11-21 1992-03-24 Honeywell Inc. Stacked tab leadframe assembly
US4954878A (en) * 1989-06-29 1990-09-04 Digital Equipment Corp. Method of packaging and powering integrated circuit chips and the chip assembly formed thereby
US5200362A (en) * 1989-09-06 1993-04-06 Motorola, Inc. Method of attaching conductive traces to an encapsulated semiconductor die using a removable transfer film
US5012323A (en) 1989-11-20 1991-04-30 Micron Technology, Inc. Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe
US5109320A (en) * 1990-12-24 1992-04-28 Westinghouse Electric Corp. System for connecting integrated circuit dies to a printed wiring board
US5252857A (en) * 1991-08-05 1993-10-12 International Business Machines Corporation Stacked DCA memory chips
US5403784A (en) * 1991-09-03 1995-04-04 Microelectronics And Computer Technology Corporation Process for manufacturing a stacked multiple leadframe semiconductor package using an alignment template
US5128831A (en) * 1991-10-31 1992-07-07 Micron Technology, Inc. High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias
US5222014A (en) * 1992-03-02 1993-06-22 Motorola, Inc. Three-dimensional multi-chip pad array carrier
US5238862A (en) * 1992-03-18 1993-08-24 Micron Technology, Inc. Method of forming a stacked capacitor with striated electrode
US5422435A (en) * 1992-05-22 1995-06-06 National Semiconductor Corporation Stacked multi-chip modules and method of manufacturing
US5496775A (en) * 1992-07-15 1996-03-05 Micron Semiconductor, Inc. Semiconductor device having ball-bonded pads
US5612576A (en) * 1992-10-13 1997-03-18 Motorola Self-opening vent hole in an overmolded semiconductor device
US5535101A (en) * 1992-11-03 1996-07-09 Motorola, Inc. Leadless integrated circuit package
EP0608440A1 (en) * 1992-12-18 1994-08-03 Fujitsu Limited Semiconductor device having a plurality of chips having identical circuit arrangements sealed in package
US5479319A (en) * 1992-12-30 1995-12-26 Interconnect Systems, Inc. Multi-level assemblies for interconnecting integrated circuits
US5291061A (en) * 1993-04-06 1994-03-01 Micron Semiconductor, Inc. Multi-chip stacked devices
JP2518508B2 (en) * 1993-04-14 1996-07-24 日本電気株式会社 Semiconductor device
US5323060A (en) * 1993-06-02 1994-06-21 Micron Semiconductor, Inc. Multichip module having a stacked chip arrangement
JP3293334B2 (en) * 1993-08-25 2002-06-17 セイコーエプソン株式会社 Semiconductor device and manufacturing method thereof
US5494841A (en) * 1993-10-15 1996-02-27 Micron Semiconductor, Inc. Split-polysilicon CMOS process for multi-megabit dynamic memories incorporating stacked container capacitor cells
KR970000214B1 (en) * 1993-11-18 1997-01-06 삼성전자 주식회사 Semiconductor device and method of producing the same
US5397458A (en) * 1993-12-27 1995-03-14 Uop Moving bed regeneration process with internally mixed chloride gas
US5473814A (en) * 1994-01-07 1995-12-12 International Business Machines Corporation Process for surface mounting flip chip carrier modules
US5477082A (en) * 1994-01-11 1995-12-19 Exponential Technology, Inc. Bi-planar multi-chip module
US5506756A (en) * 1994-01-25 1996-04-09 Intel Corporation Tape BGA package die-up/die down
US5512765A (en) * 1994-02-03 1996-04-30 National Semiconductor Corporation Extendable circuit architecture
US5466627A (en) * 1994-03-18 1995-11-14 United Microelectronics Corporation Stacked capacitor process using BPSG precipitates
US5481134A (en) * 1994-05-03 1996-01-02 Hughes Aircraft Company Stacked high density interconnected integrated circuit system
US5434745A (en) * 1994-07-26 1995-07-18 White Microelectronics Div. Of Bowmar Instrument Corp. Stacked silicon die carrier assembly
US5498905A (en) * 1994-08-26 1996-03-12 Hughes Aircraft Company Layered features for co-fired module integration
US5512780A (en) * 1994-09-09 1996-04-30 Sun Microsystems, Inc. Inorganic chip-to-package interconnection circuit
US5715144A (en) * 1994-12-30 1998-02-03 International Business Machines Corporation Multi-layer, multi-chip pyramid and circuit board structure
US5616958A (en) * 1995-01-25 1997-04-01 International Business Machines Corporation Electronic package
US5655703A (en) * 1995-05-25 1997-08-12 International Business Machines Corporation Solder hierarchy for chip attachment to substrates
US5639696A (en) * 1996-01-31 1997-06-17 Lsi Logic Corporation Microelectronic integrated circuit mounted on circuit board with solder column grid array interconnection, and method of fabricating the solder column grid array
US5994166A (en) * 1997-03-10 1999-11-30 Micron Technology, Inc. Method of constructing stacked packages

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6581279B1 (en) * 1998-08-25 2003-06-24 Commissariat A L'energie Atomique Method of collectively packaging electronic components
US6340600B1 (en) * 2001-03-06 2002-01-22 Seung Kee Joo Methods for fabricating large single-grained ferroelectric thin film, for fabricating ferroelectric thin film capacitor using the same, and for fabricating ferroelectric memory device using the same
US8143100B2 (en) * 2002-09-17 2012-03-27 Chippac, Inc. Method of fabricating a semiconductor multi-package module having wire bond interconnect between stacked packages
US7935572B2 (en) 2002-09-17 2011-05-03 Chippac, Inc. Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
US20070292990A1 (en) * 2002-09-17 2007-12-20 Marcos Karnezos Semiconductor multi-package module having wire bond interconnect between stacked packages
US20100200966A1 (en) * 2002-09-17 2010-08-12 Marcos Karnezos Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
US20060125096A1 (en) * 2003-02-05 2006-06-15 Masakuni Shiozawa Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device
US20040195668A1 (en) * 2003-02-06 2004-10-07 Toshihiro Sawamoto Semiconductor device, electronic device, electronic equipment, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222534A1 (en) * 2003-02-07 2004-11-11 Toshihiro Sawamoto Semiconductor device, electronic device, electronic equipment, method of manufacturing semiconductor device, and method of manufacturing electronic device
US7230329B2 (en) 2003-02-07 2007-06-12 Seiko Epson Corporation Semiconductor device, electronic device, electronic equipment, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040227236A1 (en) * 2003-03-17 2004-11-18 Toshihiro Sawamoto Semiconductor device, electronic device, electronic apparatus, and methods for manufacturing carrier substrate, semiconductor device, and electronic device
US20040227223A1 (en) * 2003-03-17 2004-11-18 Toshihiro Sawamoto Semiconductor device, electronic device, electronic apparatus, and methods for manufacturing semiconductor device and electronic device
US20040222508A1 (en) * 2003-03-18 2004-11-11 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20050110166A1 (en) * 2003-03-18 2005-05-26 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222519A1 (en) * 2003-03-18 2004-11-11 Akiyoshi Aoyagi Semiconductor device, electronic device, electronic apparatus, method of manufacturing semiconductor device, and method of manufacturing electronic device
US20040222510A1 (en) * 2003-03-24 2004-11-11 Akiyoshi Aoyagi Semiconductor device, semiconductor pack age, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US7091619B2 (en) 2003-03-24 2006-08-15 Seiko Epson Corporation Semiconductor device, semiconductor package, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US7256072B2 (en) 2003-03-25 2007-08-14 Seiko Epson Corporation Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device
US20050184379A1 (en) * 2003-03-25 2005-08-25 Masakuni Shiozawa Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device
JP2008545274A (en) * 2005-06-30 2008-12-11 フェアチャイルド セミコンダクター コーポレイション Semiconductor die package and manufacturing method thereof
US20100258925A1 (en) * 2005-06-30 2010-10-14 Oseob Jeon Semiconductor die package and method for making the same
US8664752B2 (en) 2005-06-30 2014-03-04 Fairchild Semiconductor Corporation Semiconductor die package and method for making the same
US8183088B2 (en) 2005-06-30 2012-05-22 Fairchild Semiconductor Corporation Semiconductor die package and method for making the same
US8298871B2 (en) * 2007-12-20 2012-10-30 National Semiconductor Corporation Method and leadframe for packaging integrated circuits
US20110104854A1 (en) * 2007-12-20 2011-05-05 National Semiconductor Corporation Method and leadframe for packaging integrated circuits
US9147649B2 (en) 2008-01-24 2015-09-29 Infineon Technologies Ag Multi-chip module
US20090189291A1 (en) * 2008-01-24 2009-07-30 Infineon Technologies Ag Multi-chip module
US8106499B2 (en) * 2009-06-20 2012-01-31 Stats Chippac Ltd. Integrated circuit packaging system with a dual substrate package and method of manufacture thereof
US20100320583A1 (en) * 2009-06-20 2010-12-23 Zigmund Ramirez Camacho Integrated circuit packaging system with a dual substrate package and method of manufacture thereof
US8264074B2 (en) * 2010-09-10 2012-09-11 General Electric Company Device for use as dual-sided sensor package
US20120061775A1 (en) * 2010-09-10 2012-03-15 Woojin Kim Device for use as dual-sided sensor package
US20130087911A1 (en) * 2011-10-07 2013-04-11 Mediatek Inc. Integrated circuit package structure
US9437512B2 (en) * 2011-10-07 2016-09-06 Mediatek Inc. Integrated circuit package structure
US10879195B2 (en) * 2018-02-15 2020-12-29 Micron Technology, Inc. Method for substrate moisture NCF voiding elimination

Also Published As

Publication number Publication date
US6051878A (en) 2000-04-18
US20020125558A1 (en) 2002-09-12
US5994166A (en) 1999-11-30
US6222265B1 (en) 2001-04-24
US6583503B2 (en) 2003-06-24
US20040053442A1 (en) 2004-03-18
US6404044B2 (en) 2002-06-11
US6979895B2 (en) 2005-12-27

Similar Documents

Publication Publication Date Title
US6404044B2 (en) Semiconductor package with stacked substrates and multiple semiconductor dice
US7193306B2 (en) Semiconductor structure having stacked semiconductor devices
US7166495B2 (en) Method of fabricating a multi-die semiconductor package assembly
US6080264A (en) Combination of semiconductor interconnect
US7008823B2 (en) Die stacking scheme
US6838768B2 (en) Module assembly for stacked BGA packages
US7514776B2 (en) Semiconductor/printed circuit board assembly, and computer system
US20050189623A1 (en) Multiple die package
US7217597B2 (en) Die stacking scheme

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731