US20010000494A1 - Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies - Google Patents

Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies Download PDF

Info

Publication number
US20010000494A1
US20010000494A1 US09/735,440 US73544000A US2001000494A1 US 20010000494 A1 US20010000494 A1 US 20010000494A1 US 73544000 A US73544000 A US 73544000A US 2001000494 A1 US2001000494 A1 US 2001000494A1
Authority
US
United States
Prior art keywords
over
substrate
region
semiconductive
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/735,440
Other versions
US6281056B2 (en
Inventor
H. Manning
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/735,440 priority Critical patent/US6281056B2/en
Publication of US20010000494A1 publication Critical patent/US20010000494A1/en
Application granted granted Critical
Publication of US6281056B2 publication Critical patent/US6281056B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Anticipated expiration legal-status Critical
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology

Definitions

  • the invention pertains to methods of forming silicon-on-insulator layers, methods of forming transistor devices, and to semiconductor devices and assemblies.
  • Numerous semiconductor devices and assemblies may be formed utilizing silicon-on-insulator (SOI) constructions. Such assemblies can include, for example, fully depleted SOI devices or partially-deleted SOI devices. Among SOI devices are n-channel transistors and p-channel transistors. Such transistors can, depending on the desired characteristics, be either fully depleted SOI devices or partially depleted SOI devices. Also, such transistors can be incorporated into specific types of devices, such as, for example, memory array transistor devices and peripheral transistor devices.
  • SOI silicon-on-insulator
  • oxygen is implanted at a desired depth into a silicon wafer.
  • the wafer is then subjected to an anneal to form a buried silicon dioxide layer having an outward monocrystalline silicon layer thereover.
  • the anneal can also repair damage caused by the implant, although the repair is typically not perfect.
  • a silicon wafer is initially provided with an outer silicon dioxide layer.
  • Such outer silicon dioxide layer can be formed, for example, by exposing the wafer to an oxidizing ambient.
  • a separate silicon wafer is positioned against the silicon dioxide layer to form a composite comprising the silicon dioxide layer sandwiched between a pair of silicon wafers.
  • the composite is heated in a furnace to cause fusing of the silicon wafers with the silicon dioxide.
  • the second silicon wafer is mechanically polished down to a desired thickness such that its remnants constitute an SOI construction.
  • FIG. 1 illustrates an apparatus 10 configured for electrostatically etching a silicon layer of a SOI construction.
  • Apparatus 10 comprises a vessel 12 within which is an etching composition 14 preferably comprising potassium hydroxide.
  • a heater 16 is provided within etching composition 14 to control a temperature of the composition during an etching process.
  • An SOI construction 18 is supported within vessel 12 by a TEFLON (TM) holder 20 which comprises a back support 22 and a front support 24 . SOI construction 18 is compressed between back support 22 and front support 24 .
  • TM TEFLON
  • a first O-ring 26 is between SOI construction 18 and front support 24 and seals a back of SOI construction 18 from exposure to etching composition 14 .
  • a second O-ring 34 seals front support 24 against back support 22 .
  • An electrode 28 extends across a back of SOI construction 18 and supports the back of SOI construction 18 while also providing an electrical connection to SOI construction 18 .
  • Electrode 28 is electrically connected through a voltage supply 30 to a platinum electrode 32 extending within etching composition 14 .
  • SOI construction 18 comprises a substrate portion 40 , an insulator layer 42 , and a silicon layer 44 .
  • Silicon layer 44 is a “frontside” of construction 18 and substrate 40 is a “backside” of construction 18 . Frontside 44 is exposed to etching composition 14 .
  • silicon layer 44 is generally lightly doped, with, for example, a p-type conductivity-enhancing dopant.
  • a voltage is provided with voltage supply 30 to force a depletion region 46 to be formed within silicon layer 44 .
  • Etching composition 14 then etches silicon layer 44 to about depletion region 46 and stops.
  • a thickness of depletion region 46 can be controlled by controlling a voltage provided by voltage supply 30 .
  • the etching composition stops etching at the depletion layer, or at some location near the depletion layer, it is clear that the amount of silicon etched from layer 44 can be controlled by controlling a thickness of depletion layer 46 .
  • a 20% (wt) potassium hydroxide solution is typically used as an etchant and 50-75 volts are applied by voltage supply 30 for a typical etching duration of about six minutes.
  • the temperature of the potassium hydroxide solution is typically controlled to be about 70°C. with temperature controller 16 .
  • the invention encompasses methods of forming SOI constructions having varying thicknesses within the silicon layer.
  • the invention also encompasses methods of forming transistor devices from such SOI constructions. Additionally, the invention encompasses semiconductor devices and assemblies utilizing SOI constructions which have varying thicknesses of the silicon layer.
  • the invention encompasses a method of forming a semiconductor-on-insulator layer wherein a substrate is provided, an insulator layer is provided over the substrate and a semiconductive layer is provided over the insulator layer.
  • the semiconductive layer has a first portion and a second portion.
  • a depletion region is formed within the semiconductive layer proximate the insulator layer.
  • a thickness of the depletion region is controlled to form a different thickness in the first portion than in the second portion.
  • the semiconductive layer is etched to about the depletion region.
  • the invention encompasses a method of forming a semiconductor-on-insulator layer wherein a semiconductive substrate is provided.
  • the semiconductive substrate has a substantially uniform doping with a first impurity.
  • a first portion of the semiconductive substrate is doped with a second impurity.
  • a second portion of the semiconductive substrate is doped with a third impurity.
  • a third portion of the semiconductive substrate is left undoped with either of the second impurity or the third impurity.
  • An insulator layer is formed over the semiconductive substrate.
  • a semiconductive layer is formed over the insulator layer.
  • the semiconductive layer is substantially uniformly doped with a p-type impurity.
  • a depletion region is formed within the semiconductive layer.
  • the depletion region is formed over the first portion, the second portion and the third portion.
  • the depletion region is thicker over the first portion of the substrate relative to over the second and third portions.
  • the depletion region is thinner over the second portion of the substrate relative to over the first and third portions.
  • the semiconductive layer is exposed to an electrolytic etching composition to etch the semiconductive layer to about the depletion region.
  • the invention encompasses a method of forming a thin film transistor wherein a substrate is provided.
  • a source template portion, a channel template portion and a drain template portion of the substrate are defined.
  • the source and drain template portions are doped differently than the channel template portion.
  • An insulator layer is formed over the substrate.
  • a semiconductive layer is formed over the insulator layer.
  • a depletion region is formed within the semiconductive layer. The depletion region is over the source template portion, the channel template portion and the drain template portion. The depletion region is proximate the insulator layer, and is thinner over the channel template portion than over the source and drain template portions.
  • the semiconductive layer is exposed to an electrolytic etching composition to etch the semiconductive layer to about the depletion region.
  • the etched semiconductive layer is thinner over the channel template portion than over the source and drain template portions.
  • the etched semiconductive layer over the channel template portion comprises a transistor channel
  • the etched semiconductive layer over the source template portion comprises a transistor source
  • the etched semiconductive layer over the drain template portion comprises a transistor drain.
  • a transistor gate is formed proximate the transistor channel. The transistor source, transistor drain, transistor channel and transistor gate are incorporated into a thin film transistor.
  • FIG. 1 is a diagrammatic cross-sectional view of a prior art apparatus for electrostatically etching a silicon layer of an SOI construction.
  • FIG. 2 is an expanded view of the zone labeled 2 in FIG. 1.
  • FIG. 3 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a first embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • FIG. 4 is a view of the FIG. 3 silicon-on-insulator construction shown at a processing step subsequent to that of FIG. 3.
  • FIG. 5 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a second embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • FIG. 6 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a third embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • FIG. 7 is a fragmentary cross-sectional view of a silicon-on-insulator construction at a preliminary step of a fourth embodiment process of the present invention.
  • FIG. 8 is a fragmentary cross-sectional view of the FIG. 7 silicon-on-insulator construction shown at processing step subsequent to that of FIG. 7.
  • FIG. 9 is a fragmentary cross-sectional view of a semiconductor assembly formed according to a fifth embodiment method of the present invention.
  • FIG. 10 is a fragmentary cross-sectional view of a semiconductor assembly formed according to a sixth embodiment method of the present invention.
  • the invention generally encompasses methods of controlling a thickness of a semiconductor layer in a semiconductor-on-insulator assembly, encompasses methods of incorporation of such SOI assemblies into circuitry devices, and encompasses circuitry devices incorporating such SOI assemblies.
  • SOI assembly 50 is illustrated.
  • SOI assembly 50 is illustrated in an expanded view similar to that of FIG. 2, with SOI construction 50 being treated with electrolytic etching apparatus 10 of FIG. 1.
  • SOI construction 50 comprises a substrate 52 , an insulator layer 54 and a semiconductive layer 56 over insulator layer 54 .
  • Semiconductive layer 56 preferably comprises a semiconductive material, such as silicon doped with a p-type conductivity enhancing dopant.
  • Insulator layer 54 can comprise a number of materials known to persons of ordinary skill in the art, including, for example, silicon dioxide and silicon nitride.
  • Electrode 28 is electrically connected with substrate 52 and an etching composition 14 is adjacent an outer surface of semiconductive layer 56 . Electrode 28 is connected to a voltage supply 30 (shown in FIG. 1) which is in turn connected to an electrode 32 (shown in FIG. 1). Electrode 32 can be a platinum electrode, or can comprise other electrode materials. Voltage supply 30 (shown in FIG. 1) is utilized to form a depletion region 58 (shown in dashed line) within semiconductive layer 56 .
  • SOI construction 50 comprises three portions 60 , 62 and 64 , having differing thicknesses of depletion region 58 .
  • the differing thickness of depletion region 58 in portions 60 , 62 and 64 is caused by forming differing electric fields in portions 60 , 62 and 64 .
  • the shown first embodiment method of controlling the thickness of depletion region 58 encompasses providing doped regions 66 and 68 within substrate 52 to define portions 60 and 64 , while portion 62 is defined by the uniform dopant concentration within substrate 52 .
  • substrate 52 comprises a semiconductive material, such as silicon, which is uniformly conductively doped to from about 10 15 to about 10 18 atoms/cm 3 with either a p-type or an n-type conductivity enhancing dopant.
  • Doped regions 66 and 68 are provided with conductivity enhancing dopant which is either a different type from that utilized to uniformly dope substrate 52 , or which is at a different concentration from the uniform substrate doping of substrate 52 .
  • region 66 could comprise a p-type conductivity enhancing dopant provided to a concentration of from about 10 18 to about 10 20 atoms/cm 3 , and more preferably from about 10 18 to about 10 19 atoms/cm 3 .
  • Region 66 will comprise a higher concentration of p-type conductivity enhancing dopant than the portion of substrate 52 within portion 62 .
  • the higher concentration of p-type conductivity enhancing dopant within region 66 relative to the substrate 52 within portion 62 causes depletion region 58 to be thicker within portion 60 than within portion 62 .
  • Dopant region 68 can comprise an n-type conductivity enhancing dopant provided to a concentration of from 10 17 to about 10 20 atoms/cm 3 .
  • the n-type dopant of region 68 causes depletion region 58 to be thinner within portion 64 than within portions 60 and 62 .
  • Doped regions 66 and 68 can alternatively be referred to as conductivity-modifying diffusion regions 66 and 68 .
  • Conductivity-modifying diffusion regions 66 and 68 alter a conductivity induced by voltage supply 30 (shown in FIG. 1) within semiconductive layer 56 and thereby modify the thickness of depletion region 58 within portions 60 and 64 .
  • a predominate portion of depletion region 58 comprises a base thickness “X” defined by the thickness within portion 62 .
  • Depletion region 58 comprises stepped segments at portions 60 and 64 which have thicknesses “Y” and “Z” that are different from base thickness “X”.
  • SOI construction 50 is shown after etching composition 14 (shown in FIG. 3) etches to about depletion region 58 (shown in FIG. 3) to form the illustrated undulating outer surface 70 on semiconductive layer 56 , and after SOI construction 50 is removed from apparatus 10 (shown in FIG. 1).
  • FIG. 5 A second embodiment method for controlling a thickness of a depletion region within an SOI assembly is described with reference to FIG. 5.
  • similar labeling will be utilized as was used in describing the first embodiment of FIG. 3, with differences being indicated by the suffix “a,” or by different numerals.
  • SOI construction 50 a is illustrated. Fragment 50 a is shown in an expanded view similar to the views of FIGS. 2 and 3, and is within an apparatus 10 (shown in FIG. 1).
  • SOI construction 50 a comprises a substrate 52 a , an insulator layer 54 a and a semiconductive material layer 56 a .
  • Substrate 52 a preferably comprises a semiconductive material conductively doped with either p-type conductivity enhancing dopant or with n-type conductivity enhancing dopant.
  • Semiconductive material 56 a preferably comprises a material, such as silicon, conductively doped with p-type conductivity enhancing dopant.
  • SOI construction 50 a comprises three portions 60 a , 62 a and 64 a , each defined by a differing thickness of depletion region 58 a.
  • Insulator layer 54 a is modified to form regions of varying insulator thickness and thereby to form the differing thicknesses of portions 60 a , 62 a and 64 a .
  • Insulator layer 54 a comprises a first material 80 at portion 62 a and a second material 82 , which is different from first material 80 , at portion 60 a .
  • second material 82 has a higher dielectric constant than first material 80 .
  • Such could be accomplished by, for example, utilizing silicon nitride as second material 82 and silicon oxide as first material 80 .
  • the high dielectric constant of material 82 causes depletion region 58 a to be thicker at portion 60 a than at portion 62 a.
  • Insulator layer 54 a is thickened at portion 64 a more than at portion 62 a , and is displaced inwardly into substrate 52 a at portion 64 a relative to portion 62 a .
  • Such thickening and inward displacement of layer 54 a can be accomplished by, for example, forming a trench 84 within substrate 52 a at portion 64 a and subsequently filling trench 84 with insulator layer 54 a .
  • the thickening and inward displacement of insulator layer 54 a within portion 64 a , relative to portion 62 a causes depletion region 58 a to be thinner at portion 64 a relative to portion 62 a.
  • electrolytic etching component 14 (shown in FIG. 1) can be utilized to etch to about depletion region 58 a to form an SOI construction having an undulating outer surface shaped similar to depletion region 58 a.
  • FIG. 6 shows an SOI construction 50 b within an apparatus 10 (shown in FIG. 1), in a view similar to that of FIGS. 2, 3 and 5 .
  • Construction 50 b comprises a substrate 52 b , an insulator layer 54 b , and a semiconductive material layer 56 b .
  • Substrate 52 b preferably comprises a uniformly doped semiconductive substrate
  • insulator layer 54 b preferably comprises an insulative material such as silicon nitride or silicon dioxide
  • semiconductive material 56 b preferably comprises a p-type doped silicon material.
  • a conductive material 90 is provided within insulative material 54 b .
  • Conductive material 90 changes an electric field within portion 60 b and thereby causes depletion region 58 b to have a different thickness within portion 60 b than within portion 62 b .
  • Conductive material 90 could comprise, for example, a metallic material, such as titanium or tungsten.
  • conductive material 90 is shown within insulator layer 54 b , it will be recognized by persons of ordinary skill in the art that conductive material 90 could also be provided within substrate 52 b to achieve a similar effect on depletion region 58 b as that illustrated.
  • SOI assembly 50 b also comprises a trench 84 b , similar to trench 84 in FIG. 5.
  • Trench 84 b causes a thickness of depletion region 58 b to be altered within region 64 b relative to the thickness of depletion region 58 b within, for example, region 62 b.
  • the electrolytic etching component 14 (shown in FIG. 1) can be utilized to etch to about depletion region 58 b to form an SOI construction having an undulating outer surface shaped similar to depletion region 58 b.
  • the SOI assemblies produced by the methods discussed above with reference to FIGS. 3-6 may be utilized to form semiconductor devices.
  • a thin film transistor may be formed according to a process illustrated in FIGS. 7 and 8.
  • FIGS. 7 and 8 similar labels to those utilized above with reference to FIGS. 3-6 will be utilized, with differences indicated by the suffix “c” or with different numerals.
  • Assembly 50 c comprises a substrate 52 c , an insulator layer 54 c , and a semiconductive material layer 56 c .
  • a source template region 100 , a channel template region 102 , and a drain template region 104 are defined within assembly 50 c .
  • a depletion region 58 c is formed within semiconductive layer 56 c .
  • Depletion region 58 c can be formed by one or more of the methods discussed above with reference to FIGS. 3-6.
  • Depletion region 58 c is formed over source template region 100 , channel template region 102 and drain template region 104 .
  • Depletion region 58 c is proximate insulator layer 54 c , and has a different thickness within channel template region 102 than within source and drain template regions 100 and 104 .
  • depletion region 58 c While the depletion region 58 c is formed, semiconductive layer 56 c is exposed to an electrolytic etching composition (such as composition 14 shown in FIG. 1) and etched to about depletion region 58 c.
  • an electrolytic etching composition such as composition 14 shown in FIG. 1
  • SOI assembly 50 c is shown after such etching.
  • the etched semiconductive layer 56 c comprises a different thickness within channel template region 102 than within source and drain template regions 100 and 104 .
  • semiconductive material 56 c is thinner within channel template region 102 than within source and drain template regions 100 and 104 .
  • alternative embodiments could be utilized in which the thickness of insulator layer 56 c is greater within channel template region 102 than within source and drain template regions 100 and 104 .
  • the etched semiconductive layer 56 c within source and drain template regions 100 and 104 is then conductively doped to form source and drain regions 106 and 108 , respectively.
  • a transistor gate 110 is formed over the etched semiconductive material 56 c within channel template region 102 to utilize the material 56 c within region 102 as a transistor channel 112 .
  • Channel 112 , transistor gate 110 , source region 106 and drain region 108 together comprise a transistor device 114 .
  • a thickness of channel 112 is controlled by controlling a thickness of region 58 c within channel template region 102 . Such control of the thickness of channel 112 can be utilized to create a desired threshold voltage for transistor device 114 .
  • a method of the present invention can be utilized to selectively adjust thicknesses of peripheral n-channel transistor devices, peripheral p-channel transistor devices, and memory array devices, formed on SOI assemblies.
  • similar labels to those utilized above in describing FIGS. 1-8 will be used, with differences indicated by the suffix “d” or different numerals.
  • FIG. 9 illustrates an SOI assembly 50 d comprising a substrate 52 d , an insulator layer 54 d and a semiconductive layer 56 d .
  • SOI assembly 50 d Within SOI assembly 50 d are defined a peripheral p-channel device region 120 , a peripheral n-channel device region 122 , and a memory array device region 124 .
  • p-channel transistors (not shown) will be formed within region 120
  • n-channel transistors (not shown) will be formed within region 122
  • memory array transistors (not shown) will be formed within region 124 . The methods discussed above regarding FIGS.
  • 3-8 can be utilized to adjust relative thicknesses of semiconductive material 56 d in the regions 120 , 122 and 124 to enable the ultimately formed p-channel devices, n-channel devices and memory array devices to be formed over regions of semiconductive material 56 d with locally varying thicknesses of channel regions and/or source/drain regions.
  • a threshold voltage can be influenced by a silicon layer thickness, as well as by variations of doping within the silicon layer.
  • local variation of thickness of the semiconductive layer 56 d within regions 120 , 122 and 124 can be utilized to adjust a threshold voltage of the peripheral devices formed in regions 120 and 122 to be different from a threshold voltage of the memory array devices formed in region 124 .
  • a method of the present invention can be utilized to form SOI assemblies in which a semiconductive layer has a different thickness in a fully depleted SOI region than in a partially depleted SOI region.
  • the semiconductive material would be thicker in a partially depleted SOI region than in a fully depleted SOI region, although, as will be recognized by persons of ordinary skill in the art, methods of the present invention can be utilized to form opposite structures as well.
  • FIG. 10 illustrates an SOI assembly 50 e comprising a substrate 52 e , an insulator layer 54 e , and a semiconductive layer 56 e .
  • SOI assembly 50 e Within SOI assembly 50 e are defined partially depleted SOI template regions 130 and fully depleted SOI template regions 132 .
  • Semiconductive material 56 e is thicker within the partially depleted SOI regions 130 than within fully depleted SOI regions 132 . Such variation in the thickness of semiconductive material 56 e can be accomplished by the methods discussed above regarding FIGS. 3-6.
  • semiconductive substrate is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials).
  • substrate refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Thin Film Transistor (AREA)

Abstract

The invention encompasses methods of forming individual silicon-on-insulator layers having varying thicknesses within the individual layers. The invention also encompasses methods of forming transistor devices from silicon-on-insulator layers. Additionally, the invention encompasses semiconductor devices and assemblies utilizing silicon-on-insulator layers. The invention includes a method comprising: a) providing a substrate; b) providing an insulator layer over the substrate; c) providing a semiconductive layer over the insulator layer, the semiconductive layer having a first portion and a second portion; d) forming a depletion region within the semiconductive layer and proximate the insulator layer, the depletion region having a different thickness in the first portion than in the second portion; and f) etching the semiconductive layer to about the depletion region. The invention also includes a method comprising: a) providing a semiconductive substrate; b) forming a conductivity-modifying diffusion region in only a portion of the substrate; c) forming an insulator layer over the semiconductive substrate; d) forming a semiconductive layer over the insulator layer; e) forming a depletion region within the semiconductive layer, the depletion region being proximate the insulator layer and having a different thickness over the conductivity-modifying diffusion region than over other portions of the substrate; and f) etching the semiconductive layer to about the depletion region.

Description

    TECHNICAL FIELD
  • 1. The invention pertains to methods of forming silicon-on-insulator layers, methods of forming transistor devices, and to semiconductor devices and assemblies.
  • BACKGROUND OF THE INVENTION
  • 2. Numerous semiconductor devices and assemblies may be formed utilizing silicon-on-insulator (SOI) constructions. Such assemblies can include, for example, fully depleted SOI devices or partially-deleted SOI devices. Among SOI devices are n-channel transistors and p-channel transistors. Such transistors can, depending on the desired characteristics, be either fully depleted SOI devices or partially depleted SOI devices. Also, such transistors can be incorporated into specific types of devices, such as, for example, memory array transistor devices and peripheral transistor devices.
  • 3. There are generally two ways of providing a starting substrate for SOI fabrication. In a first method, oxygen is implanted at a desired depth into a silicon wafer. The wafer is then subjected to an anneal to form a buried silicon dioxide layer having an outward monocrystalline silicon layer thereover. The anneal can also repair damage caused by the implant, although the repair is typically not perfect.
  • 4. In a second method, a silicon wafer is initially provided with an outer silicon dioxide layer. Such outer silicon dioxide layer can be formed, for example, by exposing the wafer to an oxidizing ambient. After formation of the outer silicon dioxide layer, a separate silicon wafer is positioned against the silicon dioxide layer to form a composite comprising the silicon dioxide layer sandwiched between a pair of silicon wafers. The composite is heated in a furnace to cause fusing of the silicon wafers with the silicon dioxide. Thereafter, the second silicon wafer is mechanically polished down to a desired thickness such that its remnants constitute an SOI construction.
  • 5. In many applications, it is desired to have an SOI construction in which the silicon layer has a substantially uniform thickness throughout its construction. A method for improving the uniformity of thickness of a silicon layer in an SOI construction is described with reference to FIG. 1, which illustrates an apparatus 10 configured for electrostatically etching a silicon layer of a SOI construction. Apparatus 10 comprises a vessel 12 within which is an etching composition 14 preferably comprising potassium hydroxide. A heater 16 is provided within etching composition 14 to control a temperature of the composition during an etching process. An SOI construction 18 is supported within vessel 12 by a TEFLON (TM) holder 20 which comprises a back support 22 and a front support 24. SOI construction 18 is compressed between back support 22 and front support 24. A first O-ring 26 is between SOI construction 18 and front support 24 and seals a back of SOI construction 18 from exposure to etching composition 14. A second O-ring 34 seals front support 24 against back support 22. An electrode 28 extends across a back of SOI construction 18 and supports the back of SOI construction 18 while also providing an electrical connection to SOI construction 18. Electrode 28 is electrically connected through a voltage supply 30 to a platinum electrode 32 extending within etching composition 14.
  • 6. An expanded view of zone 2 of FIG. 1 is shown in FIG. 2. As shown, SOI construction 18 comprises a substrate portion 40, an insulator layer 42, and a silicon layer 44. Silicon layer 44 is a “frontside” of construction 18 and substrate 40 is a “backside” of construction 18. Frontside 44 is exposed to etching composition 14.
  • 7. In operation, silicon layer 44 is generally lightly doped, with, for example, a p-type conductivity-enhancing dopant. A voltage is provided with voltage supply 30 to force a depletion region 46 to be formed within silicon layer 44. Etching composition 14 then etches silicon layer 44 to about depletion region 46 and stops. A thickness of depletion region 46 can be controlled by controlling a voltage provided by voltage supply 30. Although it is not clear if the etching composition stops etching at the depletion layer, or at some location near the depletion layer, it is clear that the amount of silicon etched from layer 44 can be controlled by controlling a thickness of depletion layer 46.
  • 8. In operation, a 20% (wt) potassium hydroxide solution is typically used as an etchant and 50-75 volts are applied by voltage supply 30 for a typical etching duration of about six minutes. The temperature of the potassium hydroxide solution is typically controlled to be about 70°C. with temperature controller 16.
  • 9. The above-discussed methods of forming SOI constructions are utilized to form constructions in which the silicon layer has a relatively uniform thickness. However, in accordance with the invention which follows it is recognized that there may be some applications in which it is desirable to form SOI constructions having a silicon layer of varying thickness. Accordingly, methods are described for creating SOI constructions in which the silicon layer has a varying thickness. Also described are assemblies and devices designed to take advantage of an SOI construction within which the silicon layer has a varied thickness.
  • SUMMARY OF THE INVENTION
  • 10. The invention encompasses methods of forming SOI constructions having varying thicknesses within the silicon layer. The invention also encompasses methods of forming transistor devices from such SOI constructions. Additionally, the invention encompasses semiconductor devices and assemblies utilizing SOI constructions which have varying thicknesses of the silicon layer.
  • 11. In one aspect, the invention encompasses a method of forming a semiconductor-on-insulator layer wherein a substrate is provided, an insulator layer is provided over the substrate and a semiconductive layer is provided over the insulator layer. The semiconductive layer has a first portion and a second portion. A depletion region is formed within the semiconductive layer proximate the insulator layer. A thickness of the depletion region is controlled to form a different thickness in the first portion than in the second portion. The semiconductive layer is etched to about the depletion region.
  • 12. In another aspect, the invention encompasses a method of forming a semiconductor-on-insulator layer wherein a semiconductive substrate is provided. The semiconductive substrate has a substantially uniform doping with a first impurity. A first portion of the semiconductive substrate is doped with a second impurity. A second portion of the semiconductive substrate is doped with a third impurity. A third portion of the semiconductive substrate is left undoped with either of the second impurity or the third impurity. An insulator layer is formed over the semiconductive substrate. A semiconductive layer is formed over the insulator layer. The semiconductive layer is substantially uniformly doped with a p-type impurity. A depletion region is formed within the semiconductive layer. The depletion region is formed over the first portion, the second portion and the third portion. The depletion region is thicker over the first portion of the substrate relative to over the second and third portions. The depletion region is thinner over the second portion of the substrate relative to over the first and third portions. The semiconductive layer is exposed to an electrolytic etching composition to etch the semiconductive layer to about the depletion region.
  • 13. In another aspect, the invention encompasses a method of forming a thin film transistor wherein a substrate is provided. A source template portion, a channel template portion and a drain template portion of the substrate are defined. The source and drain template portions are doped differently than the channel template portion. An insulator layer is formed over the substrate. A semiconductive layer is formed over the insulator layer. A depletion region is formed within the semiconductive layer. The depletion region is over the source template portion, the channel template portion and the drain template portion. The depletion region is proximate the insulator layer, and is thinner over the channel template portion than over the source and drain template portions. The semiconductive layer is exposed to an electrolytic etching composition to etch the semiconductive layer to about the depletion region. The etched semiconductive layer is thinner over the channel template portion than over the source and drain template portions. The etched semiconductive layer over the channel template portion comprises a transistor channel, the etched semiconductive layer over the source template portion comprises a transistor source, and the etched semiconductive layer over the drain template portion comprises a transistor drain. A transistor gate is formed proximate the transistor channel. The transistor source, transistor drain, transistor channel and transistor gate are incorporated into a thin film transistor.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • 14. Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
  • 15.FIG. 1 is a diagrammatic cross-sectional view of a prior art apparatus for electrostatically etching a silicon layer of an SOI construction.
  • 16.FIG. 2 is an expanded view of the zone labeled 2 in FIG. 1.
  • 17.FIG. 3 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a first embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • 18.FIG. 4 is a view of the FIG. 3 silicon-on-insulator construction shown at a processing step subsequent to that of FIG. 3.
  • 19.FIG. 5 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a second embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • 20.FIG. 6 is a fragmentary cross-sectional view of a silicon-on-insulator construction shown at a preliminary step of a third embodiment process of the present invention, and shown in an expanded view similar to that of FIG. 2.
  • 21.FIG. 7 is a fragmentary cross-sectional view of a silicon-on-insulator construction at a preliminary step of a fourth embodiment process of the present invention.
  • 22.FIG. 8 is a fragmentary cross-sectional view of the FIG. 7 silicon-on-insulator construction shown at processing step subsequent to that of FIG. 7.
  • 23.FIG. 9 is a fragmentary cross-sectional view of a semiconductor assembly formed according to a fifth embodiment method of the present invention.
  • 24.FIG. 10 is a fragmentary cross-sectional view of a semiconductor assembly formed according to a sixth embodiment method of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • 25. This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
  • 26. The invention generally encompasses methods of controlling a thickness of a semiconductor layer in a semiconductor-on-insulator assembly, encompasses methods of incorporation of such SOI assemblies into circuitry devices, and encompasses circuitry devices incorporating such SOI assemblies.
  • 27. A first embodiment method of the present invention is discussed with reference to FIGS. 3 and 4. Referring to FIG. 3, an SOI assembly 50 is illustrated. SOI assembly 50 is illustrated in an expanded view similar to that of FIG. 2, with SOI construction 50 being treated with electrolytic etching apparatus 10 of FIG. 1. SOI construction 50 comprises a substrate 52, an insulator layer 54 and a semiconductive layer 56 over insulator layer 54. Semiconductive layer 56 preferably comprises a semiconductive material, such as silicon doped with a p-type conductivity enhancing dopant. Insulator layer 54 can comprise a number of materials known to persons of ordinary skill in the art, including, for example, silicon dioxide and silicon nitride.
  • 28. An electrode 28 is electrically connected with substrate 52 and an etching composition 14 is adjacent an outer surface of semiconductive layer 56. Electrode 28 is connected to a voltage supply 30 (shown in FIG. 1) which is in turn connected to an electrode 32 (shown in FIG. 1). Electrode 32 can be a platinum electrode, or can comprise other electrode materials. Voltage supply 30 (shown in FIG. 1) is utilized to form a depletion region 58 (shown in dashed line) within semiconductive layer 56.
  • 29. SOI construction 50 comprises three portions 60, 62 and 64, having differing thicknesses of depletion region 58. The differing thickness of depletion region 58 in portions 60, 62 and 64 is caused by forming differing electric fields in portions 60, 62 and 64. The shown first embodiment method of controlling the thickness of depletion region 58 encompasses providing doped regions 66 and 68 within substrate 52 to define portions 60 and 64, while portion 62 is defined by the uniform dopant concentration within substrate 52.
  • 30. In the shown embodiment, substrate 52 comprises a semiconductive material, such as silicon, which is uniformly conductively doped to from about 1015 to about 1018 atoms/cm3 with either a p-type or an n-type conductivity enhancing dopant. Doped regions 66 and 68 are provided with conductivity enhancing dopant which is either a different type from that utilized to uniformly dope substrate 52, or which is at a different concentration from the uniform substrate doping of substrate 52. For instance, if substrate 52 is blanket doped with a p-type conductivity enhancing dopant to a concentration of from 1015 to about 1018 atoms/cm3, region 66 could comprise a p-type conductivity enhancing dopant provided to a concentration of from about 1018 to about 1020 atoms/cm3, and more preferably from about 1018 to about 1019 atoms/cm3. Region 66 will comprise a higher concentration of p-type conductivity enhancing dopant than the portion of substrate 52 within portion 62. The higher concentration of p-type conductivity enhancing dopant within region 66 relative to the substrate 52 within portion 62 causes depletion region 58 to be thicker within portion 60 than within portion 62.
  • 31. Dopant region 68 can comprise an n-type conductivity enhancing dopant provided to a concentration of from 1017 to about 1020 atoms/cm3. The n-type dopant of region 68 causes depletion region 58 to be thinner within portion 64 than within portions 60 and 62.
  • 32. Doped regions 66 and 68 can alternatively be referred to as conductivity-modifying diffusion regions 66 and 68. Conductivity-modifying diffusion regions 66 and 68 alter a conductivity induced by voltage supply 30 (shown in FIG. 1) within semiconductive layer 56 and thereby modify the thickness of depletion region 58 within portions 60 and 64.
  • 33. An alternate way of viewing the FIG. 3 construction is that a predominate portion of depletion region 58 comprises a base thickness “X” defined by the thickness within portion 62. Depletion region 58 comprises stepped segments at portions 60 and 64 which have thicknesses “Y” and “Z” that are different from base thickness “X”.
  • 34. Referring to FIG. 4, SOI construction 50 is shown after etching composition 14 (shown in FIG. 3) etches to about depletion region 58 (shown in FIG. 3) to form the illustrated undulating outer surface 70 on semiconductive layer 56, and after SOI construction 50 is removed from apparatus 10 (shown in FIG. 1).
  • 35. A second embodiment method for controlling a thickness of a depletion region within an SOI assembly is described with reference to FIG. 5. In referring to FIG. 5, similar labeling will be utilized as was used in describing the first embodiment of FIG. 3, with differences being indicated by the suffix “a,” or by different numerals.
  • 36. Referring to FIG. 5, an SOI construction fragment 50 a is illustrated. Fragment 50 a is shown in an expanded view similar to the views of FIGS. 2 and 3, and is within an apparatus 10 (shown in FIG. 1). SOI construction 50 a comprises a substrate 52 a, an insulator layer 54 a and a semiconductive material layer 56 a. Substrate 52 a preferably comprises a semiconductive material conductively doped with either p-type conductivity enhancing dopant or with n-type conductivity enhancing dopant. Semiconductive material 56 a preferably comprises a material, such as silicon, conductively doped with p-type conductivity enhancing dopant.
  • 37. SOI construction 50 a comprises three portions 60 a, 62 a and 64 a, each defined by a differing thickness of depletion region 58 a.
  • 38. Insulator layer 54 a is modified to form regions of varying insulator thickness and thereby to form the differing thicknesses of portions 60 a, 62 a and 64 a. Insulator layer 54 a comprises a first material 80 at portion 62 a and a second material 82, which is different from first material 80, at portion 60 a. In the shown embodiment, second material 82 has a higher dielectric constant than first material 80. Such could be accomplished by, for example, utilizing silicon nitride as second material 82 and silicon oxide as first material 80. The high dielectric constant of material 82 causes depletion region 58 a to be thicker at portion 60 a than at portion 62 a.
  • 39. Insulator layer 54 a is thickened at portion 64 a more than at portion 62 a, and is displaced inwardly into substrate 52 a at portion 64 a relative to portion 62 a. Such thickening and inward displacement of layer 54 a can be accomplished by, for example, forming a trench 84 within substrate 52 a at portion 64 a and subsequently filling trench 84 with insulator layer 54 a. The thickening and inward displacement of insulator layer 54 a within portion 64 a, relative to portion 62 a, causes depletion region 58 a to be thinner at portion 64 a relative to portion 62 a.
  • 40. After formation of depletion region 58 a, electrolytic etching component 14 (shown in FIG. 1) can be utilized to etch to about depletion region 58 a to form an SOI construction having an undulating outer surface shaped similar to depletion region 58 a.
  • 41. Referring to FIG. 6, a third embodiment of the present invention is illustrated. In referring to FIG. 6, similar labels to those utilized above with respect to FIGS. 3-5 will be used, with differences indicated with the suffix “b” or with different numerals. FIG. 6 shows an SOI construction 50 b within an apparatus 10 (shown in FIG. 1), in a view similar to that of FIGS. 2, 3 and 5. Construction 50 b comprises a substrate 52 b, an insulator layer 54 b, and a semiconductive material layer 56 b. Substrate 52 b preferably comprises a uniformly doped semiconductive substrate, insulator layer 54 b preferably comprises an insulative material such as silicon nitride or silicon dioxide, and semiconductive material 56 b preferably comprises a p-type doped silicon material.
  • 42. A conductive material 90 is provided within insulative material 54 b. Conductive material 90 changes an electric field within portion 60 b and thereby causes depletion region 58 b to have a different thickness within portion 60 b than within portion 62 b. Conductive material 90 could comprise, for example, a metallic material, such as titanium or tungsten. Although conductive material 90 is shown within insulator layer 54 b, it will be recognized by persons of ordinary skill in the art that conductive material 90 could also be provided within substrate 52 b to achieve a similar effect on depletion region 58 b as that illustrated.
  • 43. SOI assembly 50 b also comprises a trench 84 b, similar to trench 84 in FIG. 5. Trench 84 b causes a thickness of depletion region 58 b to be altered within region 64 b relative to the thickness of depletion region 58 b within, for example, region 62 b.
  • 44. After formation of depletion region 58 b, the electrolytic etching component 14 (shown in FIG. 1) can be utilized to etch to about depletion region 58 b to form an SOI construction having an undulating outer surface shaped similar to depletion region 58 b.
  • 45. The SOI assemblies produced by the methods discussed above with reference to FIGS. 3-6 may be utilized to form semiconductor devices. For instance, a thin film transistor may be formed according to a process illustrated in FIGS. 7 and 8. In referring to FIGS. 7 and 8, similar labels to those utilized above with reference to FIGS. 3-6 will be utilized, with differences indicated by the suffix “c” or with different numerals.
  • 46. Referring to FIG. 7, an SOI assembly 50 c is illustrated. Assembly 50 c comprises a substrate 52 c, an insulator layer 54 c, and a semiconductive material layer 56 c. A source template region 100, a channel template region 102, and a drain template region 104 are defined within assembly 50 c. A depletion region 58 c is formed within semiconductive layer 56 c. Depletion region 58 c can be formed by one or more of the methods discussed above with reference to FIGS. 3-6. Depletion region 58 c is formed over source template region 100, channel template region 102 and drain template region 104. Depletion region 58 c is proximate insulator layer 54 c, and has a different thickness within channel template region 102 than within source and drain template regions 100 and 104.
  • 47. While the depletion region 58 c is formed, semiconductive layer 56 c is exposed to an electrolytic etching composition (such as composition 14 shown in FIG. 1) and etched to about depletion region 58 c.
  • 48. Referring to FIG. 8, SOI assembly 50 c is shown after such etching. As shown, the etched semiconductive layer 56 c comprises a different thickness within channel template region 102 than within source and drain template regions 100 and 104. In the shown embodiment, semiconductive material 56 c is thinner within channel template region 102 than within source and drain template regions 100 and 104. However, as will be recognized by persons of ordinary skill in the art, alternative embodiments could be utilized in which the thickness of insulator layer 56 c is greater within channel template region 102 than within source and drain template regions 100 and 104.
  • 49. The etched semiconductive layer 56 c within source and drain template regions 100 and 104 is then conductively doped to form source and drain regions 106 and 108, respectively. Also, a transistor gate 110 is formed over the etched semiconductive material 56 c within channel template region 102 to utilize the material 56 c within region 102 as a transistor channel 112. Channel 112, transistor gate 110, source region 106 and drain region 108 together comprise a transistor device 114.
  • 50. A thickness of channel 112 is controlled by controlling a thickness of region 58 c within channel template region 102. Such control of the thickness of channel 112 can be utilized to create a desired threshold voltage for transistor device 114.
  • 51. Referring to FIG. 9, a method of the present invention can be utilized to selectively adjust thicknesses of peripheral n-channel transistor devices, peripheral p-channel transistor devices, and memory array devices, formed on SOI assemblies. In referring to FIG. 9 similar labels to those utilized above in describing FIGS. 1-8 will be used, with differences indicated by the suffix “d” or different numerals.
  • 52.FIG. 9 illustrates an SOI assembly 50 d comprising a substrate 52 d, an insulator layer 54 d and a semiconductive layer 56 d. Within SOI assembly 50 d are defined a peripheral p-channel device region 120, a peripheral n-channel device region 122, and a memory array device region 124. Ultimately, p-channel transistors (not shown) will be formed within region 120, n-channel transistors (not shown) will be formed within region 122, and memory array transistors (not shown) will be formed within region 124. The methods discussed above regarding FIGS. 3-8 can be utilized to adjust relative thicknesses of semiconductive material 56 d in the regions 120, 122 and 124 to enable the ultimately formed p-channel devices, n-channel devices and memory array devices to be formed over regions of semiconductive material 56 d with locally varying thicknesses of channel regions and/or source/drain regions. In fully depleted SOI a threshold voltage can be influenced by a silicon layer thickness, as well as by variations of doping within the silicon layer. Thus, local variation of thickness of the semiconductive layer 56 d within regions 120, 122 and 124 can be utilized to adjust a threshold voltage of the peripheral devices formed in regions 120 and 122 to be different from a threshold voltage of the memory array devices formed in region 124.
  • 53. Referring to FIG. 10, a method of the present invention can be utilized to form SOI assemblies in which a semiconductive layer has a different thickness in a fully depleted SOI region than in a partially depleted SOI region. Generally, the semiconductive material would be thicker in a partially depleted SOI region than in a fully depleted SOI region, although, as will be recognized by persons of ordinary skill in the art, methods of the present invention can be utilized to form opposite structures as well.
  • 54. In referring to FIG. 10, similar labels to those utilized in discussing FIGS. 3-9 above will be utilized, with differences indicated by the suffix “e” or by different numerals.
  • 55.FIG. 10 illustrates an SOI assembly 50 e comprising a substrate 52 e, an insulator layer 54 e, and a semiconductive layer 56 e. Within SOI assembly 50 e are defined partially depleted SOI template regions 130 and fully depleted SOI template regions 132. Semiconductive material 56 e is thicker within the partially depleted SOI regions 130 than within fully depleted SOI regions 132. Such variation in the thickness of semiconductive material 56 e can be accomplished by the methods discussed above regarding FIGS. 3-6.
  • 56. To aid in interpretation of the claims that follow, the term “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.
  • 57. Although the embodiments discussed above are described with reference to formation of SOI structures utilizing the apparatus of FIG. 1, it is to be understood that other apparatuses could be utilized in methods of the present invention.
  • 58. In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims (66)

What is claimed is:
1. A method of forming a semiconductor-on-insulator layer comprising:
providing a substrate;
providing an insulator layer over the substrate;
providing a semiconductive layer over the insulator layer, the semiconductive layer having a first portion and a second portion;
forming a depletion region within the semiconductive layer and proximate the insulator layer;
controlling a thickness of the depletion region to provide the depletion region with a different thickness in the first portion than in the second portion; and
etching the semiconductive layer to about the depletion region.
2. The method of
claim 1
wherein the substrate comprises a semiconductive material and wherein the substrate beneath the first portion has a different conductivity than the substrate beneath the second portion.
3. The method of
claim 1
wherein the etching comprises utilizing a potassium hydroxide solution to etch the semiconductive layer.
4. The method of
claim 1
wherein the substrate comprises a semiconductive material and wherein the substrate beneath the first portion is doped differently than the substrate beneath the second portion.
5. The method of
claim 1
wherein a trench is provided beneath the first portion and not beneath the second portion.
6. The method of
claim 1
wherein a metal-comprising layer is provided beneath the first portion and not beneath the second portion.
7. The method of
claim 1
wherein the insulator layer is formed of two materials, the two materials comprising a first material which underlies the first portion and a second material which underlies the second portion.
8. The method of
claim 7
wherein the first material comprises silicon nitride and wherein the second material comprises silicon oxide.
9. A method of forming a semiconductor-on-insulator layer comprising:
providing a substrate;
providing an insulator layer over the substrate;
providing a semiconductive layer over the insulator layer, the semiconductive layer having a first portion and a second portion;
forming a depletion region within the semiconductive layer and proximate the insulator layer;
controlling a thickness of the depletion region by varying a conductivity of the substrate beneath the semiconductive layer to provide the depletion region with a different thickness in the first portion than in the second portion; and
etching the semiconductive layer to about the depletion region.
10. The method of
claim 9
wherein the substrate comprises a different conductivity type dopant under the first portion than under the second portion.
11. The method of
claim 9
wherein the substrate comprises a different concentration of dopant under the first portion than under the second portion.
12. A method of forming a semiconductor-on-insulator layer comprising:
providing a substrate;
providing an insulator layer over the substrate, the insulator layer comprising a first material and a second material;
providing a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer and proximate the insulator layer, the depletion region having a different thickness over the first material than over the second material; and
etching the semiconductive layer to about the depletion region.
13. The method of
claim 12
wherein the insulator layer first material comprises silicon nitride and wherein the insulator layer second material comprises silicon oxide.
14. A method of forming a semiconductor-on-insulator layer comprising:
forming a semiconductive layer over an insulator layer;
forming a depletion region within the semiconductive layer, a predominate portion of the depletion region having a base thickness, the depletion region comprising at least one stepped segment which has a thickness different than the base thickness, the stepped segment being between portions of the depletion region which have the base thickness; and
while the depletion region is formed, exposing the semiconductive layer to an etching composition to etch the semiconductive layer to about the depletion region.
15. The method of
claim 14
wherein the stepped segment of the depletion region is closer to the insulator layer than are portions of the depletion region having the base thickness.
16. The method of
claim 14
wherein the stepped segment of the depletion region is further from the insulator layer than are portions of the depletion region having the base thickness.
17. The method of
claim 14
wherein the forming of the depletion region comprises subjecting the semiconductive layer to a voltage.
18. A method of forming a semiconductor-on-insulator layer comprising:
providing a semiconductive substrate;
forming a conductivity-modifying diffusion region in only a portion of the substrate;
forming an insulator layer over the semiconductive substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being proximate the insulator layer and having a different thickness over the conductivity-modifying diffusion region than over other portions of the substrate; and
while the depletion region is formed, exposing the semiconductive layer to an etching composition to etch the semiconductive layer to about the depletion region.
19. A method of forming a semiconductor-on-insulator layer comprising:
providing a semiconductive substrate having substantially uniform
doping with a first impurity;
doping a first portion of the semiconductive substrate with a second impurity while leaving a second portion of the semiconductive substrate not doped with the second impurity;
forming an insulator layer over the semiconductive substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being proximate the insulator layer and having a different thickness over the first portion of the substrate than over the second portion of the substrate; and
while the depletion region is formed, exposing the semiconductive layer to an etching composition to etch the semiconductive layer to about the depletion region.
20. The method of
claim 19
wherein the first impurity comprises a p-type dopant.
21. The method of
claim 19
wherein the first impurity comprises an n-type dopant.
22. The method of
claim 19
wherein the first impurity and the second impurity comprise a common conductivity type.
23. The method of
claim 19
wherein the first impurity comprises a first conductivity-type dopant and wherein the second impurity comprises a second conductivity-type dopant, the second conductivity type being different than the first conductivity type.
24. The method of
claim 19
wherein the first impurity and the second impurity comprise a common dopant.
25. A method of forming a semiconductor-on-insulator layer comprising:
providing a semiconductive substrate having substantially uniform doping with a first impurity of a first conductivity type;
doping a first portion of the semiconductive substrate with a second impurity having the first conductivity type;
doping a second portion of the semiconductive substrate with a third impurity having a second conductivity type;
leaving a third portion of the semiconductive substrate undoped with either of the second impurity or the third impurity;
forming an insulator layer over the semiconductive substrate;
forming a semiconductive layer over the insulator layer;
substantially uniformly doping the semiconductive layer with a p-type impurity;
forming a depletion region within the semiconductive layer, the depletion region being over the first portion, the second portion, and the third portion, the depletion region being proximate the insulator layer and having a different thickness over the first portion of the substrate than over the second and third portions, the depletion region having a different thickness over the second portion of the substrate than over the first and third portions; and
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region.
26. The method of
claim 25
wherein the first conductivity type is p-type and the second conductivity type is n-type.
27. The method of
claim 25
wherein the first conductivity type is n-type and the second conductivity type is p-type.
28. The method of
claim 25
wherein the first impurity and the second impurity comprise a common dopant.
29. A method of forming a semiconductor-on-insulator layer comprising:
providing a semiconductive substrate having substantially uniform doping with a first impurity;
doping a first portion of the semiconductive substrate with a second impurity;
doping a second portion of the semiconductive substrate with a third impurity;
leaving a third portion of the semiconductive substrate undoped with either of the second impurity or the third impurity;
forming an insulator layer over the semiconductive substrate;
forming a semiconductive layer over the insulator layer;
substantially uniformly doping the semiconductive layer with a p-type impurity;
forming a depletion region within the semiconductive layer, the depletion region being over the first portion, the second portion and the third portion, the depletion region being thicker over the first portion of the substrate relative to over the second and third portions, the depletion region being thinner over the second portion of the substrate relative to over the first and third portions; and
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region.
30. The method of
claim 29
wherein the first and second impurities comprise a p-conductivity type, and wherein the third impurity comprises an n-conductivity type.
31. The method of
claim 29
wherein the first impurity and the second impurity comprise a common conductivity type.
32. The method of
claim 29
wherein the first impurity and the second impurity comprise p-conductivity type.
33. The method of
claim 29
wherein the first impurity and the second impurity comprise a common dopant.
34. A semiconductor processing method of forming a thin film transistor comprising:
providing a substrate;
defining a source template portion, a channel template portion and a drain template portion of the substrate;
forming an insulator layer over the substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being over the source template portion, the channel template portion and the drain template portion, the depletion region being proximate the insulator layer and having a different thickness over the channel template portion than over the source and drain template portions;
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region, the etched semiconductive layer comprising a different thickness over the channel template portion than over the source and drain template portions, the etched semiconductive layer over the channel template portion comprising a transistor channel, the etched semiconductive layer over the source template portion comprising a transistor source, and the etched semiconductive layer over the drain template portion comprising a transistor drain, the transistor channel comprising a thickness configured to create a desired threshold voltage;
forming a transistor gate proximate the channel; and
incorporating the transistor source, transistor drain, transistor channel and transistor gate into a thin film transistor.
35. The method of
claim 34
wherein the substrate is a semiconductive substrate, the method further comprising;
before forming the depletion region, doping the channel template portion of the semiconductive substrate differently than the source and drain template portions of the semiconductive substrate.
36. A semiconductor processing method of forming a thin film transistor comprising:
providing a substrate;
defining a source template portion, a channel template portion and a drain template portion of the substrate;
doping the source and drain template portions differently than the channel template portion;
forming an insulator layer over the substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being over the source template portion, the channel template portion and the drain template portion, the depletion region being proximate the insulator layer and being thinner over the channel template portion than over the source and drain template portions;
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region, the etched semiconductive layer being thinner over the channel template portion than over the source and drain template portions, the etched semiconductive layer over the channel template portion comprising a transistor channel, the etched semiconductive layer over the source template portion comprising a transistor source, and the etched semiconductive layer over the drain template portion comprising a transistor drain;
forming a transistor gate proximate the channel; and
incorporating the transistor source, transistor drain, transistor channel and transistor gate into a thin film transistor.
37. A semiconductor processing method of forming p-channel and n-channel devices comprising:
providing a substrate;
defining p-channel and n-channel template portions of the substrate;
forming an insulator layer over the substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being over the n-channel template portion and over the p-channel template portion, the depletion region being proximate the insulator layer and having a different thickness over the p-channel template portion than over the n-channel template portion;
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region, the etched semiconductive layer comprising a different thickness over the p-channel template portion than over the n-channel template portion;
forming a p-channel transistor from the etched semiconductive layer over the p-channel template portion; and
forming an n-channel transistor from the etched semiconductive layer over the n-channel template portion.
38. The method of
claim 37
wherein the substrate is a semiconductive substrate, the method further comprising;
before forming the depletion region, doping the p-channel template portion of the semiconductive substrate differently than the n-channel template portion of the semiconductive substrate.
39. A semiconductor processing method of forming peripheral transistor devices and memory array transistor devices comprising:
providing a substrate;
defining peripheral transistor device template portions and memory array transistor device template portions of the substrate;
forming an insulator layer over the substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being over the peripheral transistor device template portions and over the memory array transistor device template portions, the depletion region being proximate the insulator layer and having a different thickness over the peripheral transistor device template portions than over the memory array transistor device template portions;
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region, the etched semiconductive layer comprising a different thickness over the peripheral transistor device template portions than over the memory array transistor device template portions;
forming peripheral transistor devices from the etched semiconductive layer over the peripheral transistor device template portions; and
forming memory array transistor device transistors from the etched semiconductive layer over the memory array transistor device template portions.
40. The method of
claim 39
wherein the substrate is a semiconductive substrate, the method further comprising;
before forming the depletion region, doping the peripheral transistor device template portions of the semiconductive substrate differently than the memory array transistor device template portions of the semiconductive substrate.
41. A semiconductor processing method of forming fully depleted SOI and partially depleted SOI on the same wafer comprising:
providing a substrate;
defining fully depleted SOI template portions and partially depleted SOI template portions of the substrate;
forming an insulator layer over the substrate;
forming a semiconductive layer over the insulator layer;
forming a depletion region within the semiconductive layer, the depletion region being over the partially depleted SOI template portion and over the fully depleted SOI template portion, the depletion region being proximate the insulator layer and being thicker over the fully depleted SOI template portion than over the partially depleted SOI template portion;
while the depletion region is formed, exposing the semiconductive layer to an electrolytic etching composition to etch the semiconductive layer to about the depletion region, the etched semiconductive layer comprising a greater thickness over the fully depleted SOI template portion than over the partially depleted SOI template portion;
forming a fully depleted SOI from the etched semiconductive layer over the fully depleted SOI template portion; and
forming a partially depleted SOI from the etched semiconductive layer over the partially depleted SOI template portion.
42. The method of
claim 41
wherein the substrate is a semiconductive substrate, the method further comprising;
before forming the depletion region, doping the fully depleted SOI template portion of the semiconductive substrate differently than the partially depleted SOI template portion of the semiconductive substrate.
43. A semiconductor device comprising:
a substrate;
an insulator layer over the substrate;
a local variation in a conductivity of one or more of the substrate and insulator;
a semiconductive layer over the insulator layer and extending over the local variation in the conductivity and over other portions of the substrate and insulator; and
the semiconductive layer having a different thickness over the local variation in the conductivity than over said other portions of the substrate and insulator.
44. The device of
claim 43
wherein the substrate comprises a semiconductive material and wherein the local variation in conductivity comprises a doped region in the substrate.
45. The device of
claim 44
wherein the doped region of the substrate comprises a p-type region.
46. The device of
claim 44
wherein the doped region of the substrate comprises an n-type region.
47. The device of
claim 43
wherein the local variation in conductivity comprises a trench in the substrate.
48. The device of
claim 43
wherein the local variation in conductivity comprises a metal-comprising layer in at least one of the substrate or the insulator layer.
49. The device of
claim 43
wherein the insulator layer is formed from two materials, the two materials comprising a first material which overlays a predominate portion of the substrate and a second material which comprises the local variation in conductivity.
50. The device of
claim 49
wherein the first material comprises silicon oxide and wherein the second material comprises silicon nitride.
51. A semiconductor device comprising:
a substrate comprising at least one doped region and an other region;
an insulator layer over the substrate, the insulator layer extending over the at least one doped region and over said other region of the substrate; and
a semiconductive layer over the insulator layer, the semiconductive layer extending over the at least one doped region and over said other region of the substrate, the semiconductive layer comprising a different thickness over the at least one doped region than over said other region.
52. The device of
claim 51
wherein said other region is doped with p-type dopant, wherein the at least one doped region is doped with n-type dopant, and wherein the semiconductive layer is thinner over the at least one doped region than over said other region.
53. The device of
claim 51
wherein said other region is doped with n-type dopant and wherein the at least one doped region is doped with p-type dopant.
54. The device of
claim 51
wherein said other region substrate is doped with p-type dopant to a first concentration, wherein the at least one doped region is doped with p-type dopant to a second concentration, the second concentration being greater than the first concentration, and wherein the semiconductive layer is thicker over the at least one doped region than over said other region.
55. The device of
claim 51
wherein said other region substrate is doped with n-type dopant to a first concentration, and wherein the at least one doped region is doped with n-type dopant to a second concentration, the second concentration being greater than the first concentration.
56. The device of
claim 51
wherein the substrate comprises two doped regions, wherein said other region is doped with p-type dopant to a first concentration, wherein a first of the two doped regions is doped with n-type dopant, wherein a second of the two doped regions is doped with p-type dopant to a second concentration, wherein the second concentration is greater than the first concentration, and wherein the semiconductive layer is thinner over the first of the two doped regions than over said other region and thicker over the second of the two doped regions than over said other region.
57. A semiconductor assembly having n-channel devices and p-channel devices, the assembly comprising:
a substrate comprising at least one doped region and at least one other region;
an insulator layer over the substrate, the insulator layer extending over the at least one doped region and over said other region of the substrate; and
a semiconductive layer over the insulator layer, the semiconductive layer extending over the at least one doped region and over said other region of the substrate, the semiconductive layer comprising a different thickness over the at least one doped region than over said other region, the semiconductive layer over the at least one doped region comprising either an n-channel device or a p-channel device and the semiconductive layer over said other region comprising an other of the n-channel device or the p-channel device.
58. The semiconductor assembly of
claim 57
wherein said other region is a doped region.
59. A semiconductor assembly having peripheral transistor devices and memory array transistor devices, the assembly comprising:
a substrate comprising at least one doped region and at least one other region;
an insulator layer over the substrate, the insulator layer extending over the at least one doped region and over said other region of the substrate; and
a semiconductive layer over the insulator layer, the semiconductive layer extending over the at least one doped region and over said other region of the substrate, the semiconductive layer comprising a different thickness over the at least one doped region than over said other region, the semiconductive layer over the at least one doped region comprising either an peripheral transistor device or a memory array transistor device and the semiconductive layer over said other region comprising an other of the peripheral transistor device or the memory array transistor device.
60. The semiconductor assembly of
claim 59
wherein said other region is a doped region.
61. A semiconductor assembly having fully depleted SOI and partially depleted SOI, the assembly comprising:
a substrate comprising at least one doped region and at least one other region;
an insulator layer over the substrate, the insulator layer extending over the at least one doped region and over said other region of the substrate; and
a semiconductive layer over the insulator layer, the semiconductive layer extending over the at least one doped region and over said other region of the substrate, the semiconductive layer comprising a different thickness over the at least one doped region than over said other region, the semiconductive layer over the at least one doped region comprising either a fully depleted SOI or a partially depleted SOI and the semiconductive layer over said other region comprising an other of the fully depleted SOI or the partially depleted SOI.
62. The semiconductor assembly of
claim 61
wherein said other region is a doped region.
63. A transistor device comprising:
a substrate;
at least two doped regions within the substrate separated by an other region of the substrate;
an insulator layer over the substrate, the insulator layer extending over the at least two doped regions and over the other region of the substrate;
a semiconductive layer over the insulator layer, the semiconductive layer extending over the at least two doped regions and over said other region of the substrate, the semiconductive layer comprising a different thickness over the at least two doped regions than over said other region, the semiconductive layer over the at least two doped regions comprising a source and a drain and the semiconductive layer over said other region comprising a channel; and
a gate proximate the channel.
64. The transistor device of
claim 63
wherein said other region is a doped region.
65. A transistor device comprising:
a substrate having a doped region within the substrate and two other regions adjacent the doped region;
an insulator layer over the substrate, the insulator layer extending over the doped region and over the other regions of the substrate;
a semiconductive layer over the insulator layer, the semiconductive layer extending over the doped region and over the other regions of the substrate, the semiconductive layer comprising a different thickness over the doped region than over the other regions, the semiconductive layer over the doped region comprising a channel and the semiconductive layer over the other regions comprising a source and a drain; and
a gate proximate the channel.
66. The transistor device of
claim 65
wherein said other regions are doped regions.
US09/735,440 1997-08-20 2000-12-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies Expired - Lifetime US6281056B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/735,440 US6281056B2 (en) 1997-08-20 2000-12-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US08/916,773 US5940691A (en) 1997-08-20 1997-08-20 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/302,167 US6174755B1 (en) 1997-08-20 1999-04-29 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/735,440 US6281056B2 (en) 1997-08-20 2000-12-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/302,167 Continuation US6174755B1 (en) 1997-08-20 1999-04-29 Methods of forming SOI insulator layers and methods of forming transistor devices

Publications (2)

Publication Number Publication Date
US20010000494A1 true US20010000494A1 (en) 2001-04-26
US6281056B2 US6281056B2 (en) 2001-08-28

Family

ID=25437817

Family Applications (7)

Application Number Title Priority Date Filing Date
US08/916,773 Expired - Lifetime US5940691A (en) 1997-08-20 1997-08-20 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/071,707 Expired - Lifetime US6110765A (en) 1997-08-20 1998-05-01 Semiconductor devices and assemblies
US09/190,918 Expired - Lifetime US6143591A (en) 1997-08-20 1998-11-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies
US09/302,167 Expired - Lifetime US6174755B1 (en) 1997-08-20 1999-04-29 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/591,969 Expired - Lifetime US6329689B1 (en) 1997-08-20 2000-06-12 Semiconductor devices comprising semiconductive material substrates and insulator layers over the substrates
US09/679,393 Expired - Lifetime US6277680B1 (en) 1997-08-20 2000-10-03 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies
US09/735,440 Expired - Lifetime US6281056B2 (en) 1997-08-20 2000-12-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies

Family Applications Before (6)

Application Number Title Priority Date Filing Date
US08/916,773 Expired - Lifetime US5940691A (en) 1997-08-20 1997-08-20 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/071,707 Expired - Lifetime US6110765A (en) 1997-08-20 1998-05-01 Semiconductor devices and assemblies
US09/190,918 Expired - Lifetime US6143591A (en) 1997-08-20 1998-11-12 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies
US09/302,167 Expired - Lifetime US6174755B1 (en) 1997-08-20 1999-04-29 Methods of forming SOI insulator layers and methods of forming transistor devices
US09/591,969 Expired - Lifetime US6329689B1 (en) 1997-08-20 2000-06-12 Semiconductor devices comprising semiconductive material substrates and insulator layers over the substrates
US09/679,393 Expired - Lifetime US6277680B1 (en) 1997-08-20 2000-10-03 Methods of forming SOI insulator layers, methods of forming transistor devices, and semiconductor devices and assemblies

Country Status (1)

Country Link
US (7) US5940691A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050017302A1 (en) * 2003-07-25 2005-01-27 Randy Hoffman Transistor including a deposited channel region having a doped portion
GB2466261A (en) * 2008-12-17 2010-06-23 Qinetiq Ltd Semiconductor device and fabrication method

Families Citing this family (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5940691A (en) * 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
JP3399518B2 (en) * 1999-03-03 2003-04-21 インターナショナル・ビジネス・マシーンズ・コーポレーション Semiconductor structure and method of manufacturing the same
US6531741B1 (en) * 1999-03-03 2003-03-11 International Business Machines Corporation Dual buried oxide film SOI structure and method of manufacturing the same
US6693033B2 (en) 2000-02-10 2004-02-17 Motorola, Inc. Method of removing an amorphous oxide from a monocrystalline surface
US6392257B1 (en) 2000-02-10 2002-05-21 Motorola Inc. Semiconductor structure, semiconductor device, communicating device, integrated circuit, and process for fabricating the same
KR20030011083A (en) * 2000-05-31 2003-02-06 모토로라 인코포레이티드 Semiconductor device and method for manufacturing the same
US6326247B1 (en) 2000-06-09 2001-12-04 Advanced Micro Devices, Inc. Method of creating selectively thin silicon/oxide for making fully and partially depleted SOI on same waffer
US6477285B1 (en) 2000-06-30 2002-11-05 Motorola, Inc. Integrated circuits with optical signal propagation
US6410941B1 (en) 2000-06-30 2002-06-25 Motorola, Inc. Reconfigurable systems using hybrid integrated circuits with optical ports
US6501973B1 (en) 2000-06-30 2002-12-31 Motorola, Inc. Apparatus and method for measuring selected physical condition of an animate subject
US6427066B1 (en) 2000-06-30 2002-07-30 Motorola, Inc. Apparatus and method for effecting communications among a plurality of remote stations
US6492209B1 (en) 2000-06-30 2002-12-10 Advanced Micro Devices, Inc. Selectively thin silicon film for creating fully and partially depleted SOI on same wafer
US6555946B1 (en) 2000-07-24 2003-04-29 Motorola, Inc. Acoustic wave device and process for forming the same
WO2002009187A2 (en) * 2000-07-24 2002-01-31 Motorola, Inc. Heterojunction tunneling diodes and process for fabricating same
US6537891B1 (en) 2000-08-29 2003-03-25 Micron Technology, Inc. Silicon on insulator DRAM process utilizing both fully and partially depleted devices
US6632686B1 (en) 2000-09-29 2003-10-14 Intel Corporation Silicon on insulator device design having improved floating body effect
US6638838B1 (en) 2000-10-02 2003-10-28 Motorola, Inc. Semiconductor structure including a partially annealed layer and method of forming the same
US6583034B2 (en) 2000-11-22 2003-06-24 Motorola, Inc. Semiconductor structure including a compliant substrate having a graded monocrystalline layer and methods for fabricating the structure and semiconductor devices including the structure
US6563118B2 (en) 2000-12-08 2003-05-13 Motorola, Inc. Pyroelectric device on a monocrystalline semiconductor substrate and process for fabricating same
US20020096683A1 (en) * 2001-01-19 2002-07-25 Motorola, Inc. Structure and method for fabricating GaN devices utilizing the formation of a compliant substrate
US6414355B1 (en) 2001-01-26 2002-07-02 Advanced Micro Devices, Inc. Silicon-on-insulator (SOI) chip having an active layer of non-uniform thickness
US6673646B2 (en) 2001-02-28 2004-01-06 Motorola, Inc. Growth of compound semiconductor structures on patterned oxide films and process for fabricating same
US6548369B1 (en) * 2001-03-20 2003-04-15 Advanced Micro Devices, Inc. Multi-thickness silicon films on a single semiconductor-on-insulator (SOI) chip using simox
US6709989B2 (en) 2001-06-21 2004-03-23 Motorola, Inc. Method for fabricating a semiconductor structure including a metal oxide interface with silicon
US20030010992A1 (en) * 2001-07-16 2003-01-16 Motorola, Inc. Semiconductor structure and method for implementing cross-point switch functionality
US6646293B2 (en) 2001-07-18 2003-11-11 Motorola, Inc. Structure for fabricating high electron mobility transistors utilizing the formation of complaint substrates
US6693298B2 (en) 2001-07-20 2004-02-17 Motorola, Inc. Structure and method for fabricating epitaxial semiconductor on insulator (SOI) structures and devices utilizing the formation of a compliant substrate for materials used to form same
US6472694B1 (en) 2001-07-23 2002-10-29 Motorola, Inc. Microprocessor structure having a compound semiconductor layer
US6855992B2 (en) * 2001-07-24 2005-02-15 Motorola Inc. Structure and method for fabricating configurable transistor devices utilizing the formation of a compliant substrate for materials used to form the same
US6585424B2 (en) 2001-07-25 2003-07-01 Motorola, Inc. Structure and method for fabricating an electro-rheological lens
US6594414B2 (en) 2001-07-25 2003-07-15 Motorola, Inc. Structure and method of fabrication for an optical switch
US6667196B2 (en) 2001-07-25 2003-12-23 Motorola, Inc. Method for real-time monitoring and controlling perovskite oxide film growth and semiconductor structure formed using the method
US6589856B2 (en) 2001-08-06 2003-07-08 Motorola, Inc. Method and apparatus for controlling anti-phase domains in semiconductor structures and devices
US6639249B2 (en) 2001-08-06 2003-10-28 Motorola, Inc. Structure and method for fabrication for a solid-state lighting device
US6462360B1 (en) 2001-08-06 2002-10-08 Motorola, Inc. Integrated gallium arsenide communications systems
US6673667B2 (en) 2001-08-15 2004-01-06 Motorola, Inc. Method for manufacturing a substantially integral monolithic apparatus including a plurality of semiconductor materials
US20030036217A1 (en) * 2001-08-16 2003-02-20 Motorola, Inc. Microcavity semiconductor laser coupled to a waveguide
US20030071327A1 (en) * 2001-10-17 2003-04-17 Motorola, Inc. Method and apparatus utilizing monocrystalline insulator
US6764917B1 (en) 2001-12-20 2004-07-20 Advanced Micro Devices, Inc. SOI device with different silicon thicknesses
US7611928B2 (en) * 2002-04-16 2009-11-03 Infineon Technologies Ag Method for producing a substrate
US6828632B2 (en) * 2002-07-18 2004-12-07 Micron Technology, Inc. Stable PD-SOI devices and methods
US20040012037A1 (en) * 2002-07-18 2004-01-22 Motorola, Inc. Hetero-integration of semiconductor materials on silicon
US20040069991A1 (en) * 2002-10-10 2004-04-15 Motorola, Inc. Perovskite cuprate electronic device structure and process
US20040070312A1 (en) * 2002-10-10 2004-04-15 Motorola, Inc. Integrated circuit and process for fabricating the same
US7020374B2 (en) * 2003-02-03 2006-03-28 Freescale Semiconductor, Inc. Optical waveguide structure and method for fabricating the same
US6965128B2 (en) * 2003-02-03 2005-11-15 Freescale Semiconductor, Inc. Structure and method for fabricating semiconductor microresonator devices
US20040164315A1 (en) * 2003-02-25 2004-08-26 Motorola, Inc. Structure and device including a tunneling piezoelectric switch and method of forming same
US7141459B2 (en) * 2003-03-12 2006-11-28 Taiwan Semiconductor Manufacturing Company, Ltd. Silicon-on-insulator ULSI devices with multiple silicon film thicknesses
EP1672102A4 (en) * 2003-08-21 2009-03-11 Yasuo Cho Ferroelectric thin-film production method, voltage-application etching apparatus, ferroelectric crystal thin-film substrate, and ferroelectric crystal wafer
US7382023B2 (en) * 2004-04-28 2008-06-03 Taiwan Semiconductor Manufacturing Company, Ltd. Fully depleted SOI multiple threshold voltage application
US7279756B2 (en) * 2004-07-21 2007-10-09 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device with high-k gate dielectric and quasi-metal gate, and method of forming thereof
JP5130621B2 (en) * 2005-11-24 2013-01-30 ソニー株式会社 Manufacturing method of semiconductor substrate
DE102009021480B4 (en) * 2009-05-15 2013-10-24 Globalfoundries Dresden Module One Llc & Co. Kg Reduced silicon thickness in n-channel transistors in SOI-CMOS devices
US8193616B2 (en) * 2009-06-29 2012-06-05 Kabushiki Kaisha Toshiba Semiconductor device on direct silicon bonded substrate with different layer thickness
US9257503B2 (en) * 2013-10-23 2016-02-09 Infineon Technologies Austria Ag Superjunction semiconductor device and method for producing thereof
CN105336766A (en) * 2015-10-22 2016-02-17 上海华虹宏力半导体制造有限公司 Method for locally thinning SOI top layer silicon thickness
CN105489637B (en) * 2015-11-27 2018-06-05 上海华虹宏力半导体制造有限公司 The forming method of semiconductor structure
FR3051973B1 (en) 2016-05-24 2018-10-19 X-Fab France PROCESS FOR FORMING TRANSISTORS PDSOI AND FDSOI ON THE SAME SUBSTRATE

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US151A (en) * 1837-03-25 Spring-saddle
US6174755B1 (en) * 1997-08-20 2001-01-16 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5198379A (en) * 1990-04-27 1993-03-30 Sharp Kabushiki Kaisha Method of making a MOS thin film transistor with self-aligned asymmetrical structure
JPH0442579A (en) * 1990-06-08 1992-02-13 Seiko Epson Corp Manufacture of thin film transistor
JP3322936B2 (en) * 1992-03-19 2002-09-09 株式会社東芝 Semiconductor storage device
US5807772A (en) * 1992-06-09 1998-09-15 Semiconductor Energy Laboratory Co., Ltd. Method for forming semiconductor device with bottom gate connected to source or drain
US5372673A (en) * 1993-01-25 1994-12-13 Motorola, Inc. Method for processing a layer of material while using insitu monitoring and control
US5572040A (en) * 1993-07-12 1996-11-05 Peregrine Semiconductor Corporation High-frequency wireless communication system on a single ultrathin silicon on sapphire chip
US5864162A (en) * 1993-07-12 1999-01-26 Peregrine Seimconductor Corporation Apparatus and method of making a self-aligned integrated resistor load on ultrathin silicon on sapphire
GB9406900D0 (en) * 1994-04-07 1994-06-01 Philips Electronics Uk Ltd Manufacture of electronic devices comprising thin -film transistors
JP3427114B2 (en) * 1994-06-03 2003-07-14 コマツ電子金属株式会社 Semiconductor device manufacturing method
JP3378414B2 (en) * 1994-09-14 2003-02-17 株式会社東芝 Semiconductor device
JP2833519B2 (en) * 1994-09-27 1998-12-09 日本電気株式会社 Method and apparatus for thinning semiconductor film on insulating film
JPH08250687A (en) * 1995-03-08 1996-09-27 Komatsu Electron Metals Co Ltd Fabrication method of soi substrate, and soi substrate
JPH08250739A (en) * 1995-03-13 1996-09-27 Nec Corp Method of manufacturing semiconductor device
JP3604791B2 (en) * 1995-11-09 2004-12-22 株式会社ルネサステクノロジ Method for manufacturing semiconductor device
US5930642A (en) * 1997-06-09 1999-07-27 Advanced Micro Devices, Inc. Transistor with buried insulative layer beneath the channel region
US6020222A (en) * 1997-12-16 2000-02-01 Advanced Micro Devices, Inc. Silicon oxide insulator (SOI) semiconductor having selectively linked body
US5942781A (en) * 1998-06-08 1999-08-24 Sun Microsystems, Inc. Tunable threshold SOI device using back gate well

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US151A (en) * 1837-03-25 Spring-saddle
US6174755B1 (en) * 1997-08-20 2001-01-16 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050017302A1 (en) * 2003-07-25 2005-01-27 Randy Hoffman Transistor including a deposited channel region having a doped portion
US7262463B2 (en) * 2003-07-25 2007-08-28 Hewlett-Packard Development Company, L.P. Transistor including a deposited channel region having a doped portion
US20070267699A1 (en) * 2003-07-25 2007-11-22 Randy Hoffman Transistor Including a Deposited Channel Region Having a Doped Portion
US7564055B2 (en) 2003-07-25 2009-07-21 Hewlett-Packard Development Company, L.P. Transistor including a deposited channel region having a doped portion
GB2466261A (en) * 2008-12-17 2010-06-23 Qinetiq Ltd Semiconductor device and fabrication method
US20100171130A1 (en) * 2008-12-17 2010-07-08 Qinetiq Limited Semiconductor device and fabrication method
US8450771B2 (en) 2008-12-17 2013-05-28 Qinetiq Limited Semiconductor device and fabrication method

Also Published As

Publication number Publication date
US6174755B1 (en) 2001-01-16
US6329689B1 (en) 2001-12-11
US6110765A (en) 2000-08-29
US6143591A (en) 2000-11-07
US6277680B1 (en) 2001-08-21
US5940691A (en) 1999-08-17
US6281056B2 (en) 2001-08-28

Similar Documents

Publication Publication Date Title
US6174755B1 (en) Methods of forming SOI insulator layers and methods of forming transistor devices
US7285475B2 (en) Integrated circuit having a device wafer with a diffused doped backside layer
US6107149A (en) CMOS semiconductor device comprising graded junctions with reduced junction capacitance
JP2891321B2 (en) Method of forming silicon-on-insulator field effect transistor integrated circuit
US6281551B1 (en) Back-plane for semiconductor device
US5726459A (en) GE-SI SOI MOS transistor and method of fabricating same
JPH04230071A (en) Integrated circuit provided with field- effect transistor its manufacture
JPH0794725A (en) Method for forming gate oxide film of semiconductor device
US20030134486A1 (en) Semiconductor-on-insulator comprising integrated circuitry
KR20100057023A (en) Ultra thin single crystalline semiconductor tft and process for making same
US5140390A (en) High speed silicon-on-insulator device
US5989948A (en) Methods of forming pairs of transistors, and methods of forming pairs of transistors having different voltage tolerances
JP2003092408A (en) Method for manufacturing semiconductor integrated circuit
US6054374A (en) Method of scaling dielectric thickness in a semiconductor process with ion implantation
US6482725B1 (en) Gate formation method for reduced poly-depletion and boron penetration
JP2007123519A (en) Semiconductor device and method for manufacturing the same
US5943579A (en) Method for forming a diffusion region in a semiconductor device
KR0135838B1 (en) Semiconductor device using soi substrate and back-gate biasing method
TW432595B (en) LDMOS transistor device and the manufacturing method of the same
KR100505403B1 (en) Method of manufacturing body contacted SOI device
KR0176148B1 (en) Manufacture of high voltage semiconductor device
JP2626485B2 (en) Method for manufacturing semiconductor device
KR19980048206A (en) Most transistor with double gate structure and manufacturing method
JPH06302790A (en) Manufacture of insulating isolating substrate
JPH0738092A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731