TWI341575B - Substrate having minimum kerf width - Google Patents
Substrate having minimum kerf widthInfo
- Publication number
- TWI341575B TWI341575B TW095146479A TW95146479A TWI341575B TW I341575 B TWI341575 B TW I341575B TW 095146479 A TW095146479 A TW 095146479A TW 95146479 A TW95146479 A TW 95146479A TW I341575 B TWI341575 B TW I341575B
- Authority
- TW
- Taiwan
- Prior art keywords
- substrate
- kerf width
- minimum kerf
- minimum
- width
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/24—Reinforcing the conductive pattern
- H05K3/241—Reinforcing the conductive pattern characterised by the electroplating method; means therefor, e.g. baths or apparatus
- H05K3/242—Reinforcing the conductive pattern characterised by the electroplating method; means therefor, e.g. baths or apparatus characterised by using temporary conductors on the printed circuit for electrically connecting areas which are to be electroplated
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09218—Conductive traces
- H05K2201/09263—Meander
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0044—Mechanical working of the substrate, e.g. drilling or punching
- H05K3/0052—Depaneling, i.e. dividing a panel into circuit boards; Working of the edges of circuit boards
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Wire Bonding (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/301,715 US8461675B2 (en) | 2005-12-13 | 2005-12-13 | Substrate panel with plating bar structured to allow minimum kerf width |
Publications (2)
Publication Number | Publication Date |
---|---|
TW200739861A TW200739861A (en) | 2007-10-16 |
TWI341575B true TWI341575B (en) | 2011-05-01 |
Family
ID=38138458
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW095146479A TWI341575B (en) | 2005-12-13 | 2006-12-12 | Substrate having minimum kerf width |
Country Status (3)
Country | Link |
---|---|
US (1) | US8461675B2 (zh) |
TW (1) | TWI341575B (zh) |
WO (1) | WO2007070467A2 (zh) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8461675B2 (en) | 2005-12-13 | 2013-06-11 | Sandisk Technologies Inc. | Substrate panel with plating bar structured to allow minimum kerf width |
US20070145543A1 (en) * | 2005-12-28 | 2007-06-28 | Zeng Xiang Y | Plating bar design for high speed package design |
US7592699B2 (en) * | 2005-12-29 | 2009-09-22 | Sandisk Corporation | Hidden plating traces |
US7806731B2 (en) * | 2005-12-29 | 2010-10-05 | Sandisk Corporation | Rounded contact fingers on substrate/PCB for crack prevention |
JP2008151916A (ja) * | 2006-12-15 | 2008-07-03 | Shin Etsu Chem Co Ltd | 大型フォトマスク基板のリサイクル方法 |
US8637972B2 (en) * | 2007-06-08 | 2014-01-28 | Sandisk Technologies Inc. | Two-sided substrate lead connection for minimizing kerf width on a semiconductor substrate panel |
US7611927B2 (en) * | 2007-06-08 | 2009-11-03 | Sandisk Corporation | Method of minimizing kerf width on a semiconductor substrate panel |
US8519513B2 (en) * | 2012-01-04 | 2013-08-27 | Freescale Semiconductor, Inc. | Semiconductor wafer plating bus |
CN114649305B (zh) * | 2022-03-17 | 2023-03-07 | 长电科技管理有限公司 | 半导体封装结构及其形成方法、导电治具及电镀设备 |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5467252A (en) * | 1993-10-18 | 1995-11-14 | Motorola, Inc. | Method for plating using nested plating buses and semiconductor device having the same |
GB9515651D0 (en) | 1995-07-31 | 1995-09-27 | Sgs Thomson Microelectronics | A method of manufacturing a ball grid array package |
KR19980020175A (ko) | 1996-09-05 | 1998-06-25 | 김광호 | 릴(reel)형 인쇄회로기판 |
US6479887B1 (en) * | 1998-08-31 | 2002-11-12 | Amkor Technology, Inc. | Circuit pattern tape for wafer-scale production of chip size semiconductor packages |
US6281047B1 (en) * | 2000-11-10 | 2001-08-28 | Siliconware Precision Industries, Co., Ltd. | Method of singulating a batch of integrated circuit package units constructed on a single matrix base |
US6319750B1 (en) * | 2000-11-14 | 2001-11-20 | Siliconware Precision Industries Co., Ltd. | Layout method for thin and fine ball grid array package substrate with plating bus |
JP3619773B2 (ja) * | 2000-12-20 | 2005-02-16 | 株式会社ルネサステクノロジ | 半導体装置の製造方法 |
US7443010B2 (en) * | 2001-04-05 | 2008-10-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Matrix form semiconductor package substrate having an electrode of serpentine shape |
US6771170B2 (en) * | 2001-04-10 | 2004-08-03 | General Electric Company | Power system waveform capture |
JP2003243564A (ja) * | 2002-02-08 | 2003-08-29 | Samsung Electro Mech Co Ltd | プリント回路基板ストリップのメッキのための設計方法及びこれを用いた半導体チップパッケージの製造方法 |
TWI222186B (en) * | 2003-09-04 | 2004-10-11 | Advanced Semiconductor Eng | Method for manufacturing package substrate strip and structure from the same |
TWI227936B (en) * | 2004-01-14 | 2005-02-11 | Taiwan Semiconductor Mfg | Sealed ring for IC protection |
US7087986B1 (en) * | 2004-06-18 | 2006-08-08 | National Semiconductor Corporation | Solder pad configuration for use in a micro-array integrated circuit package |
US7064419B1 (en) * | 2004-06-18 | 2006-06-20 | National Semiconductor Corporation | Die attach region for use in a micro-array integrated circuit package |
KR20060009087A (ko) | 2004-07-20 | 2006-01-31 | 주식회사 하이닉스반도체 | 플립-칩 패키지용 기판 제조방법 |
US7098524B2 (en) * | 2004-08-05 | 2006-08-29 | Global Advanced Packaging Technology H.K. Limited | Electroplated wire layout for package sawing |
US8461675B2 (en) | 2005-12-13 | 2013-06-11 | Sandisk Technologies Inc. | Substrate panel with plating bar structured to allow minimum kerf width |
US7806731B2 (en) * | 2005-12-29 | 2010-10-05 | Sandisk Corporation | Rounded contact fingers on substrate/PCB for crack prevention |
US20070267759A1 (en) * | 2006-05-17 | 2007-11-22 | Chih-Chin Liao | Semiconductor device with a distributed plating pattern |
-
2005
- 2005-12-13 US US11/301,715 patent/US8461675B2/en active Active
-
2006
- 2006-12-11 WO PCT/US2006/047206 patent/WO2007070467A2/en active Application Filing
- 2006-12-12 TW TW095146479A patent/TWI341575B/zh not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
US8461675B2 (en) | 2013-06-11 |
WO2007070467A2 (en) | 2007-06-21 |
US20070132066A1 (en) | 2007-06-14 |
WO2007070467A3 (en) | 2007-12-21 |
TW200739861A (en) | 2007-10-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1739418A4 (en) | SUPPORT FOR LABO-ON-CHIP | |
EP1906945A4 (en) | HCV INHIBITORS | |
GB0500492D0 (en) | Compound | |
GB0513702D0 (en) | Compound | |
GB0506133D0 (en) | Compound | |
EP1933609A4 (en) | SUBSTRATE STRUCTURE | |
EP1876179A4 (en) | THIENOPYRIMIDONVERBINDUNGEN | |
GB0520955D0 (en) | Compound | |
EP1967337A4 (en) | CHAINSAW | |
TWI341575B (en) | Substrate having minimum kerf width | |
AU304262S (en) | Sawblade | |
GB0525323D0 (en) | Compound | |
TWM291355U (en) | Circular saw | |
GB0509829D0 (en) | Compound | |
GB0616173D0 (en) | Compound | |
AU312403S (en) | A saw | |
AU304437S (en) | Circular saw | |
GB0520418D0 (en) | Saw | |
GB0516967D0 (en) | Inhibitors | |
AU305773S (en) | A saw | |
GB0524685D0 (en) | Compound | |
GB0516378D0 (en) | Compound | |
AU303854S (en) | Circular saw | |
GB0520416D0 (en) | Saw | |
ZA200711069B (en) | HCV inhibitors |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |