TW304242B - - Google Patents

Download PDF

Info

Publication number
TW304242B
TW304242B TW84110911A TW84110911A TW304242B TW 304242 B TW304242 B TW 304242B TW 84110911 A TW84110911 A TW 84110911A TW 84110911 A TW84110911 A TW 84110911A TW 304242 B TW304242 B TW 304242B
Authority
TW
Taiwan
Prior art keywords
memory
array
patent application
item
input
Prior art date
Application number
TW84110911A
Other languages
English (en)
Chinese (zh)
Original Assignee
Shablamm Comp Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shablamm Comp Inc filed Critical Shablamm Comp Inc
Application granted granted Critical
Publication of TW304242B publication Critical patent/TW304242B/zh

Links

Landscapes

  • Dram (AREA)
TW84110911A 1995-09-12 1995-10-17 TW304242B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US8962195P 1995-09-12 1995-09-12

Publications (1)

Publication Number Publication Date
TW304242B true TW304242B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1997-05-01

Family

ID=51565896

Family Applications (1)

Application Number Title Priority Date Filing Date
TW84110911A TW304242B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1995-09-12 1995-10-17

Country Status (1)

Country Link
TW (1) TW304242B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Similar Documents

Publication Publication Date Title
TW303433B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US11862236B1 (en) Memory component for deployment in a dynamic stripe width memory system
JP4128234B2 (ja) メモリ素子、処理システム、メモリ素子を制御する方法およびダイナミックランダムアクセスメモリを操作する方法
US5371866A (en) Simulcast standard multichip memory addressing system
US6988152B2 (en) Data storage system
KR100201057B1 (ko) 고성능 버스 인터페이스를 사용하는 집적회로 입출력
US10755757B2 (en) Multi-rank memory module that emulates a memory module having a different number of ranks
US6769050B1 (en) Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules
US6356991B1 (en) Programmable address translation system
US8006032B2 (en) Optimal solution to control data channels
WO1985000920A1 (en) Multiplexed-address interface for addressing memories of various sizes
JP2648548B2 (ja) コンピュータ・メモリ
EP0814478A2 (en) Multibank-multiport memories and systems and methods using the same
US12411729B2 (en) Energy-efficient error-correction-detection storage
WO2025138620A1 (zh) 一种计算设备
TW304242B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US6826657B1 (en) Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules
JP2656705B2 (ja) 拡張可能メモリシステム及びメモリシステム拡張方法
TWI224261B (en) Mother board utilizing a single-channel memory controller to control multiple dynamic-random-access memories
TW544573B (en) Integrated memory and memory-arrangement with several memories as well as method to operate such a memory-arrangement
JP4528491B2 (ja) 情報処理装置
JP2693954B2 (ja) 半導体記憶装置
US11853555B2 (en) NVMe dual port enterprise SSD optimization
WO1997011419A2 (en) Synchronous multi-port random access memory
US20250094052A1 (en) Memory device and operating method thereof