TW201701733A - Electronic element and manufacturing method - Google Patents

Electronic element and manufacturing method Download PDF

Info

Publication number
TW201701733A
TW201701733A TW104132491A TW104132491A TW201701733A TW 201701733 A TW201701733 A TW 201701733A TW 104132491 A TW104132491 A TW 104132491A TW 104132491 A TW104132491 A TW 104132491A TW 201701733 A TW201701733 A TW 201701733A
Authority
TW
Taiwan
Prior art keywords
bump
metal layer
underlying metal
substrate
electronic component
Prior art date
Application number
TW104132491A
Other languages
Chinese (zh)
Other versions
TWI599276B (en
Inventor
曾國瑋
陳柏琦
Original Assignee
矽創電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 矽創電子股份有限公司 filed Critical 矽創電子股份有限公司
Publication of TW201701733A publication Critical patent/TW201701733A/en
Application granted granted Critical
Publication of TWI599276B publication Critical patent/TWI599276B/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/038Post-treatment of the bonding area
    • H01L2224/0383Reworking, e.g. shaping
    • H01L2224/03831Reworking, e.g. shaping involving a chemical process, e.g. etching the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • H01L2224/03912Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05026Disposition the internal layer being disposed in a recess of the surface
    • H01L2224/05027Disposition the internal layer being disposed in a recess of the surface the internal layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05563Only on parts of the surface of the internal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • H01L2224/05572Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/116Manufacturing methods by patterning a pre-deposited material
    • H01L2224/1162Manufacturing methods by patterning a pre-deposited material using masks
    • H01L2224/11622Photolithography
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13005Structure
    • H01L2224/13006Bump connector larger than the underlying bonding area, e.g. than the under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1301Shape
    • H01L2224/13016Shape in side view
    • H01L2224/13018Shape in side view comprising protrusions or indentations
    • H01L2224/13019Shape in side view comprising protrusions or indentations at the bonding interface of the bump connector, i.e. on the surface of the bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector

Abstract

An electronic element for an electronic apparatus includes a substrate; a bump, disposed on the substrate for electronically connecting to the electronic apparatus; and at least one bump under metal (UBM), disposed between the bump and the substrate for the bump to be attached to the substrate; wherein the UBM forms a breach structure to improve a shear-force resistance between the bump and the substrate to stabilize a connection between the substrate and the substrate.

Description

電子元件與製造方法Electronic components and manufacturing methods

本發明係指一種電子元件與製造方法,尤指一種提高抗剪應力之電子元件與製造方法。The present invention relates to an electronic component and a manufacturing method, and more particularly to an electronic component and a manufacturing method for improving shear stress.

常見的各類型電子裝置,其內部係透過多種電子元件的適性組裝與連接設置,來實現不同電子裝置的操作。其中,現有技術常透過至少一凸塊(Bump),來做為電子元件中一驅動晶片與其周邊多個組成元件間之訊號傳導材料。Common types of electronic devices, the internals of which through a variety of electronic components of the appropriate assembly and connection settings to achieve the operation of different electronic devices. The prior art often uses at least one bump as a signal conducting material between a driving chip and a plurality of constituent components in the electronic component.

然而,受限於驅動晶片追求小尺寸的設計規格,此種設計規格將導致驅動晶片所用凸塊的相關尺寸也需對應減少,據此,凸塊減少後之尺寸將造成凸塊設置於驅動晶片的接觸面積與其對應之貼合強度下降,一旦出現外力作用於凸塊上,其將造成部分或全部的凸塊容易剝離驅動晶片之接觸面積,而產生電子元件的損壞與相關修補成本的增加。However, limited by the design specifications of the driver chip for small size, such design specifications will result in a corresponding reduction in the size of the bumps used to drive the wafer, whereby the reduced size of the bumps will cause the bumps to be placed on the driver wafer. The contact area and its corresponding bonding strength are reduced. Once an external force acts on the bump, it will cause some or all of the bumps to easily peel off the contact area of the driving wafer, resulting in an increase in the damage of the electronic component and the associated repair cost.

因此,於現有電子產品與電子元件追求小尺寸設計之概念下,提供另一種具備改良結構設計之電子元件與製造方法,以對應提高電子元件之抗剪應力能力,已成為本領域之重要課題。Therefore, under the concept of small size design of existing electronic products and electronic components, it is an important subject in the art to provide another electronic component and manufacturing method with improved structural design to improve the shear stress resistance of electronic components.

因此,本發明之主要目的即在於提供一種改良結構設計之電子元件與製造方法,以對應提高電子元件的抗剪應力能力。Therefore, the main object of the present invention is to provide an electronic component and a manufacturing method for improving the structural design to correspondingly improve the shear stress resistance of the electronic component.

本發明揭露一種電子元件,用於一電子產品,該電子元件包含有一基板;一凸塊,設置於該基板上,用以電性連接該電子產品;以及至少一凸塊底層金屬(Under bump metal,UBM)層,設置於該凸塊與該基板間來讓該凸塊貼合於該基板;其中,該凸塊底層金屬層形成一缺口結構,用來提高該凸塊與該基板間之抗剪應力能力,以穩固該凸塊與該基板之耦接關係。The invention discloses an electronic component for an electronic product, the electronic component comprising a substrate; a bump disposed on the substrate for electrically connecting the electronic product; and at least one under bump metal , the UBM layer is disposed between the bump and the substrate to adhere the bump to the substrate; wherein the under bump metal layer forms a notch structure for improving the resistance between the bump and the substrate The shear stress capability is to stabilize the coupling relationship between the bump and the substrate.

本發明另外揭露一種製造方法,用於一電子產品之一電子元件,其中該電子元件包含有一基板、一凸塊以及至少一凸塊底層金屬(Under bump metal,UBM)層,該製造方法包含有依序於該基板上設置該凸塊底層金屬層與該凸塊;以及於該凸塊底層金屬層進行一蝕刻操作來形成一缺口結構;其中,該缺口結構用來提高該凸塊與該基板間之抗剪應力能力,以穩固該凸塊與該基板之耦接關係。The invention further discloses a manufacturing method for an electronic component of an electronic product, wherein the electronic component comprises a substrate, a bump, and at least one under bump metal (UBM) layer, the manufacturing method includes Forming the bump underlying metal layer and the bump on the substrate; and performing an etching operation on the bump underlying metal layer to form a notch structure; wherein the notch structure is used to increase the bump and the substrate The ability to resist shear stress to stabilize the coupling relationship between the bump and the substrate.

在說明書及後續的申請專利範圍當中使用了某些詞彙來指稱特定的元件。所屬領域中具有通常知識者應可理解,製造商可能會用不同的名詞來稱呼同樣的元件。本說明書及後續的申請專利範圍並不以名稱的差異來作為區別元件的方式,而是以元件在功能上的差異來作為區別的基準。在通篇說明書及後續的請求項當中所提及的「包含」係為一開放式的用語,故應解釋成「包含但不限定於」。此外,「耦接」一詞在此係包含任何直接及間接的電氣連接手段。因此,若文中描述一第一裝置耦接於一第二裝置,則代表該第一裝置可直接連接於該第二裝置,或透過其他裝置或連接手段間接地連接至該第二裝置。Certain terms are used throughout the description and following claims to refer to particular elements. It should be understood by those of ordinary skill in the art that manufacturers may refer to the same elements by different nouns. The scope of this specification and the subsequent patent application do not use the difference of the names as the means for distinguishing the elements, but the differences in the functions of the elements as the basis for the distinction. The term "including" as used throughout the specification and subsequent claims is an open term and should be interpreted as "including but not limited to". In addition, the term "coupled" is used herein to include any direct and indirect electrical connection. Therefore, if a first device is coupled to a second device, it means that the first device can be directly connected to the second device or indirectly connected to the second device through other devices or connection means.

針對習知技術中遭遇外力時,凸塊恐無法有效貼合於驅動晶片上或產生容易剝離之情形,本發明實施例係於凸塊與驅動晶片間之單一或複數個凸塊底層金屬層的結構進行進行改良,且為了方便說明,以下實施例僅適性繪出部分的凸塊與凸塊底層金屬層之結構特徵。In the case where an external force is encountered in the prior art, the bump may not be effectively attached to the driving wafer or may be easily peeled off. The embodiment of the invention is applied to the single or plural bump underlying metal layer between the bump and the driving wafer. The structure is modified, and for convenience of explanation, the following embodiments only properly describe the structural features of the partial bump and the underlying metal layer of the bump.

請參考第1A圖,第1A圖為本發明實施例一電子元件12之局部示意圖。如第1A圖所示,本實施例中的電子元件12係設置於一電子產品中,而本實施例中電子產品例如可為一手機、一平板裝置、一穿戴式電子產品或一筆記型電腦等,而電子元件12可為電子產品中的一驅動晶片等,但不限於此。電子元件12包含有一基板120、一凸塊122以及凸塊底層金屬(Under bump metal,UBM)層124、126,其中,基板120可為驅動晶片之一電路板,凸塊122設置於基板120上來電性連接電子產品之相關傳輸線或操作元件/模組,而凸塊底層金屬層124、126係依序設置於凸塊122與基板120間,以讓凸塊122可適性地貼合於基板120上。當然,於其他實施例中,凸塊與基板間亦可設置兩個以上之凸塊底層金屬層,而非用以限制本發明的範疇。Please refer to FIG. 1A. FIG. 1A is a partial schematic view of an electronic component 12 according to an embodiment of the present invention. As shown in FIG. 1A, the electronic component 12 in the embodiment is disposed in an electronic product, and the electronic product in the embodiment may be, for example, a mobile phone, a tablet device, a wearable electronic product, or a notebook computer. And the electronic component 12 can be a driving chip or the like in the electronic product, but is not limited thereto. The electronic component 12 includes a substrate 120, a bump 122, and an under bump metal (UBM) layer 124, 126. The substrate 120 can be a circuit board of the driving chip, and the bump 122 is disposed on the substrate 120. The bumps are connected to the substrate 120 and the substrate 120, and the bumps are disposed on the substrate 122. The bumps 122 are sequentially disposed between the bumps 122 and the substrate 120. on. Of course, in other embodiments, more than two bump underlayer metal layers may be disposed between the bump and the substrate, instead of limiting the scope of the present invention.

進一步,本實施例並未限制凸塊與凸塊底層金屬層的材質為何,即考量不同電子產品或電子元件的生產成本與訊號傳輸之導通效率,本實施例可適性挑選各類型金屬或半導體來做為凸塊與凸塊底層金屬層的材質。舉例來說,於一實施例中,凸塊可以選擇一第一材質(例如為金),而多個凸塊底層金屬層可間隔選擇相異於第一材質的一第二材質(例如為銅)與一第三材質(例如為銀),即類似於第1A圖所繪之實施例的結構特徵,其中凸塊與凸塊底層金屬層124、126將形成依序堆疊設置之一金屬鍵結合體,且金屬鍵結合體還耦接至基板,以提供更強之貼合效果來讓凸塊可穩固於基板上。當然,於另一實施例中,若凸塊已選擇為一第一材質,緊鄰之凸塊底層金屬層選擇相異之第二材質,而另一凸塊底層金屬層亦選擇相同之第一材質,則此實施例也將形成類似於第1A圖中的結構特徵,即凸塊與凸塊底層金屬層形成堆疊設置之金屬鍵結合體,並讓凸塊穩固於基板上。Further, this embodiment does not limit the material of the bump and the underlying metal layer of the bump, that is, considering the production cost of different electronic products or electronic components and the conduction efficiency of the signal transmission. This embodiment can appropriately select various types of metals or semiconductors. Used as the material of the bump and the underlying metal layer of the bump. For example, in an embodiment, the bump may select a first material (for example, gold), and the plurality of bump underlayer metal layers may be spaced apart from a second material (for example, copper) different from the first material. And a third material (for example, silver), that is, a structural feature similar to the embodiment depicted in FIG. 1A, wherein the bump and bump underlying metal layers 124, 126 will form a metal bond in a sequential stacking arrangement. The body and the metal bond combination are also coupled to the substrate to provide a stronger bonding effect to allow the bump to be secured to the substrate. Of course, in another embodiment, if the bump has been selected as a first material, the next metal layer of the bump is selected to be different from the second material, and the bottom metal layer of the other bump is also selected to be the same first material. Then, this embodiment will also form a structural feature similar to that in FIG. 1A, that is, the metal bond forming body in which the bump and the underlying metal layer of the bump are stacked, and the bump is stabilized on the substrate.

進一步,於另一實施例中,假定凸塊的材質已選擇第一材質,緊鄰凸塊之凸塊底層金屬層的材質選擇相同之第一材質,而另一凸塊底層金屬層的材質選擇相異之第二材質。據此,由於凸塊與緊鄰之凸塊底層金屬層皆為第一材質,將不易區別凸塊與其相緊鄰之凸塊底層金屬層間的差異,在此情況下,可將緊鄰於凸塊之凸塊底層金屬層視為凸塊之一部分,即形成一凸塊連接底部。請再參考第1B圖,第1B圖為本發明實施例另一電子元件10之局部示意圖。類似於第1A圖電子元件12的結構特徵,第1B圖中的電子元件10也包含有一基板100、一凸塊102、一凸塊底層金屬層104,且凸塊102與凸塊底層金屬層104之間還連接一凸塊連接底部BB(即箭頭所指處),據此,本實施例亦可僅包含單一的凸塊底層金屬層,而非用以限制本發明的範疇。Further, in another embodiment, it is assumed that the material of the bump has selected the first material, and the material of the underlying metal layer of the bump adjacent to the bump selects the same first material, and the material selection of the underlying metal layer of the other bump The second material is different. Accordingly, since the bump and the underlying metal layer of the bump are both the first material, it is difficult to distinguish the difference between the bump and the underlying metal layer of the bump immediately adjacent thereto. In this case, the bump adjacent to the bump may be The underlying metal layer of the block is considered to be part of the bump, that is, a bump is connected to the bottom. Please refer to FIG. 1B again. FIG. 1B is a partial schematic view of another electronic component 10 according to an embodiment of the present invention. Similar to the structural features of the electronic component 12 of FIG. 1A, the electronic component 10 of FIG. 1B also includes a substrate 100, a bump 102, a bump underlying metal layer 104, and the bump 102 and the bump underlying metal layer 104. A bump is also connected to the bottom BB (ie, indicated by the arrow). Accordingly, the present embodiment may also include only a single under bump metal layer, and is not intended to limit the scope of the present invention.

據此,針對不同電子產品或電子元件的實際需要,本實施例可適性選擇凸塊與至少一凸塊底層金屬層的材質,且設置於凸塊與基板間之凸塊底層金屬層的數量也可對應調整,以利後續之產品製造。Accordingly, for the actual needs of different electronic products or electronic components, the present embodiment can appropriately select the material of the bump and the underlying metal layer of the bump, and the number of the underlying metal layer of the bump disposed between the bump and the substrate is also Can be adjusted accordingly to facilitate subsequent product manufacturing.

請繼續參考第1A圖與第1B圖,不論凸塊底層金屬層的數量多寡,本發明實施例係於緊鄰於凸塊的凸塊底層金屬層(或凸塊連接底部)形成一缺口結構,如第1A圖與第1B圖實施例中所圈之處。較佳地,本發明的缺口結構可用來提高凸塊與基板間之抗剪應力能力,以穩固凸塊與基板之耦接關係。再者,形成缺口結構之處亦可不限於緊鄰於凸塊的凸塊底層金屬層,將缺口結構形成緊鄰於凸塊的凸塊底層金屬層僅為較佳之實施例。相較於習知技術凸塊無法有效貼合或設置於驅動晶片上,本發明可改良凸塊與驅動晶片間之緊鄰凸塊底層金屬層(或凸塊連接底部BB)的結構設計,對應形成缺口結構,以大幅提高凸塊抵抗外來剪應力之抵抗能力。Continuing to refer to FIGS. 1A and 1B, regardless of the number of underlying metal layers of the bumps, the embodiment of the present invention forms a notched structure in the underlying metal layer of the bumps (or the bottom of the bumps) adjacent to the bumps, such as The points circled in the embodiments of Figs. 1A and 1B. Preferably, the notch structure of the present invention can be used to improve the shear stress resistance between the bump and the substrate to stabilize the coupling relationship between the bump and the substrate. Moreover, the formation of the notch structure may not be limited to the underlying metal layer of the bump adjacent to the bump, and forming the notch structure into the underlying metal layer of the bump adjacent to the bump is only a preferred embodiment. Compared with the prior art, the bumps cannot be effectively attached or disposed on the driving wafer, and the invention can improve the structural design of the underlying bump metal layer (or the bump connecting bottom BB) between the bump and the driving wafer, correspondingly forming The notch structure greatly improves the resistance of the bump to external shear stress.

請參考第2圖,第2圖為第1A圖中一電子元件12之俯視截面示意圖。如第2圖所示,本實施例中的缺口結構位於凸塊122貼合凸塊底層金屬層124之一平面上,即缺口結構位於與凸塊122相互緊鄰之凸塊底層金屬層124上。較佳地,凸塊122之一第一截面積大於凸塊底層金屬層124之一第二截面積,同時,另一凸塊底層金屬層126之一第三截面積亦大於凸塊底層金屬層124之第二截面積。據此,本實施例中的凸塊底層金屬層124所對應之截面積為最小,而凸塊122的截面積或凸塊底層金屬層126的截面積皆大於凸塊底層金屬層124之截面積,至於凸塊122之截面積與凸塊底層金屬層126之截面積的大小關係,可根據不同實施例來對應調整,非用以限制本發明的範疇。Please refer to FIG. 2, which is a schematic cross-sectional view of an electronic component 12 in FIG. 1A. As shown in FIG. 2, the notch structure in this embodiment is located on the plane of the bump 122 conforming to the underlying metal layer 124 of the bump, that is, the notch structure is located on the bump underlying metal layer 124 adjacent to the bump 122. Preferably, the first cross-sectional area of one of the bumps 122 is greater than the second cross-sectional area of the underlying metal layer 124, and the third cross-sectional area of the other under bump metal layer 126 is greater than the underlying metal layer of the bump. The second cross-sectional area of 124. Accordingly, the cross-sectional area corresponding to the bump underlying metal layer 124 in the present embodiment is the smallest, and the cross-sectional area of the bump 122 or the cross-sectional area of the under bump metal layer 126 is greater than the cross-sectional area of the under bump metal layer 124. The relationship between the cross-sectional area of the bumps 122 and the cross-sectional area of the underlying metal layer 126 of the bumps may be adjusted according to different embodiments, and is not intended to limit the scope of the present invention.

再者,本實施例可透過一蝕刻操作來對應產生缺口結構,換言之,本實施例可對緊鄰凸塊之凸塊底層金屬層(或凸塊連接底部)進行一結構破壞程序,以對應於凸塊貼合於凸塊底層金屬層之一平面上形成缺口結構。請參考第3圖,第3圖為第1A圖中電子元件12產生缺口結構之流程圖。如第3圖所示,於步驟300到步驟308中,電子元件12的凸塊122以及凸塊底層金屬層124、126透過一系列的製造程序,對應形成且設置於基板120上,例如步驟300可設置一光阻層31與一鈍化層32,以對應於基板120上生成凸塊底層金屬層124、126;步驟302可進行一電鍍操作,以產生凸塊122;步驟304到步驟308可進行一連串之蝕刻/剝離操作,以讓凸塊122以及凸塊底層金屬層124、126對應成型,且符合一預設產品之設計規格。Furthermore, in this embodiment, a gap structure can be correspondingly generated through an etching operation. In other words, the structure can perform a structural damage procedure on the underlying metal layer of the bump immediately adjacent to the bump (or the bottom of the bump connection) to correspond to the convexity. The block is attached to a plane of one of the underlying metal layers of the bump to form a notch structure. Please refer to FIG. 3, which is a flow chart showing the gap structure of the electronic component 12 in FIG. 1A. As shown in FIG. 3, in step 300 to step 308, the bumps 122 of the electronic component 12 and the under bump metal layers 124, 126 are formed and disposed on the substrate 120 through a series of manufacturing processes, for example, step 300. A photoresist layer 31 and a passivation layer 32 may be disposed to generate bump underlying metal layers 124, 126 on the substrate 120; step 302 may perform a plating operation to generate bumps 122; and steps 304 through 308 may be performed. A series of etching/stripping operations are performed to correspondingly shape the bumps 122 and the under bump metal layers 124, 126 and conform to the design specifications of a predetermined product.

除此之外,為了加強電子元件12之抗剪應力能力,步驟310之蝕刻操作係於緊鄰凸塊122之凸塊底層金屬層124上進行結構破壞程序,並對應形成缺口結構。較佳地,本實施例可利用一濕蝕刻操作,以將電子元件12浸至一反應溶劑中來進行氧化還原反應,進而於緊鄰凸塊122之凸塊底層金屬層124上形成缺口結構。相較於步驟308中凸塊底層金屬層124的外觀結構,本實施例中完成步驟310濕蝕刻操作之凸塊底層金屬層124可對應於每一邊上後退至少0.5微米到1微米的距離,使得凸塊底層金屬層124所對應之截面積小於凸塊122與凸塊底層金屬層126之截面積,而形成所謂的缺口結構。當然,本領域具通常知識者亦可替換本實施例中所舉例的濕蝕刻操作為其他類型的蝕刻操作,以對應於緊鄰凸塊之凸塊底層金屬層形成缺口結構者,再者,缺口結構亦不限於形成於第3圖的凸塊底層金屬層124處,通常之知識者亦能理解,缺口結構也能夠形成於第3圖中的凸塊底層金屬層126處(圖中未示),此皆屬於本發明的範疇。In addition, in order to enhance the shear stress resistance of the electronic component 12, the etching operation of the step 310 is performed on the under bump metal layer 124 of the bump 122 to perform a structural damage process, and correspondingly form a notch structure. Preferably, in this embodiment, a wet etching operation is performed to immerse the electronic component 12 in a reaction solvent to perform a redox reaction, thereby forming a notch structure on the under bump metal layer 124 of the bump 122. The bump underlying metal layer 124 in the wet etching operation of step 310 in this embodiment may correspond to a distance of at least 0.5 micrometers to 1 micrometer on each side, so that the distance of the bump underlying metal layer 124 in the step 310 is lower than that in the step 308. The cross-sectional area of the under bump metal layer 124 is smaller than the cross-sectional area of the bump 122 and the under bump metal layer 126 to form a so-called notch structure. Of course, those skilled in the art can also replace the wet etching operation exemplified in the embodiment as another type of etching operation to form a notch structure corresponding to the underlying metal layer of the bump immediately adjacent to the bump, and further, the notch structure. It is also not limited to the bump underlying metal layer 124 formed in FIG. 3, and it is also understood by those skilled in the art that the notched structure can also be formed at the bump underlying metal layer 126 in FIG. 3 (not shown). This is within the scope of the invention.

請參考第4圖,第4圖為本發明實施例中一電子元件產生缺口結構前或後所進行一剪應力試驗之比較圖。如第4圖所示,相較於未形成缺口結構之電子元件所進行的剪應力試驗,其所得到的剪應力大小為一第一剪應力,本實施例係於緊鄰凸塊之凸塊底層金屬層形成缺口結構,且其進行剪應力試驗後得到的剪應力大小為一第二剪應力,據此,由第4圖的比較圖可知第一剪應力將普遍小於第二剪應力,即本實施例所提供已形成缺口結構之電子元件將可承受較大的外來剪應力,具備有較強的抗剪應力能力,而不致使凸塊輕易剝離於基板。Please refer to FIG. 4, which is a comparison diagram of a shear stress test performed before or after an electronic component is formed with a notch structure according to an embodiment of the present invention. As shown in FIG. 4, the shear stress obtained by the electronic component without the notched structure is a first shear stress, and the present embodiment is attached to the bottom of the bump immediately adjacent to the bump. The metal layer forms a notch structure, and the shear stress obtained after the shear stress test is a second shear stress. According to the comparison chart of FIG. 4, the first shear stress is generally smaller than the second shear stress, that is, the present The electronic component provided with the notched structure provided in the embodiment can withstand large external shear stress and has strong shear stress resistance without easily peeling the bump to the substrate.

進一步地,本實施例電子元件所適用之製造方法可歸納為一製造流程50,且被編譯為程式碼而儲存於一製造機台之一儲存裝置中,以於電子元件製造過程中對應形成缺口結構且提高其抗剪應力能力,如第5圖所示,製造流程50包含以下步驟。Further, the manufacturing method applicable to the electronic component of the embodiment can be summarized into a manufacturing process 50, and is compiled into a code and stored in a storage device of a manufacturing machine to form a gap in the manufacturing process of the electronic component. The structure and the ability to increase its shear stress, as shown in Figure 5, the manufacturing process 50 includes the following steps.

步驟500:開始。Step 500: Start.

步驟502:依序於基板上設置凸塊底層金屬層與凸塊。Step 502: Arranging a bump underlayer metal layer and a bump on the substrate in sequence.

步驟504:於凸塊底層金屬層進行蝕刻操作來形成缺口結構。Step 504: performing an etching operation on the underlying metal layer of the bump to form a notch structure.

步驟506:結束。Step 506: End.

簡言之,配合不同電子產品或電子元件之製造流程,本實施例中製造流程50所對應的程式碼可儲存於各類型製造機台的儲存裝置內,進一步,於完成步驟502之操作後(或者根據不同電子產品或電子元件所對應之各種複雜操作完成後),再額外進行步驟504的蝕刻操作,以於緊貼於凸塊之凸塊底層金屬層(或凸塊連接底部)形成缺口結構,進而加強各類型電子元件的抗剪應力能力。據此,已具備有缺陷結構之電子元件可於後續切割、研磨或封包壓合操作中,提供較高的製造良率,且對應降低凸塊剝離基板(或驅動晶片)之可能。同時,對於驅動晶片縮小化之設計規格下,本實施例也能對應提供更彈性的布局設計,以於相同基板面積上容納/設置更多的佈線。至於缺口結構所對應之尺寸大小,本實施例可再搭配一操作者介面,並於步驟504進行前讓使用者進行一操作時間之設定,以對應調整蝕刻操作所對應之操作時間長短,亦屬於本發明的範疇。In short, in accordance with the manufacturing process of different electronic products or electronic components, the code corresponding to the manufacturing process 50 in this embodiment can be stored in the storage device of each type of manufacturing machine, and further, after the operation of step 502 is completed ( Or after the various complicated operations corresponding to different electronic products or electronic components are completed, an additional etching operation of step 504 is performed to form a notch structure in close contact with the underlying metal layer of the bump (or the bottom of the bump connection). In turn, the ability to resist shear stress of various types of electronic components is enhanced. Accordingly, an electronic component having a defective structure can provide a higher manufacturing yield in a subsequent dicing, grinding, or package embossing operation, and correspondingly reduce the possibility of the bump peeling the substrate (or driving the wafer). At the same time, under the design specification of driving chip reduction, this embodiment can also provide a more flexible layout design to accommodate/set more wiring on the same substrate area. As for the size of the gap structure, the embodiment can be further configured with an operator interface, and the user can perform an operation time setting before the step 504 to adjust the operation time corresponding to the etching operation. The scope of the invention.

當然,根據不同電子產品/元件之實際需求,凸塊底層金屬層的材質選擇與數量多寡可適性地進行調整,並讓凸塊與基板間多個凸塊底層金屬層堆疊形成一階梯狀結構,且由緊鄰凸塊之至少一凸塊底層金屬層設置有缺口結構,即至少維持緊鄰凸塊之凸塊底層金屬層的截面積最小,至於其他凸塊底層金屬層或凸塊之截面積大小可適性地根據電子產品或電子元件來進行調整與修飾,非用以限制本發明的範疇。Of course, according to the actual requirements of different electronic products/components, the material selection and quantity of the underlying metal layer of the bump can be appropriately adjusted, and a plurality of bump underlying metal layers between the bump and the substrate are stacked to form a stepped structure. And the bottom metal layer of at least one of the bumps adjacent to the bump is provided with a notch structure, that is, the cross-sectional area of the underlying metal layer of the bump at least adjacent to the bump is minimized, and the cross-sectional area of the underlying metal layer or the bump of the other bumps may be Modifications and modifications, depending on the electronic product or electronic component, are not intended to limit the scope of the invention.

綜上所述,本發明實施例係提供一種改良結構設計之電子元件與製造方法,於緊鄰凸塊之凸塊底層金屬層形成一缺口結構,以對應提高電子元件的抗剪應力能力,進而降低製造電子元件或相關切割、研磨或封包壓合操作的成本,同時提高製造電子元件的生產良率。 以上所述僅為本發明之較佳實施例,凡依本發明申請專利範圍所做之均等變化與修飾,皆應屬本發明之涵蓋範圍。In summary, the embodiments of the present invention provide an electronic component and a manufacturing method for improving the structural design, and forming a notch structure in the metal layer of the underlying layer of the bump adjacent to the bump to improve the shear stress resistance of the electronic component, thereby reducing The cost of manufacturing electronic components or related cutting, grinding or packet pressing operations while increasing the production yield of manufactured electronic components. The above are only the preferred embodiments of the present invention, and all changes and modifications made to the scope of the present invention should be within the scope of the present invention.

10、12‧‧‧電子元件 100、120‧‧‧基板 102、122‧‧‧凸塊 104、124、126‧‧‧凸塊底層金屬層 300、302、304、306、308、310、500、502、504、506‧‧‧步驟 31‧‧‧光阻層 32‧‧‧鈍化層 50‧‧‧製造流程 BB‧‧‧凸塊連接底部10,12‧‧‧Electronic components 100, 120‧‧‧ substrate 102, 122‧‧ ‧ bumps 104, 124, 126‧‧‧ bump metal layer 300, 302, 304, 306, 308, 310, 500, 502, 504, 506‧ ‧ steps 31‧‧‧ photoresist layer 32‧‧‧ Passivation layer 50‧‧‧Manufacturing process BB‧‧ ‧ bump connection bottom

第1A圖為本發明實施例一電子元件之局部示意圖。 第1B圖為本發明實施例另一電子元件之局部示意圖。 第2圖為第1A圖中一電子元件之俯視截面示意圖。 第3圖為第1A圖中一電子元件產生缺口結構之流程圖。 第4圖為本發明實施例中一電子元件產生缺口結構前或後所進行一剪應力試驗之比較圖。 第5圖為本發明實施例一之製造流程之流程圖。FIG. 1A is a partial schematic view of an electronic component according to an embodiment of the present invention. FIG. 1B is a partial schematic view of another electronic component according to an embodiment of the present invention. Figure 2 is a schematic cross-sectional view of an electronic component in Figure 1A. Figure 3 is a flow chart showing the formation of a gap structure in an electronic component in Figure 1A. Fig. 4 is a comparison diagram of a shear stress test performed before or after an electronic component is formed with a notch structure in the embodiment of the present invention. Figure 5 is a flow chart showing the manufacturing process of the first embodiment of the present invention.

12‧‧‧電子元件 12‧‧‧Electronic components

120‧‧‧基板 120‧‧‧Substrate

122‧‧‧凸塊 122‧‧‧Bumps

124、126‧‧‧凸塊底層金屬層 124, 126‧‧‧ bump metal layer

Claims (12)

一種電子元件,用於一電子產品,該電子元件包含有: 一基板; 一凸塊,設置於該基板上,用以電性連接該電子產品;以及 至少一凸塊底層金屬(Under bump metal,UBM)層,設置於該凸塊與該基板間來讓該凸塊貼合於該基板; 其中,該凸塊底層金屬層形成一缺口結構,用來提高該凸塊與該基板間之抗剪應力能力,以穩固該凸塊與該基板之耦接關係。An electronic component for an electronic product, the electronic component comprising: a substrate; a bump disposed on the substrate for electrically connecting the electronic product; and at least one under bump metal (Under bump metal, a UBM layer disposed between the bump and the substrate to adhere the bump to the substrate; wherein the underlying metal layer of the bump forms a notch structure for improving the shear resistance between the bump and the substrate The stress capability is to stabilize the coupling relationship between the bump and the substrate. 如請求項1所述之電子元件,其中該凸塊之材質與該凸塊底層金屬層之材質為相同時,該凸塊底層金屬層形成該凸塊之一部分,以及該凸塊之材質與該凸塊底層金屬層之材質為不相同時,該凸塊與該凸塊底層金屬層為堆疊設置之一金屬鍵結合體。The electronic component of claim 1, wherein the material of the bump is the same as the material of the underlying metal layer of the bump, the underlying metal layer of the bump forms a portion of the bump, and the material of the bump and the material When the material of the underlying metal layer of the bump is different, the bump and the underlying metal layer of the bump are stacked to form one metal bond combination. 如請求項1所述之電子元件,其中該缺口結構位於該凸塊貼合該凸塊底層金屬層之一平面上,且該凸塊之一第一截面積大於該凸塊底層金屬層之一第二截面積。The electronic component of claim 1, wherein the notch structure is located on a plane of the bump bonding the underlying metal layer of the bump, and a first cross-sectional area of the bump is greater than one of the underlying metal layers of the bump The second cross-sectional area. 如請求項1所述之電子元件,其中於一蝕刻操作中,該凸塊底層金屬層進行一結構破壞程序,以對應於該凸塊貼合於該凸塊底層金屬層之一平面上形成該缺口結構。The electronic component of claim 1, wherein in the etching operation, the underlayer metal layer of the bump performs a structural destruction process to form the bump corresponding to a plane of the underlying metal layer of the bump. Notched structure. 如請求項1所述之電子元件,其包含另一凸塊底層金屬層,設置於該凸塊底層金屬與該基板間,且該另一凸塊底層金屬層之一第三截面積大於該凸塊底層金屬層之該第二截面積。The electronic component of claim 1, comprising another under bump metal layer disposed between the bump underlayer metal and the substrate, and a third cross-sectional area of the other bump underlying metal layer is greater than the convex The second cross-sectional area of the underlying metal layer of the block. 如請求項5所述之電子元件,其中該凸塊底層金屬層與該另一凸塊底層金屬層係堆疊形成一階梯狀結構。The electronic component of claim 5, wherein the under bump metal layer and the other bump underlying metal layer are stacked to form a stepped structure. 一種製造方法,用於一電子產品之一電子元件,其中該電子元件包含有一基板、一凸塊以及至少一凸塊底層金屬(Under bump metal,UBM)層,該製造方法包含有: 依序於該基板上設置該凸塊底層金屬層與該凸塊;以及 於該凸塊底層金屬層進行一蝕刻操作來形成一缺口結構; 其中,該缺口結構用來提高該凸塊與該基板間之抗剪應力能力,以穩固該凸塊與該基板之耦接關係。A manufacturing method for an electronic component of an electronic product, wherein the electronic component comprises a substrate, a bump, and at least one under bump metal (UBM) layer, the manufacturing method comprising: The bump underlying metal layer and the bump are disposed on the substrate; and an etching operation is performed on the bump underlying metal layer to form a notch structure; wherein the notch structure is used to improve the resistance between the bump and the substrate The shear stress capability is to stabilize the coupling relationship between the bump and the substrate. 如請求項7所述之製造方法,其中該凸塊之材質與該凸塊底層金屬層之材質為相同時,該凸塊底層金屬層形成該凸塊之一部分,以及該凸塊之材質與該凸塊底層金屬層之材質為不相同時,該凸塊與該凸塊底層金屬層為堆疊設置之一金屬鍵結合體。The manufacturing method of claim 7, wherein the material of the bump is the same as the material of the underlying metal layer of the bump, the underlying metal layer of the bump forms a portion of the bump, and the material of the bump and the material When the material of the underlying metal layer of the bump is different, the bump and the underlying metal layer of the bump are stacked to form one metal bond combination. 如請求項7所述之製造方法,其中該缺口結構係位於該凸塊貼合該凸塊底層金屬層之一平面上,且該凸塊之一第一截面積大於該凸塊底層金屬層之一第二截面積。The manufacturing method of claim 7, wherein the notch structure is located on a plane of the bump bonding the underlying metal layer of the bump, and a first cross-sectional area of the bump is greater than a metal layer of the under bump of the bump A second cross-sectional area. 如請求項7所述之製造方法,其中該蝕刻操作對該凸塊底層金屬層進行一結構破壞程序,以對應於該凸塊貼合於該凸塊底層金屬層之一平面上形成該缺口結構。The manufacturing method of claim 7, wherein the etching operation performs a structural destruction process on the underlying metal layer of the bump to form the notch structure corresponding to the bump conforming to a plane of the underlying metal layer of the bump . 如請求項7所述之製造方法,其還包含於該凸塊底層金屬與該基板間形成另一凸塊底層金屬層,且該另一凸塊底層金屬層之一第三截面積大於該凸塊底層金屬層之該第二截面積。The manufacturing method of claim 7, further comprising forming another under bump metal layer between the under bump metal of the bump and the substrate, and a third cross-sectional area of the underlying metal layer of the other bump is greater than the convex The second cross-sectional area of the underlying metal layer of the block. 如請求項11所述之製造方法,其中該凸塊底層金屬層與該另一凸塊底層金屬層堆疊形成一階梯狀結構。The manufacturing method of claim 11, wherein the bump underlayer metal layer and the other bump underlayer metal layer are stacked to form a stepped structure.
TW104132491A 2015-06-26 2015-10-02 Electronic element and manufacturing method TWI599276B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US201562184910P 2015-06-26 2015-06-26

Publications (2)

Publication Number Publication Date
TW201701733A true TW201701733A (en) 2017-01-01
TWI599276B TWI599276B (en) 2017-09-11

Family

ID=57601340

Family Applications (1)

Application Number Title Priority Date Filing Date
TW104132491A TWI599276B (en) 2015-06-26 2015-10-02 Electronic element and manufacturing method

Country Status (5)

Country Link
US (2) US9773746B2 (en)
JP (1) JP6324361B2 (en)
KR (1) KR101702975B1 (en)
CN (2) CN106298711A (en)
TW (1) TWI599276B (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI599276B (en) * 2015-06-26 2017-09-11 矽創電子股份有限公司 Electronic element and manufacturing method
TWI708333B (en) * 2018-06-21 2020-10-21 矽創電子股份有限公司 Bump structure
KR102617086B1 (en) 2018-11-15 2023-12-26 삼성전자주식회사 Wafer-level package including under bump metal layer
US11410947B2 (en) * 2019-12-19 2022-08-09 Texas Instruments Incorporated Brass-coated metals in flip-chip redistribution layers

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61141158A (en) * 1984-12-13 1986-06-28 Fuji Electric Co Ltd Formation of bump electrode
JPH06177136A (en) * 1992-10-09 1994-06-24 Nippondenso Co Ltd Circuit device having bump electrode
US6130141A (en) * 1998-10-14 2000-10-10 Lucent Technologies Inc. Flip chip metallization
US6570251B1 (en) * 1999-09-02 2003-05-27 Micron Technology, Inc. Under bump metalization pad and solder bump connections
US6258705B1 (en) * 2000-08-21 2001-07-10 Siliconeware Precision Industries Co., Ltd. Method of forming circuit probing contact points on fine pitch peripheral bond pads on flip chip
TW560018B (en) 2001-10-30 2003-11-01 Asia Pacific Microsystems Inc A wafer level packaged structure and method for manufacturing the same
CN1437232A (en) 2002-02-05 2003-08-20 亚太优势微系统股份有限公司 Chip package structure and its making process
TWI244184B (en) * 2002-11-12 2005-11-21 Siliconware Precision Industries Co Ltd Semiconductor device with under bump metallurgy and method for fabricating the same
TW577158B (en) * 2002-11-29 2004-02-21 Advanced Semiconductor Eng Method for forming UBM pads and bumps on wafer
JP2004235420A (en) 2003-01-30 2004-08-19 Seiko Epson Corp Electronic device, manufacturing method thereof, circuit board, manufacturing method thereof, electronic device, and manufacturing method thereof
US7538033B2 (en) 2005-06-14 2009-05-26 John Trezza Post-attachment chip-to-chip connection
US7053490B1 (en) * 2005-07-27 2006-05-30 Semiconductor Manufacturing International (Shanghai) Corporation Planar bond pad design and method of making the same
TWI302370B (en) 2006-05-24 2008-10-21 Int Semiconductor Tech Ltd Package structure for flip-chip compression
JP2007317979A (en) 2006-05-29 2007-12-06 Toshiba Corp Method for manufacturing semiconductor device
JP2009231681A (en) * 2008-03-25 2009-10-08 Citizen Watch Co Ltd Semiconductor device and manufacturing method thereof
KR20090106913A (en) * 2008-04-07 2009-10-12 삼성전자주식회사 Semiconductor device and method of fabricating the same
TWI599276B (en) * 2015-06-26 2017-09-11 矽創電子股份有限公司 Electronic element and manufacturing method

Also Published As

Publication number Publication date
US20160379949A1 (en) 2016-12-29
US9773746B2 (en) 2017-09-26
CN106298711A (en) 2017-01-04
TWI599276B (en) 2017-09-11
KR20170001541A (en) 2017-01-04
US20170345784A1 (en) 2017-11-30
CN114373730A (en) 2022-04-19
JP6324361B2 (en) 2018-05-16
KR101702975B1 (en) 2017-02-06
US10163769B2 (en) 2018-12-25
JP2017017302A (en) 2017-01-19

Similar Documents

Publication Publication Date Title
EP2040289A2 (en) Packaging substrate structure and method for manufacturing the same
TWI599276B (en) Electronic element and manufacturing method
JP2003243436A (en) Bump forming method, bump attached semiconductor element and manufacturing method thereof, semiconductor device and manufacturing method thereof, substrate and electronic device
JP2009111392A (en) Stacked package and method of manufacturing the same
JP6254217B2 (en) Stacked package element and manufacturing method thereof
JP2014056917A (en) Power semiconductor device and power semiconductor device manufacturing method
US20170110439A1 (en) Package structure and manufacturing method thereof
KR20140101874A (en) Method for making a redistributed electronic device using a transferrable redistribution layer
JP4753960B2 (en) Semiconductor module and method for manufacturing semiconductor module
JP4666592B2 (en) Manufacturing method of semiconductor device
TWI578471B (en) Semiconductor device and manufacturing method thereof
CN109037089B (en) Method for testing rewiring layer
KR20090032225A (en) Wafer level chip scale package and method of fabricating the same
KR100780966B1 (en) Semiconductor package and method of manufacturing the same
TWI442488B (en) Method for manufacturing a substrate, package method, package structure and system-in-package structure for a semiconductor package
US9373526B2 (en) Chip package and method for forming the same
US9159660B2 (en) Semiconductor package structure and method for making the same
US20160148896A1 (en) Semiconductor device with a wire bonding and a sintered region, and manufacturing process thereof
CN108666298B (en) Chip stress testing assembly and preparation method thereof
JP2016192447A (en) Semiconductor device
US20070007670A1 (en) Reworkable bond pad structure
JP4344752B2 (en) Manufacturing method of semiconductor device
US9466553B2 (en) Package structure and method for manufacturing package structure
KR20120006771A (en) Semiconductor package and method for manufacturing of the same
JP2005175260A (en) Semiconductor device and manufacturing method thereof