TW200643793A - Processor and information processing method - Google Patents
Processor and information processing methodInfo
- Publication number
- TW200643793A TW200643793A TW094145324A TW94145324A TW200643793A TW 200643793 A TW200643793 A TW 200643793A TW 094145324 A TW094145324 A TW 094145324A TW 94145324 A TW94145324 A TW 94145324A TW 200643793 A TW200643793 A TW 200643793A
- Authority
- TW
- Taiwan
- Prior art keywords
- cpu
- interrupt processing
- processor
- information processing
- processing method
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/48—Program initiating; Program switching, e.g. by interrupt
- G06F9/4806—Task transfer initiation or dispatching
- G06F9/4812—Task transfer initiation or dispatching by interrupt, e.g. masked
- G06F9/4818—Priority circuits therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/48—Program initiating; Program switching, e.g. by interrupt
- G06F9/4806—Task transfer initiation or dispatching
- G06F9/4812—Task transfer initiation or dispatching by interrupt, e.g. masked
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Bus Control (AREA)
- Telephone Function (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005055423A JP2006243865A (ja) | 2005-03-01 | 2005-03-01 | プロセッサおよび情報処理方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW200643793A true TW200643793A (en) | 2006-12-16 |
TWI307477B TWI307477B (zh) | 2009-03-11 |
Family
ID=36587269
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW094145324A TW200643793A (en) | 2005-03-01 | 2005-12-20 | Processor and information processing method |
Country Status (6)
Country | Link |
---|---|
US (1) | US20060200826A1 (zh) |
EP (1) | EP1698972A3 (zh) |
JP (1) | JP2006243865A (zh) |
KR (1) | KR100746797B1 (zh) |
CN (1) | CN1828563B (zh) |
TW (1) | TW200643793A (zh) |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5017784B2 (ja) * | 2005-03-16 | 2012-09-05 | セイコーエプソン株式会社 | プロセッサ及びこのプロセッサ適用される割込み処理制御方法 |
JP5243711B2 (ja) | 2006-11-10 | 2013-07-24 | セイコーエプソン株式会社 | プロセッサ |
US8171476B2 (en) * | 2008-02-01 | 2012-05-01 | International Business Machines Corporation | Wake-and-go mechanism with prioritization of threads |
US8386822B2 (en) | 2008-02-01 | 2013-02-26 | International Business Machines Corporation | Wake-and-go mechanism with data monitoring |
US8725992B2 (en) | 2008-02-01 | 2014-05-13 | International Business Machines Corporation | Programming language exposing idiom calls to a programming idiom accelerator |
US8612977B2 (en) | 2008-02-01 | 2013-12-17 | International Business Machines Corporation | Wake-and-go mechanism with software save of thread state |
US8312458B2 (en) * | 2008-02-01 | 2012-11-13 | International Business Machines Corporation | Central repository for wake-and-go mechanism |
US8516484B2 (en) * | 2008-02-01 | 2013-08-20 | International Business Machines Corporation | Wake-and-go mechanism for a data processing system |
US8127080B2 (en) | 2008-02-01 | 2012-02-28 | International Business Machines Corporation | Wake-and-go mechanism with system address bus transaction master |
US8880853B2 (en) * | 2008-02-01 | 2014-11-04 | International Business Machines Corporation | CAM-based wake-and-go snooping engine for waking a thread put to sleep for spinning on a target address lock |
US8250396B2 (en) | 2008-02-01 | 2012-08-21 | International Business Machines Corporation | Hardware wake-and-go mechanism for a data processing system |
US8316218B2 (en) | 2008-02-01 | 2012-11-20 | International Business Machines Corporation | Look-ahead wake-and-go engine with speculative execution |
US8640141B2 (en) * | 2008-02-01 | 2014-01-28 | International Business Machines Corporation | Wake-and-go mechanism with hardware private array |
US8452947B2 (en) | 2008-02-01 | 2013-05-28 | International Business Machines Corporation | Hardware wake-and-go mechanism and content addressable memory with instruction pre-fetch look-ahead to detect programming idioms |
US8225120B2 (en) * | 2008-02-01 | 2012-07-17 | International Business Machines Corporation | Wake-and-go mechanism with data exclusivity |
US8788795B2 (en) | 2008-02-01 | 2014-07-22 | International Business Machines Corporation | Programming idiom accelerator to examine pre-fetched instruction streams for multiple processors |
US8341635B2 (en) | 2008-02-01 | 2012-12-25 | International Business Machines Corporation | Hardware wake-and-go mechanism with look-ahead polling |
US8145849B2 (en) | 2008-02-01 | 2012-03-27 | International Business Machines Corporation | Wake-and-go mechanism with system bus response |
US8732683B2 (en) * | 2008-02-01 | 2014-05-20 | International Business Machines Corporation | Compiler providing idiom to idiom accelerator |
US7865705B2 (en) * | 2008-02-01 | 2011-01-04 | International Business Machines Corporation | Branch target address cache including address type tag bit |
JP2009251802A (ja) * | 2008-04-03 | 2009-10-29 | Panasonic Corp | マルチプロセッサシステムおよびマルチプロセッサシステムの割込み制御方法 |
US8656145B2 (en) * | 2008-09-19 | 2014-02-18 | Qualcomm Incorporated | Methods and systems for allocating interrupts in a multithreaded processor |
JP5173714B2 (ja) | 2008-09-30 | 2013-04-03 | ルネサスエレクトロニクス株式会社 | マルチスレッドプロセッサ及びその割り込み処理方法 |
US7996595B2 (en) * | 2009-04-14 | 2011-08-09 | Lstar Technologies Llc | Interrupt arbitration for multiprocessors |
US8230201B2 (en) * | 2009-04-16 | 2012-07-24 | International Business Machines Corporation | Migrating sleeping and waking threads between wake-and-go mechanisms in a multiple processor data processing system |
US8082315B2 (en) | 2009-04-16 | 2011-12-20 | International Business Machines Corporation | Programming idiom accelerator for remote update |
US8886919B2 (en) * | 2009-04-16 | 2014-11-11 | International Business Machines Corporation | Remote update programming idiom accelerator with allocated processor resources |
US8145723B2 (en) | 2009-04-16 | 2012-03-27 | International Business Machines Corporation | Complex remote update programming idiom accelerator |
US8260996B2 (en) * | 2009-04-24 | 2012-09-04 | Empire Technology Development Llc | Interrupt optimization for multiprocessors |
US8321614B2 (en) * | 2009-04-24 | 2012-11-27 | Empire Technology Development Llc | Dynamic scheduling interrupt controller for multiprocessors |
US8234431B2 (en) * | 2009-10-13 | 2012-07-31 | Empire Technology Development Llc | Interrupt masking for multi-core processors |
US9575912B2 (en) * | 2014-04-08 | 2017-02-21 | Infineon Technologies Ag | Service request interrupt router with shared arbitration unit |
FR3061565B1 (fr) * | 2017-01-04 | 2019-04-26 | Stmicroelectronics (Rousset) Sas | Fonctionnement d'un microcontroleur en mode basse puissance |
CN107861763B (zh) * | 2017-12-01 | 2022-03-11 | 麒麟软件有限公司 | 一种面向飞腾处理器休眠过程的中断路由环境恢复方法 |
CN110474686B (zh) * | 2018-05-11 | 2022-09-16 | 佛山市顺德区顺达电脑厂有限公司 | 网络交换装置及其运作方法 |
CN110737616B (zh) * | 2018-07-20 | 2021-03-16 | 瑞昱半导体股份有限公司 | 处理中断优先级的电路系统 |
US11113216B2 (en) * | 2019-03-20 | 2021-09-07 | Mediatek Inc. | Dispatching interrupts in a multi-processor system based on power and performance factors |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3418638A (en) * | 1966-09-21 | 1968-12-24 | Ibm | Instruction processing unit for program branches |
GB1434186A (en) * | 1972-04-26 | 1976-05-05 | Gen Electric Co Ltd | Multiprocessor computer systems |
US4959781A (en) * | 1988-05-16 | 1990-09-25 | Stardent Computer, Inc. | System for assigning interrupts to least busy processor that already loaded same class of interrupt routines |
US5301324A (en) * | 1992-11-19 | 1994-04-05 | International Business Machines Corp. | Method and apparatus for dynamic work reassignment among asymmetric, coupled processors |
EP0602858A1 (en) * | 1992-12-18 | 1994-06-22 | International Business Machines Corporation | Apparatus and method for servicing interrupts in a multiprocessor system |
JPH09138716A (ja) | 1995-11-14 | 1997-05-27 | Toshiba Corp | 電子計算機 |
US5826081A (en) * | 1996-05-06 | 1998-10-20 | Sun Microsystems, Inc. | Real time thread dispatcher for multiprocessor applications |
KR19990086459A (ko) * | 1998-05-28 | 1999-12-15 | 전주범 | 위성 방송 수신기의 프로세스 우선 순위 할당 방법 |
US6301324B1 (en) | 1999-03-31 | 2001-10-09 | General Electric Company | RF slipring receiver for a computerized tomography system |
US20030110204A1 (en) * | 2000-02-17 | 2003-06-12 | Brenner Larry Bert | Apparatus and method for dispatching fixed priority threads using a global run queue in a multiple run queue system |
-
2005
- 2005-03-01 JP JP2005055423A patent/JP2006243865A/ja active Pending
- 2005-12-20 TW TW094145324A patent/TW200643793A/zh not_active IP Right Cessation
-
2006
- 2006-01-10 KR KR1020060002759A patent/KR100746797B1/ko not_active IP Right Cessation
- 2006-01-13 EP EP06250154A patent/EP1698972A3/en not_active Withdrawn
- 2006-01-26 US US11/339,520 patent/US20060200826A1/en not_active Abandoned
- 2006-03-01 CN CN2006100198747A patent/CN1828563B/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
KR20060096186A (ko) | 2006-09-08 |
JP2006243865A (ja) | 2006-09-14 |
CN1828563A (zh) | 2006-09-06 |
EP1698972A2 (en) | 2006-09-06 |
KR100746797B1 (ko) | 2007-08-06 |
TWI307477B (zh) | 2009-03-11 |
EP1698972A3 (en) | 2007-06-06 |
CN1828563B (zh) | 2011-05-11 |
US20060200826A1 (en) | 2006-09-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW200643793A (en) | Processor and information processing method | |
TW200630878A (en) | Processor and information processing method | |
WO2008003930A3 (en) | Techniques for program execution | |
EP1341083A3 (en) | Parallel-process execution method and multiprocessor-type computer | |
TW200622683A (en) | Task-oriented processing as an auxiliary to primary computing environments | |
WO2006073666A3 (en) | Selecting instruction set architectures using instruction address attributes | |
TW200719231A (en) | Method, apparatus, and computer program product for adaptive process dispatch in a computer system having a plurality of processors | |
TW200627275A (en) | Computer security management, such as in a virtual machine or hardened operating system | |
WO2006010812A3 (fr) | Procede de gestion d'un processus logiciel, procede et systeme de redistribution ou de continuite de fonctionnement dans une architecture multi-ordinateurs | |
WO2007117414A3 (en) | Method and apparatus for operating computer processor array | |
WO2004042560A3 (en) | Pipeline coprocessor | |
EP1916601A3 (en) | Multiprocessor system | |
TW200602849A (en) | Methods and apparatus for achieving thermal management using processor manipulation | |
WO2007146731A3 (en) | Cluster computing support for application programs | |
TW200625172A (en) | Interrupt control | |
WO2008118805A3 (en) | Processor with adaptive multi-shader | |
WO2005046109A3 (en) | Convergence device with dynamic program throttling based on power indicator | |
SG126073A1 (en) | Real-time control apparatus having a multi-thread processor | |
WO2005022386A3 (en) | Integrated mechanism for suspension and deallocation of computational threads of execution in a processor | |
MY157557A (en) | Hardware resource management within a data processing system | |
EP1810130A4 (en) | METHODS AND APPARATUSES FOR PREDICTING CONNECTION AND PROCESSING MICROPROCESSOR INSTRUCTIONS AND THE LIKE | |
IL171906A0 (en) | Instructions to assist the processing of a cipher message | |
MY165249A (en) | System and method for initiating a multi-environment operating system | |
WO2005088443A3 (en) | Methods and apparatus for reducing power dissipation in a multi-processor system | |
WO2006055864A3 (en) | Method and apparatus for implementing task management of computer operations |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |