SG71131A1 - Improvement to the anisotropic chemical etching process of silicon oxide in the manufacture of mos transistor flash eprom devices - Google Patents
Improvement to the anisotropic chemical etching process of silicon oxide in the manufacture of mos transistor flash eprom devicesInfo
- Publication number
- SG71131A1 SG71131A1 SG1998001761A SG1998001761A SG71131A1 SG 71131 A1 SG71131 A1 SG 71131A1 SG 1998001761 A SG1998001761 A SG 1998001761A SG 1998001761 A SG1998001761 A SG 1998001761A SG 71131 A1 SG71131 A1 SG 71131A1
- Authority
- SG
- Singapore
- Prior art keywords
- improvement
- manufacture
- silicon oxide
- mos transistor
- etching process
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/022—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Non-Volatile Memory (AREA)
- Silicon Compounds (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| IT97RM000430A IT1293535B1 (it) | 1997-07-14 | 1997-07-14 | Perfezionamento nel procedimento di attacco chimico anisotropo dell'ossido di silicio, in particolare nella fabbricazione di |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| SG71131A1 true SG71131A1 (en) | 2000-03-21 |
Family
ID=11405175
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| SG1998001761A SG71131A1 (en) | 1997-07-14 | 1998-07-13 | Improvement to the anisotropic chemical etching process of silicon oxide in the manufacture of mos transistor flash eprom devices |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US6110781A (h) |
| EP (1) | EP0893820A3 (h) |
| KR (1) | KR19990013849A (h) |
| IT (1) | IT1293535B1 (h) |
| SG (1) | SG71131A1 (h) |
| TW (1) | TW480620B (h) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100607322B1 (ko) * | 1999-06-30 | 2006-07-28 | 주식회사 하이닉스반도체 | 플래쉬 이이피롬 셀의 제조 방법 |
| JP4149644B2 (ja) * | 2000-08-11 | 2008-09-10 | 株式会社東芝 | 不揮発性半導体記憶装置 |
| KR101024252B1 (ko) * | 2003-10-30 | 2011-03-29 | 주식회사 하이닉스반도체 | 반도체소자 제조 방법 |
| US7276755B2 (en) * | 2005-05-02 | 2007-10-02 | Advanced Micro Devices, Inc. | Integrated circuit and method of manufacture |
| CN105070718B (zh) * | 2015-08-18 | 2019-01-04 | 上海华虹宏力半导体制造有限公司 | 一种降低sonos存储器串联电阻的方法 |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5275972A (en) * | 1990-02-19 | 1994-01-04 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor integrated circuit device including the self-aligned formation of a contact window |
| US5019879A (en) * | 1990-03-15 | 1991-05-28 | Chiu Te Long | Electrically-flash-erasable and electrically-programmable memory storage devices with self aligned tunnel dielectric area |
| TW203148B (h) * | 1991-03-27 | 1993-04-01 | American Telephone & Telegraph | |
| JP3259349B2 (ja) * | 1992-06-09 | 2002-02-25 | ソニー株式会社 | 不揮発性半導体装置及びその製造方法 |
| US5270234A (en) * | 1992-10-30 | 1993-12-14 | International Business Machines Corporation | Deep submicron transistor fabrication method |
| JP2982580B2 (ja) * | 1993-10-07 | 1999-11-22 | 日本電気株式会社 | 不揮発性半導体装置の製造方法 |
| US5467308A (en) * | 1994-04-05 | 1995-11-14 | Motorola Inc. | Cross-point eeprom memory array |
| JP2891205B2 (ja) * | 1996-10-21 | 1999-05-17 | 日本電気株式会社 | 半導体集積回路の製造方法 |
| US5766992A (en) * | 1997-04-11 | 1998-06-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Process for integrating a MOSFET device, using silicon nitride spacers and a self-aligned contact structure, with a capacitor structure |
-
1997
- 1997-07-14 IT IT97RM000430A patent/IT1293535B1/it active IP Right Grant
-
1998
- 1998-07-13 SG SG1998001761A patent/SG71131A1/en unknown
- 1998-07-14 KR KR1019980028387A patent/KR19990013849A/ko not_active Ceased
- 1998-07-14 US US09/115,305 patent/US6110781A/en not_active Expired - Lifetime
- 1998-07-14 EP EP98305602A patent/EP0893820A3/en not_active Withdrawn
- 1998-08-14 TW TW087113375A patent/TW480620B/zh not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| EP0893820A3 (en) | 2003-10-29 |
| ITRM970430A1 (it) | 1999-01-14 |
| EP0893820A2 (en) | 1999-01-27 |
| ITRM970430A0 (h) | 1997-07-14 |
| US6110781A (en) | 2000-08-29 |
| KR19990013849A (ko) | 1999-02-25 |
| TW480620B (en) | 2002-03-21 |
| IT1293535B1 (it) | 1999-03-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| SG100769A1 (en) | Semiconductor device and method of manufacturing the same | |
| GB2369243B (en) | Semiconductor device and method of manufacture | |
| DE69817365D1 (de) | Sauerstoffausdiffusionsloses sauerstoff-ausfällungsverfahren in siliziumwafer | |
| GB9928285D0 (en) | Manufacture of trench-gate semiconductor devices | |
| GB9922764D0 (en) | Manufacture of trench-gate semiconductor devices | |
| SG96201A1 (en) | Flip-chip type semiconductor device and method of manufacturing the same | |
| GB2214351B (en) | Method for manufacturing double-diffused metal oxide semiconductor field effect transistor device and the device thereby manufactured | |
| HUP0302872A3 (en) | Silicon germanium bipolar transistor | |
| SG121715A1 (en) | Semiconductor device and method of manufacturing the same | |
| SG87120A1 (en) | A novel method of forming contact to polysilicon gate for mos devices | |
| AU2001278749A1 (en) | Low-dielectric silicon nitride film and method of forming the same, semiconductor device and fabrication process thereof | |
| SG85171A1 (en) | Method of manufacturing semiconductor device | |
| EP1113489A3 (en) | Film forming method and semiconductor device | |
| GB9908778D0 (en) | Semiconductor device and manufacturing method of the same | |
| WO2002003432A3 (en) | PROCESS FOR ETCHING SILICON WAFERS | |
| GB2334621B (en) | Method of manufacturing semiconductor device | |
| GB9808234D0 (en) | Mnufacture of trench-gate semiconductor devices | |
| AU2003240569A1 (en) | Method of making an soi semiconductor device having enhanced, self-aligned dielectric regions in the bulk silicon substrate | |
| SG71131A1 (en) | Improvement to the anisotropic chemical etching process of silicon oxide in the manufacture of mos transistor flash eprom devices | |
| SG122773A1 (en) | Wiring substrate used for resin molding and process of manufacturing semiconductor device using the wiring substrate | |
| SG83758A1 (en) | Silicon on insulator thick oxide structure and process of manufacture | |
| GB9905302D0 (en) | Process for production of semiconductor device and cleaning device used therein | |
| SG102650A1 (en) | Method to form self-aligned source/drain cmos device on isulated staircase oxide | |
| GB0004585D0 (en) | Manufacturing method of semiconductor device | |
| GB2358082B (en) | Semiconductor transistor |