NL8003612A - Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. - Google Patents
Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. Download PDFInfo
- Publication number
- NL8003612A NL8003612A NL8003612A NL8003612A NL8003612A NL 8003612 A NL8003612 A NL 8003612A NL 8003612 A NL8003612 A NL 8003612A NL 8003612 A NL8003612 A NL 8003612A NL 8003612 A NL8003612 A NL 8003612A
- Authority
- NL
- Netherlands
- Prior art keywords
- layer
- oxidation
- oxidation treatment
- oxide
- masking
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/32—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76213—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
- H01L21/76216—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Element Separation (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Local Oxidation Of Silicon (AREA)
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| NL8003612A NL8003612A (nl) | 1980-06-23 | 1980-06-23 | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. |
| US06/219,161 US4374454A (en) | 1980-06-23 | 1980-12-22 | Method of manufacturing a semiconductor device |
| EP81200640A EP0042643B1 (en) | 1980-06-23 | 1981-06-11 | Method of manufacturing a semiconductor device and semiconductor device manufactured by using said method |
| DE8181200640T DE3164132D1 (en) | 1980-06-23 | 1981-06-11 | Method of manufacturing a semiconductor device and semiconductor device manufactured by using said method |
| CA000380108A CA1163378A (en) | 1980-06-23 | 1981-06-18 | Underpass in a semiconductor device |
| AU72031/81A AU545453B2 (en) | 1980-06-23 | 1981-06-22 | A semiconductor device |
| IE1379/81A IE51994B1 (en) | 1980-06-23 | 1981-06-22 | Method of manufacturing a semiconductor device and semiconductor device manufactured by using said method |
| JP9734981A JPS5731180A (en) | 1980-06-23 | 1981-06-23 | Method of producing semiconductor device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| NL8003612 | 1980-06-23 | ||
| NL8003612A NL8003612A (nl) | 1980-06-23 | 1980-06-23 | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| NL8003612A true NL8003612A (nl) | 1982-01-18 |
Family
ID=19835496
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| NL8003612A NL8003612A (nl) | 1980-06-23 | 1980-06-23 | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US4374454A (cs) |
| EP (1) | EP0042643B1 (cs) |
| JP (1) | JPS5731180A (cs) |
| AU (1) | AU545453B2 (cs) |
| CA (1) | CA1163378A (cs) |
| DE (1) | DE3164132D1 (cs) |
| IE (1) | IE51994B1 (cs) |
| NL (1) | NL8003612A (cs) |
Families Citing this family (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4561168A (en) * | 1982-11-22 | 1985-12-31 | Siliconix Incorporated | Method of making shadow isolated metal DMOS FET device |
| JPS62119936A (ja) * | 1985-11-19 | 1987-06-01 | Fujitsu Ltd | コンプリメンタリ−lsiチツプ |
| GB2215124A (en) * | 1988-02-16 | 1989-09-13 | Stc Plc | Integrated circuit underpasses |
| US5306652A (en) * | 1991-12-30 | 1994-04-26 | Texas Instruments Incorporated | Lateral double diffused insulated gate field effect transistor fabrication process |
| EP0585601B1 (en) | 1992-07-31 | 1999-04-28 | Hughes Electronics Corporation | Integrated circuit security system and method with implanted interconnections |
| KR0144902B1 (ko) * | 1995-04-17 | 1998-07-01 | 김광호 | 불휘발성 메모리장치 및 그 제조방법 |
| US5783846A (en) * | 1995-09-22 | 1998-07-21 | Hughes Electronics Corporation | Digital circuit with transistor geometry and channel stops providing camouflage against reverse engineering |
| US5767000A (en) * | 1996-06-05 | 1998-06-16 | Advanced Micro Devices, Inc. | Method of manufacturing subfield conductive layer |
| US5973375A (en) * | 1997-06-06 | 1999-10-26 | Hughes Electronics Corporation | Camouflaged circuit structure with step implants |
| US6396368B1 (en) | 1999-11-10 | 2002-05-28 | Hrl Laboratories, Llc | CMOS-compatible MEM switches and method of making |
| US7217977B2 (en) * | 2004-04-19 | 2007-05-15 | Hrl Laboratories, Llc | Covert transformation of transistor properties as a circuit protection method |
| US6815816B1 (en) * | 2000-10-25 | 2004-11-09 | Hrl Laboratories, Llc | Implanted hidden interconnections in a semiconductor device for preventing reverse engineering |
| US7294935B2 (en) * | 2001-01-24 | 2007-11-13 | Hrl Laboratories, Llc | Integrated circuits protected against reverse engineering and method for fabricating the same using an apparent metal contact line terminating on field oxide |
| US6791191B2 (en) | 2001-01-24 | 2004-09-14 | Hrl Laboratories, Llc | Integrated circuits protected against reverse engineering and method for fabricating the same using vias without metal terminations |
| US6774413B2 (en) | 2001-06-15 | 2004-08-10 | Hrl Laboratories, Llc | Integrated circuit structure with programmable connector/isolator |
| US6740942B2 (en) * | 2001-06-15 | 2004-05-25 | Hrl Laboratories, Llc. | Permanently on transistor implemented using a double polysilicon layer CMOS process with buried contact |
| US6897535B2 (en) | 2002-05-14 | 2005-05-24 | Hrl Laboratories, Llc | Integrated circuit with reverse engineering protection |
| US7049667B2 (en) * | 2002-09-27 | 2006-05-23 | Hrl Laboratories, Llc | Conductive channel pseudo block process and circuit to inhibit reverse engineering |
| US6979606B2 (en) * | 2002-11-22 | 2005-12-27 | Hrl Laboratories, Llc | Use of silicon block process step to camouflage a false transistor |
| JP4846239B2 (ja) * | 2002-12-13 | 2011-12-28 | エイチアールエル ラボラトリーズ,エルエルシー | ウェル注入を用いた集積回路の改変 |
| US6799844B2 (en) | 2002-12-16 | 2004-10-05 | Xerox Corporation | High shear ball check valve device and a liquid ink image producing machine using same |
| JP4346322B2 (ja) * | 2003-02-07 | 2009-10-21 | 株式会社ルネサステクノロジ | 半導体装置 |
| US7242063B1 (en) | 2004-06-29 | 2007-07-10 | Hrl Laboratories, Llc | Symmetric non-intrusive and covert technique to render a transistor permanently non-operable |
| US8168487B2 (en) | 2006-09-28 | 2012-05-01 | Hrl Laboratories, Llc | Programmable connection and isolation of active regions in an integrated circuit using ambiguous features to confuse a reverse engineer |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5528229B1 (cs) * | 1971-03-19 | 1980-07-26 | ||
| US3751722A (en) * | 1971-04-30 | 1973-08-07 | Standard Microsyst Smc | Mos integrated circuit with substrate containing selectively formed resistivity regions |
| US4023195A (en) * | 1974-10-23 | 1977-05-10 | Smc Microsystems Corporation | MOS field-effect transistor structure with mesa-like contact and gate areas and selectively deeper junctions |
| NL185376C (nl) * | 1976-10-25 | 1990-03-16 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleiderinrichting. |
| US4290184A (en) * | 1978-03-20 | 1981-09-22 | Texas Instruments Incorporated | Method of making post-metal programmable MOS read only memory |
| US4268950A (en) * | 1978-06-05 | 1981-05-26 | Texas Instruments Incorporated | Post-metal ion implant programmable MOS read only memory |
| IT1166587B (it) * | 1979-01-22 | 1987-05-05 | Ates Componenti Elettron | Processo per la fabbricazione di transistori mos complementari ad alta integrazione per tensioni elevate |
-
1980
- 1980-06-23 NL NL8003612A patent/NL8003612A/nl not_active Application Discontinuation
- 1980-12-22 US US06/219,161 patent/US4374454A/en not_active Expired - Lifetime
-
1981
- 1981-06-11 DE DE8181200640T patent/DE3164132D1/de not_active Expired
- 1981-06-11 EP EP81200640A patent/EP0042643B1/en not_active Expired
- 1981-06-18 CA CA000380108A patent/CA1163378A/en not_active Expired
- 1981-06-22 IE IE1379/81A patent/IE51994B1/en not_active IP Right Cessation
- 1981-06-22 AU AU72031/81A patent/AU545453B2/en not_active Ceased
- 1981-06-23 JP JP9734981A patent/JPS5731180A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| AU545453B2 (en) | 1985-07-18 |
| US4374454A (en) | 1983-02-22 |
| DE3164132D1 (en) | 1984-07-19 |
| CA1163378A (en) | 1984-03-06 |
| JPS5731180A (en) | 1982-02-19 |
| JPS622708B2 (cs) | 1987-01-21 |
| AU7203181A (en) | 1982-01-07 |
| IE51994B1 (en) | 1987-05-13 |
| EP0042643A1 (en) | 1981-12-30 |
| IE811379L (en) | 1981-12-23 |
| EP0042643B1 (en) | 1984-06-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| NL8003612A (nl) | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. | |
| EP0034910B1 (en) | A method of manufacturing a semiconductor device, and a device so manufactured | |
| US4569121A (en) | Method of fabricating a programmable read-only memory cell incorporating an antifuse utilizing deposition of amorphous semiconductor layer | |
| JP3232111B2 (ja) | ショットキーバリアダイオード及びショットキーバリアダイオードクランプ型トランジスタ | |
| US5223456A (en) | High density local interconnect in an integrated circit using metal silicide | |
| JPS58139468A (ja) | 半導体装置およびその製造方法 | |
| JPH11511297A (ja) | Eeprom半導体構造の製造方法 | |
| US4425379A (en) | Polycrystalline silicon Schottky diode array | |
| US3964092A (en) | Semiconductor devices with conductive layer structure | |
| US4358889A (en) | Process for making a late programming enhanced contact ROM | |
| EP0030147B1 (en) | Method for manufacturing a semiconductor integrated circuit | |
| EP0078220B1 (en) | Polycrystalline silicon interconnections for bipolar transistor flip-flop | |
| US5202573A (en) | Dual anode mos scr with anti crosstalk collecting region | |
| US4317690A (en) | Self-aligned double polysilicon MOS fabrication | |
| EP0200603B1 (en) | A small contactless ram cell | |
| US4628339A (en) | Polycrystalline silicon Schottky diode array | |
| NL8104862A (nl) | Halfgeleiderinrichting, en werkwijze ter vervaardiging daarvan. | |
| EP0703624B1 (en) | Programable element in barrier metal device and method | |
| US4247343A (en) | Method of making semiconductor integrated circuits | |
| US5977598A (en) | High load resistance implemented in a separate polysilicon layer with diffusion barrier therein for preventing load punch through therefrom | |
| US5646062A (en) | Method for ESD protection circuit with deep source diffusion | |
| JPH02246264A (ja) | 半導体装置およびその製造方法 | |
| US5100824A (en) | Method of making small contactless RAM cell | |
| CN87107362A (zh) | 至少包括一个双极平面型晶体管的单块集成电路的制造方法 | |
| US5986310A (en) | Prolonging a polysilicon layer in smaller memory cells to prevent polysilicon load punch through |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A1B | A search report has been drawn up | ||
| BV | The patent application has lapsed |