KR102445344B1 - 시리얼 버스를 위한 수신 클록 캘리브레이션 - Google Patents
시리얼 버스를 위한 수신 클록 캘리브레이션 Download PDFInfo
- Publication number
- KR102445344B1 KR102445344B1 KR1020177021437A KR20177021437A KR102445344B1 KR 102445344 B1 KR102445344 B1 KR 102445344B1 KR 1020177021437 A KR1020177021437 A KR 1020177021437A KR 20177021437 A KR20177021437 A KR 20177021437A KR 102445344 B1 KR102445344 B1 KR 102445344B1
- Authority
- KR
- South Korea
- Prior art keywords
- clock
- line
- sda
- bus
- slave device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4282—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
- G06F13/4291—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using a clocked protocol
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Debugging And Monitoring (AREA)
- Small-Scale Networks (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/616,572 US9684624B2 (en) | 2014-01-14 | 2015-02-06 | Receive clock calibration for a serial bus |
| US14/616,572 | 2015-02-06 | ||
| PCT/US2016/014977 WO2016126466A1 (en) | 2015-02-06 | 2016-01-26 | Receive clock calibration for a serial bus |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20170110610A KR20170110610A (ko) | 2017-10-11 |
| KR102445344B1 true KR102445344B1 (ko) | 2022-09-19 |
Family
ID=55300809
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020177021437A Active KR102445344B1 (ko) | 2015-02-06 | 2016-01-26 | 시리얼 버스를 위한 수신 클록 캘리브레이션 |
Country Status (5)
| Country | Link |
|---|---|
| EP (1) | EP3254203B1 (enExample) |
| JP (1) | JP6612885B2 (enExample) |
| KR (1) | KR102445344B1 (enExample) |
| CN (1) | CN107209743B (enExample) |
| WO (1) | WO2016126466A1 (enExample) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10128964B2 (en) | 2016-03-10 | 2018-11-13 | Qualcomm Incorporated | Multiphase preamble data sequences for receiver calibration and mode data signaling |
| KR102495030B1 (ko) * | 2018-11-15 | 2023-02-06 | 매그나칩 반도체 유한회사 | 클록 장애를 복원하는 수신 장치 및 이를 포함하는 전송 시스템 |
| KR20210087982A (ko) | 2018-12-03 | 2021-07-13 | 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. | 로직 회로 |
| CA3121418A1 (en) | 2018-12-03 | 2020-06-11 | Hewlett-Packard Development Company, L.P. | Logic circuitry |
| US11338586B2 (en) | 2018-12-03 | 2022-05-24 | Hewlett-Packard Development Company, L.P. | Logic circuitry |
| AU2018451721B2 (en) * | 2018-12-03 | 2023-05-18 | Hewlett-Packard Development Company, L.P. | Logic circuitry |
| EP3688639B1 (en) | 2018-12-03 | 2021-10-13 | Hewlett-Packard Development Company, L.P. | Logic circuitry package |
| HUE063370T2 (hu) * | 2018-12-03 | 2024-01-28 | Hewlett Packard Development Co | Logikai áramkör |
| MX2021005993A (es) | 2018-12-03 | 2021-07-06 | Hewlett Packard Development Co | Conjunto de circuitos logicos. |
| US10894423B2 (en) | 2018-12-03 | 2021-01-19 | Hewlett-Packard Development Company, L.P. | Logic circuitry |
| ES2902154T3 (es) | 2018-12-03 | 2022-03-25 | Hewlett Packard Development Co | Circuitos lógicos |
| US20210216491A1 (en) | 2018-12-03 | 2021-07-15 | Hewlett-Packard Development Company, L.P. | Logic Circuitry |
| US10572438B1 (en) * | 2019-03-07 | 2020-02-25 | Qualcomm Incorporated | Dynamic optimal data sampling time on a multi-drop bus |
| JP2020167634A (ja) * | 2019-03-29 | 2020-10-08 | ソニーセミコンダクタソリューションズ株式会社 | 送信装置、受信装置、及び伝送システム |
| DE102019112447A1 (de) * | 2019-05-13 | 2020-11-19 | Jenoptik Optical Systems Gmbh | Verfahren und Auswerteeinheit zur Ermittlung eines Zeitpunkts einer Flanke in einem Signal |
| US11407229B2 (en) | 2019-10-25 | 2022-08-09 | Hewlett-Packard Development Company, L.P. | Logic circuitry package |
| CN110928826A (zh) * | 2019-11-21 | 2020-03-27 | 中电科仪器仪表有限公司 | 一种低功耗数据传送模式的dphy总线协议解码与触发的方法 |
| US10958412B1 (en) * | 2020-01-22 | 2021-03-23 | Infineon Technologies Ag | Communication using edge timing in a signal |
| WO2021221678A1 (en) | 2020-04-30 | 2021-11-04 | Hewlett-Packard Development Company, L.P. | Logic circuitry package for print apparatus |
| CN116418436A (zh) * | 2021-12-29 | 2023-07-11 | 国民技术股份有限公司 | 用于低压i2c通讯的校准装置、系统和方法 |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150030112A1 (en) | 2013-07-23 | 2015-01-29 | Qualcomm Incorporated | Three phase clock recovery delay calibration |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6839393B1 (en) * | 1999-07-14 | 2005-01-04 | Rambus Inc. | Apparatus and method for controlling a master/slave system via master device synchronization |
| US7089338B1 (en) * | 2002-07-17 | 2006-08-08 | Cypress Semiconductor Corp. | Method and apparatus for interrupt signaling in a communication network |
| JP5287858B2 (ja) * | 2008-07-31 | 2013-09-11 | 富士通株式会社 | データ転送装置、データ送信装置、データ受信装置およびデータ転送方法 |
| CN101667167B (zh) * | 2009-10-23 | 2011-05-11 | 威盛电子股份有限公司 | 通用串行总线装置以及其校正方法 |
-
2016
- 2016-01-26 WO PCT/US2016/014977 patent/WO2016126466A1/en not_active Ceased
- 2016-01-26 KR KR1020177021437A patent/KR102445344B1/ko active Active
- 2016-01-26 JP JP2017540862A patent/JP6612885B2/ja active Active
- 2016-01-26 CN CN201680008675.8A patent/CN107209743B/zh active Active
- 2016-01-26 EP EP16703033.7A patent/EP3254203B1/en active Active
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150030112A1 (en) | 2013-07-23 | 2015-01-29 | Qualcomm Incorporated | Three phase clock recovery delay calibration |
Also Published As
| Publication number | Publication date |
|---|---|
| EP3254203B1 (en) | 2019-08-28 |
| JP6612885B2 (ja) | 2019-11-27 |
| EP3254203A1 (en) | 2017-12-13 |
| CN107209743A (zh) | 2017-09-26 |
| JP2018506232A (ja) | 2018-03-01 |
| WO2016126466A1 (en) | 2016-08-11 |
| KR20170110610A (ko) | 2017-10-11 |
| CN107209743B (zh) | 2020-04-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR102445344B1 (ko) | 시리얼 버스를 위한 수신 클록 캘리브레이션 | |
| US9684624B2 (en) | Receive clock calibration for a serial bus | |
| EP3095038B1 (en) | Camera control interface extension with in-band interrupt | |
| JP6625557B2 (ja) | センサーグローバルバス | |
| US10353837B2 (en) | Method and apparatus to enable multiple masters to operate in a single master bus architecture | |
| US20150100713A1 (en) | Coexistence of i2c slave devices and camera control interface extension devices on a shared control data bus | |
| JP2017520053A (ja) | マルチプロトコルデバイスによって共有される動的調整可能なマルチラインバス | |
| US9921981B2 (en) | Method to minimize the number of IRQ lines from peripherals to one wire | |
| US10417172B2 (en) | Sensors global bus | |
| JP2017514394A (ja) | マルチシンボルワードのための同期方法 | |
| WO2017172269A1 (en) | Method and apparatus to enable multiple masters to operate in a single master bus architecture |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0105 | International application |
Patent event date: 20170731 Patent event code: PA01051R01D Comment text: International Patent Application |
|
| PG1501 | Laying open of application | ||
| A201 | Request for examination | ||
| PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 20210107 Comment text: Request for Examination of Application |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20220621 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20220915 Patent event code: PR07011E01D |
|
| PR1002 | Payment of registration fee |
Payment date: 20220915 End annual number: 3 Start annual number: 1 |
|
| PG1601 | Publication of registration |