KR101547858B1 - 심볼 재그룹화 디코딩 프로세싱을 위한 시스템 및 방법 - Google Patents
심볼 재그룹화 디코딩 프로세싱을 위한 시스템 및 방법 Download PDFInfo
- Publication number
- KR101547858B1 KR101547858B1 KR1020130042546A KR20130042546A KR101547858B1 KR 101547858 B1 KR101547858 B1 KR 101547858B1 KR 1020130042546 A KR1020130042546 A KR 1020130042546A KR 20130042546 A KR20130042546 A KR 20130042546A KR 101547858 B1 KR101547858 B1 KR 101547858B1
- Authority
- KR
- South Korea
- Prior art keywords
- data
- output
- algorithm
- circuit
- decoded output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/03—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
- H03M13/05—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
- H03M13/11—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits using multiple parity bits
- H03M13/1102—Codes on graphs and decoding on graphs, e.g. low-density parity check [LDPC] codes
- H03M13/1105—Decoding
- H03M13/1128—Judging correct decoding and iterative stopping criteria other than syndrome check and upper limit for decoding iterations
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/03—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
- H03M13/05—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
- H03M13/11—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits using multiple parity bits
- H03M13/1102—Codes on graphs and decoding on graphs, e.g. low-density parity check [LDPC] codes
- H03M13/1148—Structural properties of the code parity-check or generator matrix
- H03M13/1171—Parity-check or generator matrices with non-binary elements, e.g. for non-binary LDPC codes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/37—Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
- H03M13/3707—Adaptive decoding and hybrid decoding, e.g. decoding methods or techniques providing more than one decoding algorithm for one code
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/29—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
- H03M13/2957—Turbo codes and decoding
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/63—Joint error correction and other techniques
- H03M13/6331—Error control coding in combination with equalisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/63—Joint error correction and other techniques
- H03M13/6343—Error control coding in combination with techniques for partial response channels, e.g. recording
Landscapes
- Physics & Mathematics (AREA)
- Probability & Statistics with Applications (AREA)
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Physics (AREA)
- Error Detection And Correction (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/474,668 US8736998B2 (en) | 2012-05-17 | 2012-05-17 | Systems and methods for symbol re-grouping decoding processing |
| US13/474,668 | 2012-05-17 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20130129094A KR20130129094A (ko) | 2013-11-27 |
| KR101547858B1 true KR101547858B1 (ko) | 2015-08-27 |
Family
ID=48128150
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020130042546A Expired - Fee Related KR101547858B1 (ko) | 2012-05-17 | 2013-04-17 | 심볼 재그룹화 디코딩 프로세싱을 위한 시스템 및 방법 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US8736998B2 (enExample) |
| EP (1) | EP2665190B1 (enExample) |
| JP (1) | JP5680696B2 (enExample) |
| KR (1) | KR101547858B1 (enExample) |
| CN (1) | CN103427849B (enExample) |
| TW (1) | TW201412028A (enExample) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170288697A1 (en) * | 2016-03-31 | 2017-10-05 | Silicon Motion Inc. | Ldpc shuffle decoder with initialization circuit comprising ordered set memory |
| US10756846B2 (en) * | 2017-03-16 | 2020-08-25 | Qualcomm Incorporated | Distributed feedback architecture for polar decoding |
| JP7234098B2 (ja) * | 2019-11-12 | 2023-03-07 | 株式会社東芝 | 磁気ディスク装置及びリオーダリング処理の方法 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2008087042A1 (en) | 2007-01-19 | 2008-07-24 | Friedrich-Alexander-Universität Erlangen-Nürnberg | Multiple-bases belief-propagation and permutation decoding for block codes |
| WO2011091845A1 (en) * | 2010-01-27 | 2011-08-04 | Telefonaktiebolaget Lm Ericsson (Publ) | Error floor reduction in iteratively decoded fec codes |
Family Cites Families (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3328093B2 (ja) | 1994-07-12 | 2002-09-24 | 三菱電機株式会社 | エラー訂正装置 |
| US5701314A (en) | 1995-12-21 | 1997-12-23 | Cirrus Logic, Inc. | On-the-fly error correction using thermal asperity erasure pointers from a sampled amplitude read channel in a magnetic disk drive |
| GB2350531B (en) | 1999-05-26 | 2001-07-11 | 3Com Corp | High speed parallel bit error rate tester |
| WO2001039188A2 (en) | 1999-11-22 | 2001-05-31 | Seagate Technology Llc | Method and apparatus for data error recovery using defect threshold detector and viterbi gain |
| US7136244B1 (en) | 2002-02-22 | 2006-11-14 | Western Digital Technologies, Inc. | Disk drive employing data averaging techniques during retry operations to facilitate data recovery |
| KR100698613B1 (ko) * | 2004-05-13 | 2007-03-22 | 삼성전자주식회사 | 수신 성능이 향상된 디지털 방송 송수신기 및 그의신호처리방법 |
| JP2006115145A (ja) * | 2004-10-14 | 2006-04-27 | Nec Electronics Corp | 復号装置及び復号方法 |
| US7730384B2 (en) | 2005-02-28 | 2010-06-01 | Agere Systems Inc. | Method and apparatus for evaluating performance of a read channel |
| JP2007087529A (ja) * | 2005-09-22 | 2007-04-05 | Rohm Co Ltd | 信号復号装置、信号復号方法、および記憶システム |
| US7925965B2 (en) * | 2006-02-02 | 2011-04-12 | Samsung Electronics Co., Ltd | Method for transmitting/receiving signals in a communications system and an apparatus therefor |
| US7738201B2 (en) | 2006-08-18 | 2010-06-15 | Seagate Technology Llc | Read error recovery using soft information |
| US7702989B2 (en) | 2006-09-27 | 2010-04-20 | Agere Systems Inc. | Systems and methods for generating erasure flags |
| US7971125B2 (en) | 2007-01-08 | 2011-06-28 | Agere Systems Inc. | Systems and methods for prioritizing error correction data |
| KR101418467B1 (ko) * | 2008-08-15 | 2014-07-10 | 엘에스아이 코포레이션 | 니어 코드워드들의 ram 리스트-디코딩 |
| JP2012509549A (ja) | 2008-11-20 | 2012-04-19 | エルエスアイ コーポレーション | 雑音低減型データ検出のシステムおよび方法 |
| US8347155B2 (en) | 2009-04-17 | 2013-01-01 | Lsi Corporation | Systems and methods for predicting failure of a storage medium |
| US7990642B2 (en) | 2009-04-17 | 2011-08-02 | Lsi Corporation | Systems and methods for storage channel testing |
| US8176404B2 (en) | 2009-09-09 | 2012-05-08 | Lsi Corporation | Systems and methods for stepped data retry in a storage system |
| US8688873B2 (en) | 2009-12-31 | 2014-04-01 | Lsi Corporation | Systems and methods for monitoring out of order data decoding |
| US8527831B2 (en) * | 2010-04-26 | 2013-09-03 | Lsi Corporation | Systems and methods for low density parity check data decoding |
| US8810940B2 (en) | 2011-02-07 | 2014-08-19 | Lsi Corporation | Systems and methods for off track error recovery |
| US8693120B2 (en) | 2011-03-17 | 2014-04-08 | Lsi Corporation | Systems and methods for sample averaging in data processing |
-
2012
- 2012-05-17 US US13/474,668 patent/US8736998B2/en active Active
-
2013
- 2013-04-16 EP EP13163872.8A patent/EP2665190B1/en not_active Not-in-force
- 2013-04-16 CN CN201310130059.8A patent/CN103427849B/zh active Active
- 2013-04-17 JP JP2013086719A patent/JP5680696B2/ja not_active Expired - Fee Related
- 2013-04-17 KR KR1020130042546A patent/KR101547858B1/ko not_active Expired - Fee Related
- 2013-04-17 TW TW102113630A patent/TW201412028A/zh unknown
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2008087042A1 (en) | 2007-01-19 | 2008-07-24 | Friedrich-Alexander-Universität Erlangen-Nürnberg | Multiple-bases belief-propagation and permutation decoding for block codes |
| WO2011091845A1 (en) * | 2010-01-27 | 2011-08-04 | Telefonaktiebolaget Lm Ericsson (Publ) | Error floor reduction in iteratively decoded fec codes |
Non-Patent Citations (1)
| Title |
|---|
| David Chase, "A Class of Algorithms for Decoding Block Codes With Channel Measurement Information", IEEE Transactions on Information Theory, IT-8권, 1호, 1972.01, pp.170-182.* |
Also Published As
| Publication number | Publication date |
|---|---|
| CN103427849B (zh) | 2018-01-09 |
| TW201412028A (zh) | 2014-03-16 |
| US8736998B2 (en) | 2014-05-27 |
| US20130308221A1 (en) | 2013-11-21 |
| CN103427849A (zh) | 2013-12-04 |
| EP2665190A1 (en) | 2013-11-20 |
| EP2665190B1 (en) | 2016-07-06 |
| JP5680696B2 (ja) | 2015-03-04 |
| JP2013243653A (ja) | 2013-12-05 |
| KR20130129094A (ko) | 2013-11-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9230596B2 (en) | Systems and methods for variable rate coding in a data processing system | |
| JP2013255221A (ja) | 保持されたセクターの再処理を用いるデータ処理システム | |
| KR101385380B1 (ko) | 듀얼 이진 및 비이진 디코딩 프로세싱을 위한 시스템 및 방법 | |
| US9184954B1 (en) | Systems and methods for directed soft data perturbation in layered decoding | |
| US20130283114A1 (en) | Systems and Methods for Locating and Correcting Decoder Mis-Corrections | |
| KR101547858B1 (ko) | 심볼 재그룹화 디코딩 프로세싱을 위한 시스템 및 방법 | |
| US8850289B2 (en) | Quality based priority data processing with soft guaranteed iteration | |
| US8762815B2 (en) | Systems and methods for data decoder state preservation during extended delay processing | |
| US8749907B2 (en) | Systems and methods for adaptive decoder message scaling | |
| US8782488B2 (en) | Systems and methods for back step data decoding | |
| US8959414B2 (en) | Systems and methods for hybrid layer data decoding | |
| US8862957B2 (en) | Symbol selective scaling with parity forcing | |
| US9817716B2 (en) | Systems and methods for retaining non-converged data sets for additional processing | |
| US8817404B1 (en) | Systems and methods for data processing control | |
| US9324372B2 (en) | Systems and methods for local iteration randomization in a data decoder | |
| US9058842B2 (en) | Systems and methods for gate aware iterative data processing | |
| US20150039978A1 (en) | Systems and Methods for Hybrid Priority Based Data Processing | |
| US20130219233A1 (en) | Systems and Methods for Quality Based Priority Data Processing | |
| US20140108880A1 (en) | Systems and Methods for Enhanced Local Iteration Randomization in a Data Decoder | |
| US8689076B2 (en) | Systems and methods for enhanced bit correlation usage | |
| US8416666B1 (en) | Systems and methods for local iteration determination during delay processing | |
| US9324371B2 (en) | Systems and methods for multi-stage decoding processing | |
| TW201346579A (zh) | 用於失序資料回報之系統及方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| A201 | Request for examination | ||
| A302 | Request for accelerated examination | ||
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| PA0302 | Request for accelerated examination |
St.27 status event code: A-1-2-D10-D17-exm-PA0302 St.27 status event code: A-1-2-D10-D16-exm-PA0302 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| N231 | Notification of change of applicant | ||
| PN2301 | Change of applicant |
St.27 status event code: A-3-3-R10-R13-asn-PN2301 St.27 status event code: A-3-3-R10-R11-asn-PN2301 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U11-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R14-asn-PN2301 |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20190822 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20190822 |