KR101441280B1 - 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 - Google Patents
혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 Download PDFInfo
- Publication number
- KR101441280B1 KR101441280B1 KR1020147001536A KR20147001536A KR101441280B1 KR 101441280 B1 KR101441280 B1 KR 101441280B1 KR 1020147001536 A KR1020147001536 A KR 1020147001536A KR 20147001536 A KR20147001536 A KR 20147001536A KR 101441280 B1 KR101441280 B1 KR 101441280B1
- Authority
- KR
- South Korea
- Prior art keywords
- memory
- type
- address
- devices
- serial
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/08—Address circuits; Decoders; Word-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/20—Memory cell initialisation circuits, e.g. when powering up or down, memory clear, latent image memory
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/04—Arrangements for selecting an address in a digital store using a sequential addressing device, e.g. shift register, counter
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Read Only Memory (AREA)
- Memory System (AREA)
- Information Transfer Systems (AREA)
Applications Claiming Priority (9)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US86877306P | 2006-12-06 | 2006-12-06 | |
| US60/868,773 | 2006-12-06 | ||
| US87089206P | 2006-12-20 | 2006-12-20 | |
| US60/870,892 | 2006-12-20 | ||
| US11/622,828 US8271758B2 (en) | 2006-12-06 | 2007-01-12 | Apparatus and method for producing IDS for interconnected devices of mixed type |
| US11/622,828 | 2007-01-12 | ||
| US11/771,241 | 2007-06-29 | ||
| US11/771,241 US7925854B2 (en) | 2006-12-06 | 2007-06-29 | System and method of operating memory devices of mixed type |
| PCT/CA2007/002182 WO2008067658A1 (en) | 2006-12-06 | 2007-12-04 | System and method of operating memory devices of mixed type |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020127027959A Division KR101441225B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20140019478A KR20140019478A (ko) | 2014-02-14 |
| KR101441280B1 true KR101441280B1 (ko) | 2014-09-17 |
Family
ID=39491613
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020127027959A Expired - Fee Related KR101441225B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
| KR1020097014049A Expired - Fee Related KR101441154B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
| KR1020147001536A Expired - Fee Related KR101441280B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020127027959A Expired - Fee Related KR101441225B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
| KR1020097014049A Expired - Fee Related KR101441154B1 (ko) | 2006-12-06 | 2007-12-04 | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 |
Country Status (5)
| Country | Link |
|---|---|
| EP (1) | EP2118903A4 (enExample) |
| JP (3) | JP5683813B2 (enExample) |
| KR (3) | KR101441225B1 (enExample) |
| TW (1) | TWI470645B (enExample) |
| WO (1) | WO2008067658A1 (enExample) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8463959B2 (en) * | 2010-05-31 | 2013-06-11 | Mosaid Technologies Incorporated | High-speed interface for daisy-chained devices |
| TWI425362B (zh) * | 2010-12-07 | 2014-02-01 | Alpha Imaging Technology Corp | 對應不同記憶體之記憶體介面晶片及建立記憶體傳輸通道之方法 |
| US9697872B2 (en) * | 2011-12-07 | 2017-07-04 | Cypress Semiconductor Corporation | High speed serial peripheral interface memory subsystem |
| US8614920B2 (en) | 2012-04-02 | 2013-12-24 | Winbond Electronics Corporation | Method and apparatus for logic read in flash memory |
| JP5467134B1 (ja) * | 2012-09-27 | 2014-04-09 | 華邦電子股▲ふん▼有限公司 | フラッシュメモリ装置およびメモリ装置の操作方法 |
| US11755255B2 (en) | 2014-10-28 | 2023-09-12 | SK Hynix Inc. | Memory device comprising a plurality of memories sharing a resistance for impedance matching |
| KR102358177B1 (ko) | 2015-12-24 | 2022-02-07 | 에스케이하이닉스 주식회사 | 제어회로 및 제어회로를 포함하는 메모리 장치 |
| KR102366767B1 (ko) * | 2015-07-30 | 2022-02-23 | 에스케이하이닉스 주식회사 | 반도체 장치 |
| US10067903B2 (en) | 2015-07-30 | 2018-09-04 | SK Hynix Inc. | Semiconductor device |
| US10146608B2 (en) | 2015-04-06 | 2018-12-04 | Rambus Inc. | Memory module register access |
| FR3041806B1 (fr) * | 2015-09-25 | 2017-10-20 | Stmicroelectronics Rousset | Dispositif de memoire non volatile, par exemple du type eeprom, ayant une capacite memoire importante, par exemple 16mbits |
| GB2568724B (en) * | 2017-11-24 | 2021-08-18 | Ge Aviat Systems Ltd | Method and apparatus for initializing a controller module |
| GB2568725B (en) * | 2017-11-24 | 2021-08-18 | Ge Aviat Systems Ltd | Method and apparatus for initializing a controller module |
| CN110413197B (zh) * | 2018-04-28 | 2023-06-27 | 伊姆西Ip控股有限责任公司 | 管理存储系统的方法、设备和计算机程序产品 |
| TWI696113B (zh) * | 2019-01-02 | 2020-06-11 | 慧榮科技股份有限公司 | 用來進行組態管理之方法以及資料儲存裝置及其控制器 |
| US20210081318A1 (en) | 2019-09-17 | 2021-03-18 | Micron Technology, Inc. | Flexible provisioning of multi-tier memory |
| TWI749598B (zh) * | 2020-06-18 | 2021-12-11 | 華邦電子股份有限公司 | 一種記憶體裝置及其連續讀寫方法 |
| US11120851B1 (en) | 2020-07-12 | 2021-09-14 | Winbond Electronics Corp. | Memory apparatus and burst read and burst write method thereof |
| CN113641595B (zh) * | 2021-07-30 | 2023-08-11 | 珠海一微半导体股份有限公司 | 独立块保护模式的spi flash在brom阶段的类型识别方法及系统 |
| US20230153094A1 (en) * | 2021-11-18 | 2023-05-18 | Toyota Motor North America, Inc. | Robust over the air reprogramming |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6128696A (en) * | 1990-04-18 | 2000-10-03 | Rambus Inc. | Synchronous memory device utilizing request protocol and method of operation of same |
| US20060031593A1 (en) * | 2004-08-09 | 2006-02-09 | Sinclair Alan W | Ring bus structure and its use in flash memory systems |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4360870A (en) * | 1980-07-30 | 1982-11-23 | International Business Machines Corporation | Programmable I/O device identification |
| JPH0484351A (ja) * | 1990-07-27 | 1992-03-17 | Sony Corp | アドレス設定方法 |
| JPH07105121A (ja) * | 1993-09-30 | 1995-04-21 | Nabco Ltd | 分散制御装置 |
| JP3168552B2 (ja) * | 1993-12-17 | 2001-05-21 | インターナショナル・ビジネス・マシーンズ・コーポレ−ション | メモリ・アクセス制御システム及びその方法 |
| US5404460A (en) * | 1994-01-28 | 1995-04-04 | Vlsi Technology, Inc. | Method for configuring multiple identical serial I/O devices to unique addresses through a serial bus |
| US5636342A (en) * | 1995-02-17 | 1997-06-03 | Dell Usa, L.P. | Systems and method for assigning unique addresses to agents on a system management bus |
| US5708773A (en) * | 1995-07-20 | 1998-01-13 | Unisys Corporation | JTAG interface system for communicating with compliant and non-compliant JTAG devices |
| US5860080A (en) * | 1996-03-19 | 1999-01-12 | Apple Computer, Inc. | Multicasting system for selecting a group of memory devices for operation |
| JP3850067B2 (ja) * | 1996-04-24 | 2006-11-29 | 株式会社ルネサステクノロジ | メモリシステムおよびそれに用いられる半導体記憶装置 |
| US6175891B1 (en) * | 1997-04-23 | 2001-01-16 | Micron Technology, Inc. | System and method for assigning addresses to memory devices |
| US6453365B1 (en) * | 1998-02-11 | 2002-09-17 | Globespanvirata, Inc. | Direct memory access controller having decode circuit for compact instruction format |
| US6144576A (en) * | 1998-08-19 | 2000-11-07 | Intel Corporation | Method and apparatus for implementing a serial memory architecture |
| US7356639B2 (en) * | 2000-01-05 | 2008-04-08 | Rambus Inc. | Configurable width buffered module having a bypass circuit |
| JP2002236611A (ja) * | 2000-12-04 | 2002-08-23 | Hitachi Ltd | 半導体装置と情報処理システム |
| US6996644B2 (en) * | 2001-06-06 | 2006-02-07 | Conexant Systems, Inc. | Apparatus and methods for initializing integrated circuit addresses |
| US7073022B2 (en) * | 2002-05-23 | 2006-07-04 | International Business Machines Corporation | Serial interface for a data storage array |
| US7032039B2 (en) * | 2002-10-30 | 2006-04-18 | Atmel Corporation | Method for identification of SPI compatible serial memory devices |
| US7308524B2 (en) | 2003-01-13 | 2007-12-11 | Silicon Pipe, Inc | Memory chain |
| KR100605984B1 (ko) * | 2003-10-18 | 2006-07-28 | 삼성전자주식회사 | 모바일 아이피를 지원하는 네트워크 시스템에서 모바일엥커 포인트 탐색 방법 및 시스템과 이를 이용한 이동노드의 이동성 관리 방법 및 시스템 |
| US7031221B2 (en) * | 2003-12-30 | 2006-04-18 | Intel Corporation | Fixed phase clock and strobe signals in daisy chained chips |
-
2007
- 2007-12-04 KR KR1020127027959A patent/KR101441225B1/ko not_active Expired - Fee Related
- 2007-12-04 KR KR1020097014049A patent/KR101441154B1/ko not_active Expired - Fee Related
- 2007-12-04 WO PCT/CA2007/002182 patent/WO2008067658A1/en not_active Ceased
- 2007-12-04 KR KR1020147001536A patent/KR101441280B1/ko not_active Expired - Fee Related
- 2007-12-04 JP JP2009539576A patent/JP5683813B2/ja not_active Expired - Fee Related
- 2007-12-04 EP EP07855464A patent/EP2118903A4/en not_active Withdrawn
- 2007-12-06 TW TW96146483A patent/TWI470645B/zh not_active IP Right Cessation
-
2010
- 2010-11-18 JP JP2010257825A patent/JP5351130B2/ja not_active Expired - Fee Related
-
2013
- 2013-12-13 JP JP2013257579A patent/JP5695724B2/ja not_active Expired - Fee Related
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6128696A (en) * | 1990-04-18 | 2000-10-03 | Rambus Inc. | Synchronous memory device utilizing request protocol and method of operation of same |
| US20060031593A1 (en) * | 2004-08-09 | 2006-02-09 | Sinclair Alan W | Ring bus structure and its use in flash memory systems |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2014063523A (ja) | 2014-04-10 |
| TW200845037A (en) | 2008-11-16 |
| EP2118903A1 (en) | 2009-11-18 |
| JP5351130B2 (ja) | 2013-11-27 |
| JP2010511943A (ja) | 2010-04-15 |
| JP5695724B2 (ja) | 2015-04-08 |
| EP2118903A4 (en) | 2010-01-06 |
| KR20090102787A (ko) | 2009-09-30 |
| KR101441225B1 (ko) | 2014-09-17 |
| TWI470645B (zh) | 2015-01-21 |
| KR20120135334A (ko) | 2012-12-12 |
| KR20140019478A (ko) | 2014-02-14 |
| JP5683813B2 (ja) | 2015-03-11 |
| JP2011054204A (ja) | 2011-03-17 |
| WO2008067658A1 (en) | 2008-06-12 |
| KR101441154B1 (ko) | 2014-09-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR101441280B1 (ko) | 혼합된 유형의 메모리 장치를 동작시키는 시스템 및 방법 | |
| US8819377B2 (en) | System and method of operating memory devices of mixed type | |
| WO2008067652A1 (en) | Address assignment and type recognition of serially interconnected memory devices of mixed type | |
| CN101828175B (zh) | 用于同步串行接口nand的设定存取及修改的系统及方法 | |
| US8046527B2 (en) | Apparatus and method for using a page buffer of a memory device as a temporary cache | |
| US8335868B2 (en) | Apparatus and method for establishing device identifiers for serially interconnected devices | |
| US7363441B2 (en) | Portable storage apparatus and method for freely changing data bus width | |
| US20090021992A1 (en) | Memory with data control | |
| KR20150007292A (ko) | 설정 가능한 가상 페이지 크기를 갖는 브리징 장치 | |
| KR101397229B1 (ko) | 메모리 시스템 및 메모리를 위한 모듈러 커맨드 스트럭처 | |
| WO2007134444A1 (en) | Apparatus and method for establishing device identifiers for serially interconnected devices | |
| WO2012036751A2 (en) | Different types of memory integrated in one chip by using a novel protocol | |
| WO2014090406A1 (en) | Method, device, and system including configurable bit-per-cell capability | |
| US20090287896A1 (en) | Off-chip micro control and interface in a multichip integrated memory system | |
| CN100485810C (zh) | 逻辑与非快闪存储器芯片存取方法及与非快闪存储器芯片 | |
| TW200900941A (en) | System and device having alternative bit organization | |
| JP2007026136A (ja) | 半導体集積回路装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A107 | Divisional application of patent | ||
| A201 | Request for examination | ||
| PA0104 | Divisional application for international application |
St.27 status event code: A-0-1-A10-A16-div-PA0104 St.27 status event code: A-0-1-A10-A18-div-PA0104 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-3-3-R10-R11-asn-PN2301 St.27 status event code: A-3-3-R10-R13-asn-PN2301 |
|
| E13-X000 | Pre-grant limitation requested |
St.27 status event code: A-2-3-E10-E13-lim-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
Fee payment year number: 1 St.27 status event code: A-2-2-U10-U12-oth-PR1002 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |
|
| LAPS | Lapse due to unpaid annual fee | ||
| PC1903 | Unpaid annual fee |
Not in force date: 20170906 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE St.27 status event code: A-4-4-U10-U13-oth-PC1903 |
|
| PC1903 | Unpaid annual fee |
Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20170906 St.27 status event code: N-4-6-H10-H13-oth-PC1903 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |