KR101071256B1 - Thin film transistor array panel and liquid crystal display - Google Patents

Thin film transistor array panel and liquid crystal display Download PDF

Info

Publication number
KR101071256B1
KR101071256B1 KR1020040072507A KR20040072507A KR101071256B1 KR 101071256 B1 KR101071256 B1 KR 101071256B1 KR 1020040072507 A KR1020040072507 A KR 1020040072507A KR 20040072507 A KR20040072507 A KR 20040072507A KR 101071256 B1 KR101071256 B1 KR 101071256B1
Authority
KR
South Korea
Prior art keywords
connected
pixel
switching element
data
line
Prior art date
Application number
KR1020040072507A
Other languages
Korean (ko)
Other versions
KR20060023699A (en
Inventor
박행원
이성영
이용순
강남수
문승환
Original Assignee
삼성전자주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 삼성전자주식회사 filed Critical 삼성전자주식회사
Priority to KR1020040072507A priority Critical patent/KR101071256B1/en
Priority claimed from TW94131153A external-priority patent/TWI387800B/en
Publication of KR20060023699A publication Critical patent/KR20060023699A/en
Application granted granted Critical
Publication of KR101071256B1 publication Critical patent/KR101071256B1/en

Links

Images

Abstract

BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a liquid crystal display device, comprising: a plurality of pixels each including a pixel electrode arranged in a matrix form and a switching element connected to the pixel electrode, connected to the switching element, and extending in a row direction; A plurality of gate lines arranged at least two per pixel electrode row of the plurality of gate electrodes, and a plurality of data lines connected to the switching element and extending in a column direction and arranged at least one per two pixel column; Each electrode has a first boundary line close to the data line and a second boundary line far from the data line, and the switching element is positioned near the second boundary line of the pixel electrode. In this case, the light blocking member includes a first portion overlapping the data line and extending in the column direction, a second portion extending in the column direction without overlapping the data line, and a third portion overlapping the switching element. The width of the portion is wider than the width of the second portion.
Figure R1020040072507
LCD, Invert, Dot Invert, Heat Invert, Crosstalk, Flicker, Black Matrix,

Description

Thin Film Transistor Panels & Liquid Crystal Display {THIN FILM TRANSISTOR ARRAY PANEL AND LIQUID CRYSTAL DISPLAY}

1 is a block diagram of a liquid crystal display according to an exemplary embodiment of the present invention.

2 is an equivalent circuit diagram of one pixel of a liquid crystal display according to an exemplary embodiment of the present invention.

3 is a structural diagram of a liquid crystal display according to an exemplary embodiment of the present invention.

4 is a layout view of a thin film transistor array panel according to an exemplary embodiment of the present invention.

5 to 7 are cross-sectional views of the thin film transistor array panel of FIG. 4 taken along lines V-V ′, VI-VI ′, and VII-VII ′, respectively.

8 is a diagram illustrating a pixel array according to another exemplary embodiment of the present invention.

9 and 10 are layout views of a thin film transistor array panel for a liquid crystal display device having a pixel arrangement shown in FIG. 8, respectively.

FIG. 11 is a layout view schematically illustrating the liquid crystal display illustrated in FIGS. 4 to 7.

FIG. 12 is a layout view schematically illustrating the liquid crystal display shown in FIGS. 8 to 10.

BACKGROUND OF THE INVENTION Field of the Invention The present invention relates to thin film transistor array panels and liquid crystal displays (LCDs).

A general liquid crystal display device includes two display panels including a pixel electrode and a common electrode and a liquid crystal layer having dielectric anisotropy interposed therebetween. The pixel electrodes are arranged in a matrix and connected to switching elements such as thin film transistors (TFTs) to receive data voltages one by one in sequence. The common electrode is formed over the entire surface of the display panel and receives a common voltage. The pixel electrode, the common electrode, and the liquid crystal layer therebetween form a liquid crystal capacitor, and the liquid crystal capacitor becomes a basic unit that forms a pixel together with a switching element connected thereto.

In such a liquid crystal display, a voltage is applied to two electrodes to generate an electric field in the liquid crystal layer, and the intensity of the electric field is adjusted to adjust the transmittance of light passing through the liquid crystal layer to obtain a desired image. In this case, in order to prevent degradation caused by an electric field applied to the liquid crystal layer for a long time, the polarity of the data voltage with respect to the common voltage is inverted frame by frame, row by pixel, or pixel by pixel.

Among the data voltage inversion methods, when the polarity of the data voltage is inverted for each pixel (hereinafter referred to as "dot inversion"), a vertical flicker phenomenon or a vertical crosstalk phenomenon due to kickback voltage may occur. The quality is reduced. However, since the polarities of the data voltages must be inverted for each predetermined row and predetermined column, the operation of applying the data voltage to the data line becomes complicated and the problem due to the signal delay of the data line becomes serious. As a result, manufacturing processes are complicated and manufacturing costs are increased, such as making data lines with low resistance materials to reduce signal delay.

On the other hand, when inverting the polarity of the data voltage for each predetermined column (hereinafter referred to as "column inversion"), the polarity of the data voltage flowing through one data line is inverted only for each frame, thereby greatly reducing the signal delay problem of the data line.

However, since thermal inversion does not maintain the advantages of dot inversion, the image quality of the liquid crystal display deteriorates due to vertical flicker and vertical crosstalk.

The liquid crystal display also includes a gate line for transmitting a gate signal for controlling a switching element, a data line for transmitting a data voltage for applying to a field generating electrode, a gate driver and a data driver for generating a gate signal and a data voltage. . The gate driver and the data driver are usually composed of a plurality of driving integrated circuit chips, and the number of such chips as small as possible is an important factor in reducing the production cost. In particular, data driving integrated circuit chips are more expensive than gate driving circuit chips, and therefore, the number of data driving integrated circuit chips needs to be further reduced.

Another object of the present invention is to provide a display device having both the advantages of thermal inversion and the advantages of dot inversion.

Another object of the present invention is to reduce the number of driving circuit chips to reduce the manufacturing cost of the display device.                         

Another object of the present invention is to improve the image quality of a display device.

According to an aspect of the present invention, a thin film transistor array panel is arranged in a matrix form and includes a plurality of pixels each including a pixel electrode and a switching element connected to the pixel electrode, and connected to the switching element. A plurality of gate lines extending in a row direction and arranged at least two per row of pixel electrodes, and a plurality of gate lines connected to the switching element and extending in a column direction and arranged in at least two pixel columns. And each of the pixel electrodes has a first boundary line close to the data line and a second boundary line away from the data line, and the switching element is positioned near the second boundary line of the pixel electrode.

The switching elements connected to at least two pixels ("unit pixel group") arranged in the row direction between two adjacent data lines are preferably connected to the same data line.

In addition, the pixels adjacent in the column direction are preferably connected to different data lines.

It is preferable that the switching elements of the unit pixel group are connected to gate lines arranged above and below.

At least two pixels arranged in a row direction between two adjacent data lines are preferably connected to gate lines arranged above and below.

The terminal line connecting the data line and the switching element may pass between two adjacent gate lines.

The switching element includes a gate electrode connected to the gate line, a source electrode connected to the data line, and a drain electrode connected to the pixel electrode, wherein the gate electrode is at least one parallel to the data line. It is preferable to have a boundary line, and the drain electrode preferably overlaps with the at least one boundary line of the gate electrode.

According to another aspect of the present invention, a liquid crystal display device includes a plurality of pixels arranged in a matrix form, each pixel including a pixel electrode and a switching element connected to the pixel electrode, and connected to the switching element, and arranged in a row direction. A thin film transistor including a plurality of gate lines extending and arranged in two per pixel row, and a plurality of data lines connected to the switching element and extending in a column direction and arranged in one column per two pixel columns A display panel and a common electrode display panel facing the thin film transistor array panel and including a light blocking member and a common electrode disposed between the pixel electrodes, each pixel electrode including a first boundary line close to the data line and the data; Has a second boundary line away from the line, and the switching element Located near a second boundary of the electrode.

The light blocking member includes a first portion overlapping with the data line and extending in a column direction, a second portion extending in a column direction without overlapping with the data line, and a third portion overlapping with the switching element. The width of the portion is preferably wider than the width of the second portion.

It is preferable that the said 1st part and the said 2nd part are arrange | positioned alternately in a row direction.

At least two pixels ("unit pixel groups") arranged in the row direction between two adjacent data lines are preferably connected to the same data line, and pixels adjacent to the column direction are preferably connected to different data lines. .

The switching elements of the unit pixel pairs may be connected to gate lines disposed above and below.

The terminal line connecting the data line and the switching element may pass between two adjacent gate lines.

DETAILED DESCRIPTION Embodiments of the present invention will be described in detail with reference to the accompanying drawings so that those skilled in the art may easily implement the present invention.

In the drawings, the thickness of layers, films, panels, regions, etc., are exaggerated for clarity. Like parts are designated by like reference numerals throughout the specification. When a portion of a layer, film, region, plate, etc. is said to be "on top" of another part, this includes not only when the other part is "right on" but also another part in the middle. On the contrary, when a part is "just above" another part, there is no other part in the middle.                     

A thin film transistor array panel and a liquid crystal display according to an exemplary embodiment of the present invention will now be described in detail with reference to the accompanying drawings.

FIG. 1 is a block diagram of a liquid crystal display device according to an embodiment of the present invention, and FIG. 2 is an equivalent circuit diagram of a pixel of a liquid crystal display device according to an embodiment of the present invention. 3 is a structural diagram of a liquid crystal display according to an exemplary embodiment of the present invention.

As shown in FIG. 1, a liquid crystal display according to an exemplary embodiment of the present invention includes a liquid crystal panel assembly 300, a gate driver 400, a data driver 500, and a data driver 500 connected thereto. The gray voltage generator 800 connected to the signal generator 500 and a signal controller 600 for controlling the gray voltage generator 800 are included.

The liquid crystal panel assembly 300 includes a plurality of display signal lines G 1 -G 2n , D 1 -D m, L1 , L2, connected to the plurality of display signal lines , and arranged in an approximately matrix form in an equivalent circuit. ).

Display signal line (G 1 -G 2n , D 1 -D m , L1 and L2 are a plurality of gate lines G 1 -G 2n that transmit gate signals (also referred to as "scan signals"), data lines D 1 -D m that transmit data signals, and dummy lines L1, L2). The gate lines G 1 -G 2n extend substantially in the row direction and are substantially parallel to each other, and the data lines D 1 -D m and the dummy lines L1 and L2 extend substantially in the column direction and are substantially parallel to each other. .

As shown in FIG. 3, a liquid crystal display device is disposed above the liquid crystal panel assembly 300 including the gate lines G 1 -G 2n , the data lines D 1 -D m , and the dummy lines L1 and L2. The printed circuit board (PCB) 550 is provided with circuit elements such as the signal controller 600, the driving voltage generator 700, and the gray voltage generator 800. The miseon (L1) is maximum in the vicinity of the left edge, and more miseon (L2) of the liquid crystal panel assembly 300 will extend substantially in the row direction in the vicinity of the right-most edge of the liquid crystal panel assembly 300 and the data lines (D 1 - Almost parallel to D m ).

The liquid crystal panel assembly 300 and the PCB 550 are electrically and physically connected to each other through a flexible printed circuit (FPC) substrate 510.

The flexible circuit board 510 is provided with a data driver integrated circuit chip 540 constituting the data driver 500, and a plurality of data transfer lines 521 are formed. The data transfer line 521 is connected to a plurality of data lines D 1 -D m formed on the liquid crystal panel assembly 300 through the contact portion C1 to transfer corresponding data voltages.

Signal transmission lines 522a, 522b, 523a, and 523b are formed on the left and rightmost FPC boards 510. The signal transmission lines 522a, 522b, 523a, and 523b are connected to the signal transmission lines 551a and 551b formed on the PCB 550 through the contact portion C3.

The signal transmission line 522a formed on the leftmost FPC substrate 510 is connected to the leftmost data line D 1 through the contact portion C2, and is also connected to the signal transmission line 551a through the contact portion C3. 523a is connected to the dummy line L2 through the contact portion C1.

In addition, the signal transmission line 523b formed on the rightmost FPC board 510 is connected to the rightmost data line D m through the contact portion C2, and also through the contact portion C3. It is connected to 551b and 523b, and is connected to the dummy line L1 through the contact part C1.

Each pixel includes a switching element Q connected to the display signal lines G 1 -G 2n , D 1 -D m and the dummy lines L1 and L2, a liquid crystal capacitor C LC , and a storage capacitor connected thereto. (storage capacitor) (C ST ). The holding capacitor C ST can be omitted as necessary.

The switching element Q, such as a thin film transistor, is provided in the lower display panel 100, which is a thin film transistor display panel, and is a three-terminal element whose control terminal and input terminal are respectively a gate line G 1 -G 2 n and a data line DD m. ) And dummy lines L1 and L2, and output terminals are connected to the liquid crystal capacitor C LC and the storage capacitor C ST .

The liquid crystal capacitor C LC has two terminals, a pixel electrode 190 of the lower panel 100 and a common electrode 270 of the upper panel 200, which is a common electrode display panel, and the liquid crystal layer between the two electrodes 190 and 270. (3) functions as a dielectric. The pixel electrode 190 is connected to the switching element Q, and the common electrode 270 is formed on the front surface of the upper panel 200 and receives a common voltage V com . Unlike in FIG. 2, the common electrode 270 may be provided in the lower panel 100. In this case, at least one of the two electrodes 190 and 270 may be formed in a linear or bar shape.

The storage capacitor C ST , which serves as an auxiliary part of the liquid crystal capacitor C LC , is formed by overlapping a separate signal line (not shown) and the pixel electrode 190 provided on the lower panel 100 with an insulator interposed therebetween. A predetermined voltage such as the common voltage V com is applied to this separate signal line. However, the storage capacitor C ST may be formed such that the pixel electrode 190 overlaps the front end gate line directly above the insulator.

As shown in FIG. 3, the pair of gate lines G 1 and G 2 , G 3 and G 4,... Are arranged above and below the pixel electrodes 190 in a row. In addition, the data lines D 1 -D m are disposed one by one between the pixel electrodes 190 of two columns. That is, one data line is arranged between the pair of pixel columns. The connection between the gate lines G 1 -G 2n and the data lines D 1 -D m and the pixel electrode 190 will be described in more detail.

The plurality of pairs of gate lines G 1 -G 2n connected to the top and bottom of the pixel electrode 190 are connected to the corresponding pixel electrode 190 through a switching element Q disposed above or below each pixel electrode 190. Is connected to.

That is, in the odd-numbered pixel row, the switching element Q located on the left side of the data lines D 1 -D m is connected to the gate lines G 1 , G 5 , G 9 ,... The switching element Q located on the right side of the data line D 1 -D m is connected to the gate lines G 2 , G 6 , G 10 ,... On the other hand, the upper gate line (G 3 , G 7 , G 11 , ...) and the lower gate line (G 4 , G 8 , G 12 , ...) positioned in the even-numbered pixel row and the switching element (Q) The concatenation is the opposite of odd-numbered pixel rows. That is, the switching element Q located on the right side of the data line D 1 -D m is connected to the gate lines G 3 , G 7 , G 11 ,... Located above, and the data line ( The switching element Q on the left side of the center D 1 -D m is connected to the gate lines G 4 , G 8 , G 12 ,...

The pixel electrode 190 located on the left side of the pixel electrodes 190 in the odd-numbered row with respect to the data lines D 1 -D m is connected to the immediately adjacent data lines D 1 -D m through the switching element Q. The pixel electrode 190 connected to the right side of the data line D 1 -D m is connected to the data line adjacent to each other through the switching element Q. The pixel electrode 190 located on the left side of the even-numbered pixel electrodes 190 around the data lines D 1 -D m is connected to the immediately preceding data line through the switching element Q. The data line The pixel electrode 190 positioned on the right side of the center D 1 -D m is connected to the immediately adjacent data line through the switching element Q. In addition, the pixel electrodes 190 of the even row of the first column are connected to the dummy line L1 connected to the last data line D m , and the pixel electrodes 190 of the odd row of the last column are connected to the first data line ( It is connected to the connecting line L2 connected to D 1 ).

As described above, the switching element Q formed in each pixel can be more easily connected to the connected data lines D 1 -D m or the dummy lines L1 and L2, that is, the connection length can be as short as possible. Formed in position. Therefore, in the arrangement shown in FIG. 3, the position of the switching element Q changes every pixel row. That is, to the right of the odd-numbered pixels located in the left side of the pixel pair in the row data lines (D 1 -D m) had a switching element (Q) on the right upper end portion is formed on the data lines (D 1 -D m) The switching element Q is formed in the lower right portion of the pixel.

On the other hand, the formation positions of the switching elements Q of the pixels located in the even rows are opposite to the formation positions of the adjacent pixel rows. That is, the right side of the even-numbered pixels located in the left side of the pixel pair in the row data lines (D 1 -D m) is formed on the switching element (Q) at the bottom left, and the data lines (D 1 -D m) The switching element Q is formed in the upper left portion of the pixel.

When the connection between the pixel electrode 190 and the data lines D 1 -D m shown in FIG. 3 is arranged, in each pixel row, the switching elements Q of two pixels positioned between two adjacent data lines are the same data line. Is connected to. That is, the switching elements Q of two pixels formed between two data lines in an odd pixel row are connected to the data line positioned on the right side, and the switching elements Q of two pixels formed between two data lines in an even pixel row. ) Is connected to the data line on the left.

The arrangement shown in FIG. 3 is just one example, and the connection between the pixel electrodes 190 and the data lines D 1 -D m and the gate lines G 1 -G 2n in the odd and even rows are mutually different. It can be changed and can also have other connections.

On the other hand, to implement color display, each pixel uniquely displays one of the three primary colors (spatial division) or each pixel alternately displays the three primary colors over time (time division) so that the desired color can be selected by the spatial and temporal sum of these three primary colors. To be recognized. 2 shows that each pixel includes a red, green, or blue color filter 230 in a region corresponding to the pixel electrode 190 as an example of spatial division. Unlike FIG. 2, the color filter 230 may be formed above or below the pixel electrode 190 of the lower panel 100.

3, the color filters 230 are arranged in the order of red, green, and blue in the row direction, and each pixel column forms a stripe arrangement including only the color filter 230 of one color.

A polarizer (not shown) for polarizing light is attached to an outer surface of at least one of the two display panels 100 and 200 of the liquid crystal panel assembly 300.

Next, the structure of the thin film transistor array panel 100 of the liquid crystal panel assembly 300 will be described in detail with reference to FIGS. 4 to 7.

4 is a layout view of a thin film transistor array panel according to an exemplary embodiment of the present invention, and FIGS. 5 to 7 respectively illustrate the thin film transistor array panel of FIG. 4 along a line V-V ', VI-VI', and VII-VII ', respectively. It is a cut section.

As described above, the liquid crystal display according to the exemplary embodiment includes a thin film transistor array panel 100 and a common electrode panel 200 facing the thin film transistor array panel 100 and a thin film transistor array panel 100 and the common electrode panel 200. It contains the liquid crystal layer 3 contained.

First, the thin film transistor array panel 100 will be described in detail.

A plurality of gate lines 121a and 121b and a plurality of storage electrode lines 131 are formed on an insulating substrate 110 such as transparent glass.

The gate lines 121a and 121b mainly extend in the horizontal direction, and a part of the gate lines 121a protrude downward or upward to form the gate electrodes 124a and 124b. In addition, one end portion 129 of the gate lines 121a and 121b is widened for connection with another layer or an external device. The two gate lines 121a and 121b are paired adjacent to each other. The top gate line 121b and the bottom gate line 121a may not be paired.

Each storage electrode line 131 is separated from the gate lines 121a and 121b and connects a plurality of sets of storage electrodes 133a to 133d which are connected to each other to form a pair of rectangles, and a pair of storage electrode connection parts 135a and 135b. Include.

One set of storage electrodes 133a to 133d includes a pair of first storage electrodes 133a and a second storage electrode 133b which mainly extend in a horizontal direction, and a pair of third storage electrodes that mainly extend in a vertical direction ( 133c and a fourth sustain electrode 133d extending therebetween and extending in the vertical direction. The first to third storage electrodes 133a to 133c are disposed one by one on both the left and right sides of the fourth storage electrode 133d to form a rectangular quadrangle that shares the fourth storage electrode 133d. It has a rotational symmetry of 180 degrees about the center of the sustain electrode 133d.

The storage electrode connector 135 connects adjacent storage electrodes 133c of two sets of adjacent storage electrodes 133a-133d, and the storage electrode 133a is bent near the gate electrode 124.

A predetermined voltage such as a common voltage applied to the common electrode 270 of the common electrode display panel 200 of the liquid crystal display device is applied to the sustain electrode line 131.

The gate lines 121a and 121b and the sustain electrode line 131 are made of aluminum-based metals such as aluminum (Al) or aluminum alloys, silver-based metals such as silver (Ag) or silver alloys, and copper-based metals such as copper (Cu) and copper alloys. Metal, molybdenum-based metals such as molybdenum (Mo) or molybdenum alloy, chromium (Cr), tantalum (Ta) and titanium (Ti). However, the gate lines 121a and 121b and the storage electrode line 131 may include two layers having different physical properties, that is, a lower layer (not shown) and an upper layer (not shown) thereon. The upper layer may have a low resistivity metal such as aluminum (Al) or an aluminum alloy such as aluminum or silver to reduce signal delay or voltage drop between the gate lines 121a and 121b and the storage electrode line 131. (Ag) or a silver alloy, such as a silver-based metal, copper (Cu), or a copper-based metal such as a copper alloy. In contrast, the underlayer is a material having excellent contact properties with other materials, particularly indium tin oxide (ITO) and indium zinc oxide (IZO), such as chromium, molybdenum (Mo), molybdenum alloys, tantalum (Ta), or titanium (Ti) Or the like. A good example of a combination of a bottom film and a top film is a chromium / aluminum-neodymium (Nd) alloy.

Side surfaces of the gate lines 121a and 121b and the storage electrode line 131 are inclined with respect to the surface of the substrate 110, and the inclination angle is preferably about 30-80 °.

A gate insulating layer 140 made of silicon nitride (SiN x ) is formed on the gate lines 121a and 121b and the storage electrode line 131.

On the gate insulating layer 140, a plurality of island-like semiconductors 152, 154a, and 154b made of hydrogenated amorphous silicon (amorphous silicon is abbreviated a-Si), polycrystalline silicon, or the like are formed. The semiconductors 154a and 154b are positioned on and cover the gate electrodes 124a and 124b, respectively, and the semiconductor 154a extends to cover the neighboring gate line 121a and the sustain electrode connection 135a. In addition, the semiconductor 152 covers the sustain electrode connection part 135b.

A plurality of isotropic ohmic contacts 162, 163a, and 163b formed on a top surface of the semiconductors 152, 154a, and 154b made of a material such as n + hydrogenated amorphous silicon that is heavily doped with silicide or n-type impurities. , 165a, 165b) are formed. The contact members 163a / 163b and the contact members 165a / 165b are paired and positioned on the island semiconductors 154a / 154b.

Side surfaces of the semiconductors 152, 154a, and 154b and the ohmic contacts 162, 163a, 163b, 165a, and 165b are also inclined with respect to the surface of the substrate 110, and the inclination angle is 30-80 °.

A plurality of data lines 171 and a plurality of drain electrodes 175 are formed on the ohmic contacts 162, 163a, 163b, 165a, and 165b and the gate insulating layer 140, respectively. .

The data line 171 mainly extends in the vertical direction and crosses the gate lines 121a and 121b and the storage electrode connectors 135a and 135b and transmits a data voltage. The end portion 179 of each data line 171 is extended in width for connection with another layer or an external device. A plurality of branches extending from the data lines 171 toward the drain electrodes 175a and 175b in the right direction or the left direction respectively form the source electrodes 173a and 173b and one side of the drain electrodes 175a and 175b. The end is linear but the other end is extended in width for connection with the other layer and is positioned over the sustain electrode 133a. The source electrode 173b is bent to partially wrap the linear end of the drain electrode 175a, and the source electrode 173a approaches the adjacent adjacent drain electrode 175a across the two adjacent gate lines 121a and 121b. It is bent to partially wrap the linear end of the drain electrode 175a.

The gate electrodes 124a / 124b, the source electrodes 173a / 173b, and the drain electrodes 175a / 175b together with the island-like semiconductors 154a / 154b form a thin film transistor (TFT), and the channel of the thin film transistor ( Channels are formed in the island-like semiconductors 154a / 154b between the source electrodes 173a / 173b and the drain electrodes 175a / 175b.

The data line 171 and the drain electrodes 175a and 175b may be made of a molybdenum-based metal, a refractory metal such as chromium, tantalum, or titanium, and include a lower layer having a low resistance and a lower layer having good contact characteristics. It can have a multilayer film structure.

Like the gate line 121, the data line 171 and the drain electrodes 175a and 175b are inclined at an angle of about 30 to 80 degrees, respectively.

The ohmic contacts 162, 163a, 163b, 165a, and 165b exist only between the semiconductors 152, 154a, and 154b thereunder and the data lines 171 and drain electrodes 175a and 175b thereover, and provide contact resistance. It acts to lower.

As described above, the island-type semiconductors 152, 154a, and 154b have a gate line at a portion where the data line 171 or the drain electrodes 175a and 175b meet the gate line 121 and the storage electrode lines 133a-133d and 135. The boundary between 121 and the sustain electrode lines 133a to 133d and 135 is covered to prevent disconnection of the data line 171.

A passivation layer 180 is formed on the data line 171, the drain electrodes 175a and 175b, and the exposed portions of the semiconductors 152, 154a and 154b. The passivation layer 180 may be formed of a-Si: C: O, a-Si: O: organic material having excellent planarization characteristics and photosensitivity, or formed by plasma enhanced chemical vapor deposition (PECVD). It consists of low dielectric constant insulating material of dielectric constant below 4.0, such as F, or silicon nitride which is an inorganic material. Alternatively, the passivation layer 180 may be formed of a double layer of organic material and silicon nitride.

The passivation layer 180 is provided with a plurality of contact holes 185 and 182 exposing the drain electrodes 175a and 175b and the end portion 179 of the data line 171, respectively, and the gate insulating layer 140. In addition, a plurality of contact holes 181 exposing the end portion 129 of the gate line 121 are formed.

A plurality of pixel electrodes 190 made of ITO or IZO and a plurality of contact assistants 81 and 82 are formed on the passivation layer 180.

The pixel electrode 190 is physically and electrically connected to the drain electrodes 175a and 175b through the contact hole 185 to receive a data voltage from the drain electrodes 175a and 175b. The pixel electrode 190 to which the data voltage is applied generates an electric field together with the common electrode 270 of the other display panel 200 to which the common voltage V com is applied, thereby creating a liquid crystal layer 3 between the two electrodes 190 and 270. Rearrange the liquid crystal molecules.

In addition, the pixel electrode 190 and the common electrode 270 form a liquid crystal capacitor C LC to maintain the applied voltage even after the thin film transistor is turned off, and in parallel with the liquid crystal capacitor C LC to enhance the voltage holding capability. The storage capacitor C ST connected to each other is formed by overlapping the pixel electrode 190 and the neighboring storage electrode line 131.

The pixel electrode 190 covers the extended ends of the drain electrodes 175a and 175b and the storage electrode 133a, and partially overlaps the storage electrodes 133b, 133c and 133d so that the boundary line of the pixel electrode 190 is maintained. It is located on the electrodes 133b, 133c, and 133d. As such, the storage electrode 133b is exposed between the gate lines 121a and 121b and the boundary line between the pixel electrode 190 and the pixel electrode 190 due to the parasitic capacitance between the pixel electrode 190 and the gate line 121a. The voltage fluctuations of are reduced.                     

The contact auxiliary members 81 and 82 are connected to the end portions 129 of the gate lines 121a and 121b and the end portions 179 of the data lines 171 through the contact holes 181 and 182, respectively. The contact auxiliary members 81 and 82 complement and protect the adhesiveness between the end portions 129 and 179 of the gate lines 121a and 121b and the data line 171 and the external device. When a gate driver (not shown) for applying a scan signal to the gate lines 121a and 121b is integrated on the display panel, the contact member 81 connects the end portion 129 of the gate lines 121a and 121b to the gate driver. May serve as a connecting member and may be omitted from time to time.

According to another embodiment of the present invention, a transparent conductive polymer may be used as the material of the pixel electrode 190, and in the case of a reflective liquid crystal display, an opaque reflective metal may be used. In this case, the contact assistants 81 and 82 may be made of a material different from the pixel electrode 190, in particular, ITO or IZO.

An alignment film (not shown) may be coated on the pixel electrode 190 to align the liquid crystal layer 3.

The common electrode display panel 200 will now be described in detail.

A light blocking member 220 called a black matrix is formed on an insulating substrate 210 such as transparent glass. The light blocking member 220 serves to prevent light leakage between the pixel electrodes 190 and defines an opening area facing the pixel electrode 190.

A plurality of color filters 230 are formed on the substrate 210 and the light blocking member 220. The color filter 230 is disposed to almost enter the opening area defined by the light blocking member 220. The color filters 230 disposed between two neighboring data lines 171 and arranged in the vertical direction may be connected to each other to form a band. Each color filter 230 may represent one of three primary colors such as red, green, and blue.

An overcoat 250 made of an organic material is formed on the color filter 230 and the light blocking member 220 to protect the color filter 230 and to flatten the surface.

The common electrode 270 made of a transparent conductive material such as ITO or IZO is formed on the overcoat 250.

Referring back to FIG. 1, the gray voltage generator 800 generates two sets of gray voltages related to transmittance of a pixel. One of the two sets has a positive value for the common voltage (V com ) and the other set has a negative value.

The gate driver 400 is connected to the gate lines G 1 -G 2n of the liquid crystal panel assembly 300 to receive a gate signal formed by a combination of a gate on voltage V on and a gate off voltage V off from the outside. It is applied to the gate lines G 1 -G 2n and consists of a plurality of integrated circuits.

The data driver 500 is connected to the data lines D 1 -D m of the liquid crystal panel assembly 300 to select the gray voltage from the gray voltage generator 800 and apply the gray voltage to the pixel as a data signal.

A plurality of gate drive integrated circuits or data drive integrated circuits may be mounted on the FPC substrate in the form of a chip to attach the FPC substrate to the liquid crystal panel assembly 300, or directly attach these integrated circuits onto the glass substrate without using the FPC substrate. It may be attached (chip on glass, COG mounting method), and a circuit performing the same function as these integrated circuits may be formed directly on the liquid crystal panel assembly 300 together with the thin film transistor of the pixel.

The signal controller 600 controls operations of the gate driver 400 and the data driver 500.

The display operation of such a liquid crystal display device will now be described in detail.

The signal controller 600 is configured to control the input image signals R, G, and B and their display from an external graphic controller (not shown), for example, a vertical synchronization signal Vsync and a horizontal synchronization signal ( Hsync, main clock MCLK, and data enable signal DE are provided. Based on the input image signals R, G and B of the signal controller 600 and the input control signals, the image signals R, G and B are properly processed according to the operating conditions of the liquid crystal panel assembly 300, and the gate control signal After generating the CONT1 and the data control signal CONT2, the gate control signal CONT1 is sent to the gate driver 400, and the data control signal CONT2 and the processed image signal DAT are transmitted to the data driver 500. Export to The processing of the image signals R, G, and B includes rearranging the image data R, G, and B according to the pixel arrangement of the liquid crystal panel assembly 300 illustrated in FIG. 3.

For example, a gate control signal (CONT1) includes a gate-on voltage (V on) the scan starts indicating the start of output of a signal (STV) and a gate-on voltage (V on) at least one clock signal for controlling the output time and the output voltage of the Include.

The data control signal CONT2 includes a horizontal synchronization start signal STH indicating the start of transmission of the image data DAT, a load signal TP for applying a corresponding data voltage to the data lines D 1 -D m , and a common voltage ( V inverted signal (RVS), data clock signal (HCLK), etc. to invert the polarity of the data voltage for the com (hereinafter referred to as "polarity of the data voltage by reducing the polarity of the data voltage for the common voltage"), etc. do.

The data driver 500 sequentially receives a set of image data DATs for half of the pixels in a row according to the data control signal CONT2 from the signal controller 600, and the gray voltage from the gray voltage generator 800. The grayscale voltage corresponding to each image data DAT is selected to convert the image data DAT into a corresponding data voltage, and then apply the grayscale voltage to the corresponding data lines D 1 -D m .

The gate driver 400 sequentially applies the gate-on voltage V on to the gate lines G 1 -G 2n in response to the gate control signal CONT1 from the signal controller 600, thereby applying the gate lines G 1 -G. The switching element Q connected to 2n ) is turned on so that the data voltage applied to the data lines D 1 -D m is applied to the corresponding pixel through the turned-on switching element Q.

The difference between the data voltage applied to the pixel and the common voltage V com is shown as the charging voltage of the liquid crystal capacitor C LC , that is, the pixel voltage. The arrangement of the liquid crystal molecules varies depending on the magnitude of the pixel voltage, thereby changing the polarization of light passing through the liquid crystal layer 3. The change in polarization is represented by a change in transmittance of light by a polarizer (not shown) attached to the display panels 100 and 200.

The data driver 500 and the gate driver 400 repeat the same operation based on a 1/2 horizontal period (or "1 / 2H") (one period of the horizontal synchronization signal Hsync). In this way, the gate-on voltage V on is sequentially applied to all the gate lines G 1 -G 2n during one frame to apply the data voltage to all the pixels. At the end of one frame, the next frame starts and the state of the inversion signal RVS applied to the data driver 500 is controlled so that the polarity of the data voltage applied to each pixel is opposite to that of the previous frame ("frame inversion). ").

In addition to the frame inversion, the data driver 500 inverts the polarities of the data voltages descending on the neighboring data lines D 1 -D m in one frame, thereby changing the polarities of the pixel voltages to which the data voltages are applied. However, as shown in FIG. 3, since the connection between the pixels and the data lines D 1 -D m varies, the polarity inversion pattern of the data driver 500 and the pixel voltage appearing on the screen of the liquid crystal panel assembly 300 are reversed. The pattern looks different. In the following, the inversion in the data driver 500 is called driver inversion, and the inversion on the screen is called an inversion.

Referring to FIG. 3 again, an inversion form according to an embodiment of the present invention will be described in detail.                     

In FIG. 3, the driver inversion is a column inversion, and the data voltage flowing in one data line is always the same polarity, the data voltage flowing in two neighboring data lines is the opposite polarity, and the apparent inversion is 1 × 2 dot inversion.

As such, when the apparent inversion causes the dot inversion, the difference in the luminance due to the kickback voltage appears when the pixel voltage is positive and negative, and thus the vertical line defect is reduced.

Next, a liquid crystal display according to another exemplary embodiment of the present invention will be described in detail with reference to FIG. 8.

8 is a diagram illustrating a pixel array of a liquid crystal display according to another exemplary embodiment of the present invention.

The pixel arrangement shown in FIG. 8 is also similar to the pixel arrangement shown in FIG. That is, the pair of gate lines are disposed above and below the pixel electrodes 190 in a row, and the data lines D 1 -D m are disposed one by one between the pixel electrodes 190 in two columns.

In addition, the switching elements Q connected to the pair of pixel electrodes 190 positioned between two adjacent data lines D p and D p + 1 in one pixel row may have different gate lines G 2k + 1 and G 2k +. 2 ) (k = 0, 1, 2, ...), for example, the switching element Q disposed under the pixel is connected to the lower gate line G 2k + 2 , and The switching element Q disposed at is connected to the upper gate line G 2k + 1 .

In addition, a plurality of terminal lines extending from the data lines D p and D p + 1 and connected to the switching element Q are present between two adjacent gate lines.

However, the position of the switching element Q connected to each pixel electrode 190 in FIG. 8 is different from that in FIG. 3. That is, each switching element Q is arranged far from the data lines D p and D p + 1 . In other words, one of the two longitudinal borders of the substantially rectangular pixel electrode 190 is a data line (D p, D p + 1) adjacent to the other is farther from the data line (D p, D p + 1) The switching elements Q are all located near the boundary line far from the data lines D p and D p + 1 .

The arrangement shown in FIG. 8 will be described in detail. A pair of pixels located between two adjacent data lines D p and D p + 1 and adjacent in a row direction (hereinafter referred to as “unit pixel pairs”) The switching elements Q of are connected to the same data lines D p and D p + 1 . In addition, a pair of pixels adjacent in the column direction are connected to different data lines D p and D p + 1 , and the switching elements Q are located on opposite sides. When one pixel row is viewed, a unit pixel pair having the same structure is repeated. As a result, the pixel array of the 2x1 matrix structure is repeatedly arranged in the row direction and the column direction.

Next, the structure of the thin film transistor array panel for the liquid crystal display device having the pixel arrangement of FIG. 8 will be described in detail with reference to FIGS. 9 and 10. 9 and 10 are layout views of a thin film transistor array panel for a liquid crystal display device having a pixel arrangement shown in FIG. 8, respectively.

Referring to FIG. 9, the structure of the thin film transistor array panel 100 according to the exemplary embodiment of the present invention is similar to that shown in FIGS. 4 to 7.

A plurality of gate lines 121a and 121b including the plurality of gate electrodes 124, the storage electrodes 133a, 133b, 133c, and 133d on the substrate 110, and the plurality of gate electrodes 124a and 135b, respectively. The storage electrode line 131 is formed, and the gate insulating layer 140, the plurality of island-like semiconductors 152, 154a, and 154b, and the plurality of ohmic contacts 162, 163a, 163b, 165a, and 165b are sequentially formed thereon. have. A plurality of data lines 171 and a plurality of drain electrodes 175a and 175b are formed on the ohmic contacts 162, 163a, 163b, 165a, and 165b and the gate insulating layer 140, and a passivation layer 180 is formed thereon. It is. A plurality of contact holes 181 and 182 are formed in the passivation layer 180 and the gate insulating layer 140, and a plurality of pixel electrodes 190 and a plurality of contact auxiliary members 82 and 81 are formed on the passivation layer 180. It is.

However, in FIG. 9 and FIG. 10, a plurality of island semiconductors 153 are further formed in addition to the island semiconductors 152, 154a, and 154b. The island-like semiconductor 153 covers the gate lines 121a and 121b, and an ohmic contact 166 is present between the island-like semiconductor 153 and the data line 171.

The island type semiconductor 153 also covers the boundary of the gate line 121 at a portion where the data line 171 meets the gate line 121 to prevent disconnection of the data line 171, and the ohmic contact member 166 also has an island type semiconductor. The contact resistance between 153 and the data line 171 is lowered.                     

Furthermore, in FIG. 10, the gate electrode 124 has an upper boundary line in which some of the boundary lines are substantially parallel to the direction in which the gate line 121 extends. In addition, a plurality of branches protrude upward or downward from each data line 171 toward the drain electrode 175 to form a plurality of curved (hook, horseshoe, J-shaped, or U-shaped) source electrodes 173. In this case, the drain electrode 175 overlaps the gate electrode 124, and in particular, overlaps the upper boundary line of the gate electrode 124 that is substantially parallel to the gate line 121 and substantially perpendicular to the data line 171. In this case, even if the drain electrode 175 moves along the upper boundary line of the gate electrode 124, that is, in the direction in which the gate line 121 extends, the overlapping area of the drain electrode 175 and the gate electrode 124 is constant. Is maintained.

In the case of the embodiment illustrated in FIGS. 8 to 10, the vertical stripes are reduced compared to the embodiment illustrated in FIGS. 4 to 7, which will be described in detail with reference to FIGS. 11 and 12.

FIG. 11 is a layout view schematically showing the liquid crystal display shown in FIGS. 4 to 7, and FIG. 12 is a layout view schematically showing the liquid crystal display shown in FIGS. 8 to 10. In FIGS. 11 and 12, the hatched areas are areas covered by the light blocking member.

The distance between two adjacent pixel electrodes 190 is different between the case where the data line 171 is disposed and the case where the data line 171 is not. That is, in order to arrange the data line 171 between the pixel electrodes 190, an area greater than or equal to the horizontal width of the data line 171 is required, so that the width of the portion where the data line 171 is disposed is larger than the width of the portion not disposed. The value must be obtained.                     

Due to the width difference between the pixel electrodes 190, the width of the light blocking member positioned between the pixel electrodes 190 also varies depending on whether the data line 171 is disposed. For example, in the case of a 15-inch WXGA class liquid crystal display device, the width of the light blocking member of the portion where the data line 171 is disposed is about 29 μm, whereas the width of the portion where the data line 171 is not disposed is measured. The width of the light blocking member is about 18 μm, and a width difference of about 11 μm occurs.

In the case of FIG. 11, the area of the light blocking member of the portion "A" where the data line 171 is disposed and the area of the light blocking member of the portion "B" where the data line 171 is not disposed correspond to this width difference of the light blocking member. It differs by area. As a result, vertical line defects may occur due to a difference in the display area of the pixel having the data line 171 and the two pixels having no data line 171.

However, in the liquid crystal display device shown in FIGS. 8 to 10, since the switching element Q is disposed between the pixel electrodes 190 on which the data line 171 is not arranged, as shown in FIG. The area D is added to the areas due to these switching elements Q in addition to the area between the pixel electrodes 190 where the data line 171 is not disposed. By doing so, the area of the light blocking member is increased by the portion where the switching element Q is formed to compensate for the increase of the "C" portion that is increased due to the arrangement of the data lines 171, and almost the "C" portion and the "D" portion. Area becomes equal. That is, the difference in the area of the light blocking member between the two parts C and D is reduced, so that the vertical line defect is reduced.

As described above, when the position of the data line to which the switching elements are connected between adjacent pixel rows is changed, the apparent inversion may be 1 × 2 dot inversion even though the driving inversion is a column inversion. Therefore, since the polarity of the data voltage is determined and applied from the data driver by the column inversion method, the material selection width of the data line is increased, and the manufacturing process is easy to simplify, and since the apparent inversion is dot inversion, the image quality is improved. Furthermore, since the number of data lines is reduced, the number of expensive data driving circuit chips connected thereto is also reduced, which greatly reduces the manufacturing cost of the display device.

In addition, the switching element is formed in a portion where the data line is not formed, so that the difference in the light blocking member area between the pixel electrodes where the data line is formed and the pixel electrode where the data line is not formed is reduced. Accordingly, the phenomenon of the vertical stripes due to the difference in display area is reduced, and the image quality of the display device is improved.

Although the preferred embodiments of the present invention have been described in detail above, the scope of the present invention is not limited thereto, and various modifications and improvements of those skilled in the art using the basic concepts of the present invention defined in the following claims are also provided. It belongs to the scope of rights.

Claims (14)

  1. A plurality of pixels each comprising a pixel electrode arranged in a matrix form and a switching element connected to the pixel electrode;
    A plurality of gate lines connected to the switching element and extending in a row direction and disposed at least two per pixel electrode row; and
    A plurality of data lines connected to the switching element and extending in a column direction and arranged one per at least two pixel columns
    Including,
    Each of the pixel electrodes has a first boundary line close to the data line and a second boundary line far from the data line,
    The switching element is located closer to the second boundary line than the first boundary line of the pixel electrode.
    Thin film transistor display panel.
  2. In claim 1,
    A thin film transistor array panel in which at least two pixels ("unit pixel groups") arranged in a row direction between two adjacent data lines are connected to the same data line.
  3. 3. The method of claim 2,
    A thin film transistor array panel in which adjacent pixels in a column direction are connected to different data lines.
  4. 4. The method of claim 3,
    And a switching element of the unit pixel group is connected to a gate line disposed above and below.
  5. In claim 1,
    A thin film transistor array panel in which at least two pixels arranged in a row direction between two adjacent data lines are connected to gate lines arranged above and below.
  6. In claim 1,
    And a terminal line connecting the data line and the switching element to pass between two adjacent gate lines.
  7. In claim 1,
    The switching device,
    A gate electrode connected to the gate line,
    A source electrode connected to the data line, and
    A drain electrode connected to the pixel electrode
    Including,
    The gate electrode has at least one boundary line parallel to the data line,
    The drain electrode overlaps the at least one boundary line of the gate electrode.
    Thin film transistor display panel.
  8. A plurality of pixels arranged in a matrix form, each pixel including a pixel electrode and a switching element connected to the pixel electrode, connected to the switching element, extending in a row direction, and arranged two per pixel electrode row A thin film transistor array panel including a plurality of gate lines, and a plurality of data lines connected to the switching element and extending in a column direction and disposed one by one per two pixel electrode columns;
    A common electrode display panel facing the thin film transistor array panel and including a light blocking member and a common electrode disposed between the pixel electrodes.
    Including,
    Each of the pixel electrodes has a first boundary line close to the data line and a second boundary line far from the data line,
    The switching element is located closer to the second boundary line than the first boundary line of the pixel electrode.
    Liquid crystal display.
  9. In claim 8,
    The light blocking member,
    A first portion overlapping the data line and extending in a column direction,
    A second portion extending in the column direction without overlapping the data line, and
    A third portion overlapping the switching element
    Including,
    The width of the first portion is wider than the width of the second portion
    Liquid crystal display.
  10. The method of claim 9,
    And the first portion and the second portion are alternately arranged in a row direction.
  11. delete
  12. delete
  13. delete
  14. delete
KR1020040072507A 2004-09-10 2004-09-10 Thin film transistor array panel and liquid crystal display KR101071256B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR1020040072507A KR101071256B1 (en) 2004-09-10 2004-09-10 Thin film transistor array panel and liquid crystal display

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
KR1020040072507A KR101071256B1 (en) 2004-09-10 2004-09-10 Thin film transistor array panel and liquid crystal display
TW94131153A TWI387800B (en) 2004-09-10 2005-09-09 Display device
US11/222,799 US8179350B2 (en) 2004-09-10 2005-09-12 Display device
CN 200510102573 CN100547474C (en) 2004-09-10 2005-09-12 Display device
JP2005264464A JP4887531B2 (en) 2004-09-10 2005-09-12 Display device

Publications (2)

Publication Number Publication Date
KR20060023699A KR20060023699A (en) 2006-03-15
KR101071256B1 true KR101071256B1 (en) 2011-10-10

Family

ID=36166346

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1020040072507A KR101071256B1 (en) 2004-09-10 2004-09-10 Thin film transistor array panel and liquid crystal display

Country Status (2)

Country Link
KR (1) KR101071256B1 (en)
CN (1) CN100547474C (en)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101358827B1 (en) 2006-07-24 2014-02-06 삼성디스플레이 주식회사 Liquid crystal display
KR101461016B1 (en) * 2006-12-21 2014-11-13 엘지디스플레이 주식회사 Liquid crystal display and driving method thereof
KR101354406B1 (en) 2008-05-23 2014-01-22 엘지디스플레이 주식회사 Liquid Crystal Display
CN101726941B (en) 2008-10-28 2011-07-20 瀚宇彩晶股份有限公司 Vertical alignment liquid crystal display and pixel structure thereof
KR101543632B1 (en) * 2009-04-20 2015-08-12 삼성디스플레이 주식회사 Display device
KR101604140B1 (en) * 2009-12-03 2016-03-17 엘지디스플레이 주식회사 Liquid crystal display
KR101292046B1 (en) 2009-12-29 2013-08-01 엘지디스플레이 주식회사 Liquid crystal display device
KR20120010777A (en) * 2010-07-27 2012-02-06 엘지디스플레이 주식회사 Liquid crystal display
KR20120111684A (en) * 2011-04-01 2012-10-10 엘지디스플레이 주식회사 Liquid crystal display device
EP3055268A4 (en) 2013-10-07 2017-06-07 QuantumScape Corporation Garnet materials for li secondary batteries and methods of making and using garnet materials
EP3283449A4 (en) 2015-04-16 2018-11-21 QuantumScape Corporation Lithium stuffed garnet setter plates for solid electrolyte fabrication
US9966630B2 (en) 2016-01-27 2018-05-08 Quantumscape Corporation Annealed garnet electrolyte separators
CN105789220B (en) 2016-03-24 2019-05-14 京东方科技集团股份有限公司 A kind of double grid linear array substrate, test method, display panel and display device
CN105974702A (en) * 2016-07-08 2016-09-28 深圳市华星光电技术有限公司 Array substrate and display device
US10347937B2 (en) 2017-06-23 2019-07-09 Quantumscape Corporation Lithium-stuffed garnet electrolytes with secondary phase inclusions

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10173838A (en) * 1996-12-05 1998-06-26 Citizen Watch Co Ltd Facsimile equipment

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2581796B2 (en) 1988-04-25 1997-02-12 株式会社日立製作所 Display device and a liquid crystal display device
US6011531A (en) 1996-10-21 2000-01-04 Xerox Corporation Methods and applications of combining pixels to the gate and data lines for 2-D imaging and display arrays
JP3365357B2 (en) 1999-07-21 2003-01-08 日本電気株式会社 Active matrix liquid crystal display device
JP2003066433A (en) 2001-08-28 2003-03-05 Hitachi Ltd Liquid crystal display
JP2003195819A (en) 2001-12-13 2003-07-09 Internatl Business Mach Corp <Ibm> Image display device, display signal supply device, and write potential supply method

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10173838A (en) * 1996-12-05 1998-06-26 Citizen Watch Co Ltd Facsimile equipment

Also Published As

Publication number Publication date
KR20060023699A (en) 2006-03-15
CN100547474C (en) 2009-10-07
CN1746757A (en) 2006-03-15

Similar Documents

Publication Publication Date Title
US6969872B2 (en) Thin film transistor array panel for liquid crystal display
KR100973810B1 (en) Four color liquid crystal display
US7940346B2 (en) Liquid crystal display and method of driving the same
KR100997965B1 (en) Liquid crystal display
US7075601B2 (en) Thin film transistor array for a liquid crystal display having a data line cross-connection
US6833890B2 (en) Liquid crystal display
CN100573282C (en) Lcd
CN100538783C (en) The display device
US8952877B2 (en) Display device and driving method thereof
KR100961945B1 (en) Liquid crystal display and panel for the same
US8941789B2 (en) Liquid crystal display
JP5190632B2 (en) Display device
US8111366B2 (en) Liquid crystal display and method of driving the same
US6850294B2 (en) Liquid crystal display
JP5441301B2 (en) Liquid Crystal Display
US7450190B2 (en) Liquid-crystal display having a particular ratio of horizontal to vertical for each pixel
US9134583B2 (en) Array substrate for liquid crystal display device, liquid crystal display device and method of fabricating the same
DE102006024447B4 (en) Liquid crystal display device
CN100561320C (en) Liquid crystal device and electronics apparatus
US8159429B2 (en) Liquid crystal display and method thereof
KR101189266B1 (en) Liquid crystal display
CN1900799B (en) Liquid crystal display
JP5078483B2 (en) Liquid crystal display
US8174472B2 (en) Liquid crystal display and method thereof
US20070008263A1 (en) Liquid crystal display

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20140901

Year of fee payment: 4

FPAY Annual fee payment

Payment date: 20160831

Year of fee payment: 6

FPAY Annual fee payment

Payment date: 20180829

Year of fee payment: 8

FPAY Annual fee payment

Payment date: 20190822

Year of fee payment: 9