JPS6478322A - Multi-input adder - Google Patents

Multi-input adder

Info

Publication number
JPS6478322A
JPS6478322A JP23365387A JP23365387A JPS6478322A JP S6478322 A JPS6478322 A JP S6478322A JP 23365387 A JP23365387 A JP 23365387A JP 23365387 A JP23365387 A JP 23365387A JP S6478322 A JPS6478322 A JP S6478322A
Authority
JP
Japan
Prior art keywords
adder
train
addition
data
bit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP23365387A
Other languages
Japanese (ja)
Inventor
Takashi Aoki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP23365387A priority Critical patent/JPS6478322A/en
Publication of JPS6478322A publication Critical patent/JPS6478322A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To simplify the circuit constitution of a multi-input adder by adding in parallel and simultaneously all data stored in each digit to perform the carry processing for each digit so that the adding time is approximately constant together with the reduction of the number of stages of an adder train despite the increase of the number of digits. CONSTITUTION:The adder trains 1 and 2 are successively connected with plural stages in response to the number of pieces of addition data and an ordinary adder train 7 is connected to the final stage. Each adder train 1 contains plural 1-bit full adders in response to the bit length of the addition data. For instance, the 1-bit full adders 21-25 of the adder train 2 are all connected in parallel with each other and then connected to the corresponding 1-bit full adders 3 of the next stage. The second lower rank bit of the input data D4 corresponding to the addition output of a 1-bit full adder 12 of the preceding stage is supplied to the input of the adder 22 together with a carry CR of a corresponding 1-bit full adder 11 of the preceding stage. Therefore the carries of each adder train are added simultaneously when the adder train of the next stage adds their addition results and the next data. In such a way, the number of addition processing steps is decreased and the arithmetic time is reduced.
JP23365387A 1987-09-19 1987-09-19 Multi-input adder Pending JPS6478322A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP23365387A JPS6478322A (en) 1987-09-19 1987-09-19 Multi-input adder

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP23365387A JPS6478322A (en) 1987-09-19 1987-09-19 Multi-input adder

Publications (1)

Publication Number Publication Date
JPS6478322A true JPS6478322A (en) 1989-03-23

Family

ID=16958419

Family Applications (1)

Application Number Title Priority Date Filing Date
JP23365387A Pending JPS6478322A (en) 1987-09-19 1987-09-19 Multi-input adder

Country Status (1)

Country Link
JP (1) JPS6478322A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06149542A (en) * 1992-05-27 1994-05-27 Sgs Thomson Microelettronica Spa Chaining and adding method for adder
JPH06314186A (en) * 1992-05-27 1994-11-08 Sgs Thomson Microelettronica Spa Adder chain and method for addition calculation
JPH08139613A (en) * 1994-11-15 1996-05-31 Nec Corp Code coincidence detecting system

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06149542A (en) * 1992-05-27 1994-05-27 Sgs Thomson Microelettronica Spa Chaining and adding method for adder
JPH06314186A (en) * 1992-05-27 1994-11-08 Sgs Thomson Microelettronica Spa Adder chain and method for addition calculation
JPH08139613A (en) * 1994-11-15 1996-05-31 Nec Corp Code coincidence detecting system

Similar Documents

Publication Publication Date Title
JPS5650439A (en) Binary multiplier cell circuit
KR840006089A (en) Combination processor
JPS6375932A (en) Digital multiplier
US5161119A (en) Weighted-delay column adder and method of organizing same
JPS55115753A (en) Pcm signal transmission method
US5070471A (en) High speed multiplier which divides multiplying factor into parts and adds partial end products
JPH07191832A (en) Binary-number squaring circuit
ES465443A1 (en) High speed binary and binary coded decimal adder
US4839848A (en) Fast multiplier circuit incorporating parallel arrays of two-bit and three-bit adders
JPS6478322A (en) Multi-input adder
AU589049B2 (en) Method and circuit arrangement for adding floating point numbers
JPS57147754A (en) Digital parallel adder
JPS5447539A (en) Digital binary multiplier circuit
JPH05173761A (en) Binary integer multiplier
US6249799B1 (en) Selective carry boundary
EP0174397A3 (en) Dummy load controlled multi-level logic single clock logic circuit
SU1381488A1 (en) Modulo 3 adder
EP0817004A1 (en) Product sum operation apparatus
JPS56158525A (en) Circulation type digital filter
SU1691834A1 (en) Modulo-k multiplier
RU1795453C (en) Combination binary adder
KR20010019352A (en) A compressor of multiplier
SU385272A1 (en) DEVICE FOR STRIPPING
SU1012243A1 (en) Device for adding n numbers
SU1027716A1 (en) Multiinput adder with sign bit