JPS6468935A - Face-down bonding of semiconductor integrated circuit device - Google Patents
Face-down bonding of semiconductor integrated circuit deviceInfo
- Publication number
- JPS6468935A JPS6468935A JP22567687A JP22567687A JPS6468935A JP S6468935 A JPS6468935 A JP S6468935A JP 22567687 A JP22567687 A JP 22567687A JP 22567687 A JP22567687 A JP 22567687A JP S6468935 A JPS6468935 A JP S6468935A
- Authority
- JP
- Japan
- Prior art keywords
- electrode
- resin layer
- light sensitive
- sensitive resin
- plating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Wire Bonding (AREA)
Abstract
PURPOSE:To increase resistance against thermal stress and to increase current capacity, by forming a light sensitive resin layer on a substrate, on which an electrode is formed, forming many small holes in the resin layer, applying plating on the electrode through the light sensitive resin layer, extruding metal members out of the surface of the light sensitive resin layer, and bonding an IC chip to the electrode through the metal members. CONSTITUTION:An electrode 2 is formed on a ceramic substrate 1. A light sensitive resin layer 3 is formed on the electrode 2. Many small holes 4 are formed in the light sensitive resin layer by photoengraving. Then the light sensitive resin layer 3 is used as a mask, and plating is applied on the electrode 2. Metal members 5, which are formed by plating, are extending along the small holes 4 in the light sensitive resin layer 3 from the surface of the electrode 2. When the light sensitive resin metal members 5 are made to extend by 1-2mum from the surface of the light sensitive resin layer 3, the plating is stopped. Then, an IC chip 6 is aligned with the electrode 2. A bump 7 of the IC chip 6 and the metal members 5, which are formed on the electrode 2 by plating, are bonded by a thermocompression bonding method or an ultrasonic wave bonding method.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP22567687A JPS6468935A (en) | 1987-09-09 | 1987-09-09 | Face-down bonding of semiconductor integrated circuit device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP22567687A JPS6468935A (en) | 1987-09-09 | 1987-09-09 | Face-down bonding of semiconductor integrated circuit device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6468935A true JPS6468935A (en) | 1989-03-15 |
Family
ID=16833036
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP22567687A Pending JPS6468935A (en) | 1987-09-09 | 1987-09-09 | Face-down bonding of semiconductor integrated circuit device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6468935A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19937213B4 (en) * | 1998-08-06 | 2004-11-04 | National Semiconductor Corp.(N.D.Ges.D.Staates Delaware), Santa Clara | Liquid crystal display and method for mounting a liquid crystal display |
JP2005526374A (en) * | 2001-08-03 | 2005-09-02 | シュラムバーガー システムズ | Method for enabling electronic and mechanical connection between an electrical device and a surface equipped with a contact pad |
KR100585104B1 (en) * | 2003-10-24 | 2006-05-30 | 삼성전자주식회사 | Fabricating method of a ultra thin flip-chip package |
-
1987
- 1987-09-09 JP JP22567687A patent/JPS6468935A/en active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19937213B4 (en) * | 1998-08-06 | 2004-11-04 | National Semiconductor Corp.(N.D.Ges.D.Staates Delaware), Santa Clara | Liquid crystal display and method for mounting a liquid crystal display |
JP2005526374A (en) * | 2001-08-03 | 2005-09-02 | シュラムバーガー システムズ | Method for enabling electronic and mechanical connection between an electrical device and a surface equipped with a contact pad |
KR100585104B1 (en) * | 2003-10-24 | 2006-05-30 | 삼성전자주식회사 | Fabricating method of a ultra thin flip-chip package |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR960012397A (en) | Manufacturing method of chip size package type semiconductor device | |
ATE444564T1 (en) | STACKABLE LAYERS INCLUDING ENCAPSULATED INTEGRATED CIRCUIT CHIPS WITH ONE OR MORE OVERLYING INTERCONNECT LAYERS AND METHODS FOR PRODUCING THEREOF | |
KR960019680A (en) | Semiconductor device package method and device package | |
JPS55111151A (en) | Integrated circuit device | |
IE830707L (en) | Semiconductor device | |
JPS6468935A (en) | Face-down bonding of semiconductor integrated circuit device | |
KR970008546A (en) | Manufacturing method of semiconductor lead frame and manufacturing method of semiconductor chip package using same | |
JPS6419737A (en) | Multilayer interconnection tape carrier | |
JPS5787145A (en) | Semiconductor device | |
JPS57197838A (en) | Semiconductor flip chip element | |
JPS5571052A (en) | Substrate for semiconductor device | |
JPS6459947A (en) | Semiconductor device | |
KR950034706A (en) | Semiconductor device and manufacturing method thereof | |
EP0264128A3 (en) | Jumper chip for semiconductor devices | |
KR940005200A (en) | Wiring surface treatment method on wiring board | |
EP0827190A3 (en) | Bump structure and methods for forming this structure | |
JPH0691128B2 (en) | Electronic equipment | |
JPS56146256A (en) | Hybrid ic device | |
KR940008317B1 (en) | Method of connecting semiconductor chip | |
EP0343379A3 (en) | Thin film package for mixed bonding of a chip | |
JPH02187045A (en) | Formation of facedown bonding pad | |
JPS57138160A (en) | Formation of electrode | |
JPS56142659A (en) | Semiconductor device | |
JPS647541A (en) | Manufacture of semiconductor device | |
JPS5940539A (en) | Manufacture of semiconductor device |