JPS6363285A - Video signal processing circuit - Google Patents

Video signal processing circuit

Info

Publication number
JPS6363285A
JPS6363285A JP20688186A JP20688186A JPS6363285A JP S6363285 A JPS6363285 A JP S6363285A JP 20688186 A JP20688186 A JP 20688186A JP 20688186 A JP20688186 A JP 20688186A JP S6363285 A JPS6363285 A JP S6363285A
Authority
JP
Japan
Prior art keywords
video signal
output
level
input
edge
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP20688186A
Other languages
Japanese (ja)
Inventor
Yutaka Ichii
一井 豊
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Victor Company of Japan Ltd
Original Assignee
Victor Company of Japan Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Victor Company of Japan Ltd filed Critical Victor Company of Japan Ltd
Priority to JP20688186A priority Critical patent/JPS6363285A/en
Publication of JPS6363285A publication Critical patent/JPS6363285A/en
Pending legal-status Critical Current

Links

Landscapes

  • Picture Signal Circuits (AREA)

Abstract

PURPOSE:To output a video signal whose edge part is emphasized by compressing a time base in the edge part of an input video signal and expanding the time base before and/or after the edge. CONSTITUTION:The output signals (j) and l of subtractor circuits 14 and 15 are supplied to coefficient units 18 and 19 through full-wave rectifying circuits 16 and 17, and their level rate is set to 1 : 2, the both signals are taken out as signals (k) and (m). A signal (n) is outputted as a control voltage to a voltage controlled oscillator (VCO)23 from a subtractor circuit 20, and changes linear by so as to become shorter or longer according as its DC level is high or low. When the leading and tailing edges of input delay video signals from CCDs 26 and 27 show up, the output pulse period of the VCO 23 becomes shorter than when a writing action is made. The time width of output video signals from the reading CCDs 26 and 27 is a thing that the time base of a signal (o) is compressed. During a period just before and after the leading and tailing edges of the video signal (o), said time width is longer than that of an output pulse from an oscillator 24, and the video signal (o) with an expanded time base is read out. The amount that the time base is compressed is selected to be the same as a time base compressing amount in the edge.

Description

【発明の詳細な説明】 産業上の利用分野 本発明は映像信号処理回路に係り、特に映像信号の立上
り及び立下りエツジの鮮鋭化を行なう処理回路に関する
DETAILED DESCRIPTION OF THE INVENTION Field of the Invention The present invention relates to a video signal processing circuit, and more particularly to a processing circuit that sharpens rising and falling edges of a video signal.

従来の技術 第4図は従来の映像信号処理回路の一例のブ[1ツク系
統図を示づ。同図中、入力端子1に入来した映像信号a
は縦続接続された遅延線2及び3により夫々所定時間ず
つ遅延される。ここで、入力映像信号aが第5図<A)
に示す如く急峻な立上りエツジを有する映像信号である
場合、遅延線2の出力映像信号す及び遅延線3の出力映
像信号Cも同様に第5図(A)にb及びCで示す如く急
峻な立上りエツジを有する。
BACKGROUND OF THE INVENTION FIG. 4 shows a block diagram of an example of a conventional video signal processing circuit. In the figure, a video signal a input to input terminal 1
are each delayed by a predetermined time by delay lines 2 and 3 connected in cascade. Here, input video signal a is shown in FIG.
When the video signal has a steep rising edge as shown in FIG. It has a rising edge.

演Ω回路4は上記遅延映像信号すから減衰器5によりレ
ベル調整された人力映像信号aと、減衰:S6によりレ
ベル調整された遅延線3の出力遅延映像信号Cとを夫々
差し引いて第5図(A)にdで示す如ぎ映像信号を出力
する。この映像信号dは減衰器7によりレベル調整され
た後加算回路8に供給され、ここで原映像信号aと同一
波形の遅延映像信号すと加算合成されて第5図(A)に
eで示す如き波形の映像信号とされ、出力端子9へ出力
される。
The ohm circuit 4 subtracts the human input video signal a whose level has been adjusted by the attenuator 5 from the delayed video signal and the output delayed video signal C of the delay line 3 whose level has been adjusted by the attenuation S6, and calculates the result as shown in FIG. In (A), a video signal as shown by d is output. This video signal d is level-adjusted by an attenuator 7 and then supplied to an adder circuit 8, where it is added and synthesized with a delayed video signal having the same waveform as the original video signal a, as shown by e in FIG. 5(A). A video signal with a waveform like this is output to the output terminal 9.

この出力映像信号Cは原映像信号aの立上りエツジ部を
より強調した波形をしており、画像のエツジ部分く輪郭
)が鮮鋭化される。
This output video signal C has a waveform that emphasizes the rising edge portion of the original video signal a, and the edge portion (contour) of the image is sharpened.

発明が解決しようとする問題点 しかるに、上記の従来回路は、入力映像信号が第5図(
[3)にaで示す如く、エツジ部が急峻でなく傾斜して
おり、立上り時間が長い波形の場合は、遅延線2,3の
各出力映像信号す、c、演口回路4の出力映像信号dは
第5図(B)に示す如くになり、出力端子9へ出力され
る映像信号は第5図(B)にeで示す如く、同図(B)
にaで示す原映像信号波形に対して立上りが多少強調さ
れるものの、立上りに要する時間はあまり小さくならな
いため、画像のエツジ部の鮮鋭化という点での効果が小
さいという問題点があった。
Problems to be Solved by the Invention However, in the above conventional circuit, the input video signal is as shown in FIG.
[3) In the case of a waveform in which the edges are not steep but sloped and the rise time is long, as shown by a in [3], each output video signal of the delay lines 2 and 3, c, and the output video of the performance circuit 4. The signal d is as shown in FIG. 5(B), and the video signal output to the output terminal 9 is as shown in FIG. 5(B), as shown by e in FIG.
Although the rising edge of the original video signal waveform shown in a is somewhat emphasized, the time required for the rising edge is not reduced so much that the effect of sharpening the edges of the image is small.

本発明は上記の点に鑑み、入力映像信8の帯域が狭く、
立上りや立下り時間が長い場合にも、良好にエツジが急
峻な波形の映像信号を得ることのできる映像信号処理回
路を捉供することを目的とする。
In view of the above points, the present invention has a narrow band of the input video signal 8,
It is an object of the present invention to provide a video signal processing circuit capable of obtaining a video signal having a waveform with sharp edges even when the rise and fall times are long.

問題点を解決するための手段 本発明の映像信号処理回路は、入力映像信号のエツジ入
力時には所定レベル以上の第1のレベルとなり、少なく
ともエツジの直前又は直後の一方において所定レベル以
下の第2のレベルとなり、エツジ及びその近傍部分以外
の映像信号部分の入力時には所定レベルの制御信号を発
生する回路と、入力映像信号の時間軸を上記制御信号の
レベルに応じて可変して出力する時間軸可変手段とから
なる。
Means for Solving the Problems The video signal processing circuit of the present invention has a first level that is higher than a predetermined level when an edge of an input video signal is input, and a second level that is lower than a predetermined level at least immediately before or after the edge. A circuit that generates a control signal at a predetermined level when a video signal portion other than the edge and its vicinity is input, and a variable time axis that outputs the time axis of the input video signal by varying it according to the level of the control signal. It consists of means.

作用 入力映像信号は制御信号発生回路及び時間軸可変手段の
夫々に供給される。時間軸可変手段により、入力映像信
号はそのエツジ部分においては時IB軸を圧縮されて取
り出され、そのエツジ部分の直前及び直後の少なくとも
一方においては時間軸を伸長されて取り出され、それら
以外の映像信号部分においては時間軸の圧縮伸長を行な
われることなくそのままの時間軸で取り出される。
The action input video signal is supplied to each of the control signal generation circuit and the time axis variable means. By the time axis variable means, the input video signal is extracted with the time IB axis compressed at the edge portion, and the time axis is expanded and extracted at least one of immediately before and after the edge portion, and the input video signal is extracted with the time axis expanded at least one of immediately before and after the edge portion. The signal portion is extracted on the time axis as it is without being compressed/expanded on the time axis.

実施例 第1図は本発明の一実施例のブロック系統図を示す。同
図中、入力端子10に入来した、例えば第2図fに示す
如き波形の入力映像信号は、遅延時間τの遅延線11.
8延「1間2τの遅延線12及び遅延時間での遅延線1
3が縦続接続されてなる回路に供給される一方、減わ回
路14に供給され、ここで遅延線13より取り出された
第2図にiで示ず4τ遅延された映像信号と減算される
Embodiment FIG. 1 shows a block system diagram of an embodiment of the present invention. In the figure, an input video signal inputted to the input terminal 10 and having a waveform as shown in FIG.
8 delay line 12 with delay time 2τ and delay line 1 with delay time
3 is supplied to the cascade-connected circuit, and is also supplied to the subtraction circuit 14, where it is subtracted from the video signal taken out from the delay line 13 and delayed by 4τ (not shown by i in FIG. 2).

これにより、減算回路14からは第2図にjで示す信号
が取り出される。また、遅延線11より取り出された第
2図に9で示す映像信号と、遅延線12より取り出され
た同図にhで示す映像信号とは減算回路15により減痒
されて同図に2で示す如く、入力映像信号のエツジ部分
に対応した部分に発生され、かつ、エツジの傾斜方向に
対応した極性の三角波に変換される。
As a result, a signal indicated by j in FIG. 2 is taken out from the subtraction circuit 14. Furthermore, the video signal shown at 9 in FIG. 2 taken out from the delay line 11 and the video signal shown at h in the same figure taken out from the delay line 12 are reduced by the subtraction circuit 15 and are shown at 2 in the same figure. As shown, the waveform is generated at a portion corresponding to the edge portion of the input video signal and is converted into a triangular wave having a polarity corresponding to the direction of inclination of the edge.

減算回路14及び15の山田力信号j及び之は両波整流
回路16及び17を通して係数各(レベル調整器)18
.19に供給され、ここでレベル比を1:2にされて第
2図にk及びmで示す如き信号とされて取り出される。
The Yamada force signals j of the subtraction circuits 14 and 15 and the coefficients (level adjusters) 18 are passed through the double wave rectifier circuits 16 and 17.
.. 19, where the level ratio is set to 1:2 and the signals are taken out as signals shown as k and m in FIG.

減→回路20は上記の信号mから信号kを差し引く動作
を行なって、第2図にnで示す如き信号を出力する。こ
の信号nは入力映像信号fのエツジ入力時には正極性の
三角波で、エツジの直前及び直後の両方において負極性
の三角波であり、エツジ及びその近傍部分以外の映像信
号入力時には正負両極性の三角波の中間レベル(センタ
ーレベル)となっている。
The subtraction→circuit 20 performs the operation of subtracting the signal k from the signal m described above, and outputs a signal as shown by n in FIG. This signal n is a triangular wave of positive polarity when an edge of the input video signal f is input, a triangular wave of negative polarity both immediately before and after the edge, and a triangular wave of both positive and negative polarities when a video signal other than the edge and its vicinity is input. It is an intermediate level (center level).

以上の回路によって制御電圧発生回路21が構成されて
おり、減算回路20からは上記信号nが制御電圧として
電圧制al1発撮器(VCO)23へ出力され、その発
振周期を可変制御する。■CO23は信号nの直流レベ
ルが大きいとき発振周期が短くなり、信号nの直流レベ
ルが小さいときには発振周期が長くなるようにリニアに
変化するVCOが使用される。このようなVCOの例と
しては、例えばテレビジョン学会誌第31巻第7号の5
60 (40)頁の図1(a)に丞されたものを使用で
きる。このVCO23の出力信号はメモリ部30内の後
述するチャージ・カップルド・デバイス(COD)26
及び27の読み出し用クロックパルスとして使用される
The control voltage generation circuit 21 is constituted by the circuit described above, and the signal n is output from the subtraction circuit 20 as a control voltage to the voltage-controlled Al1 oscillator (VCO) 23 to variably control its oscillation cycle. (2) A VCO is used for the CO 23, which linearly changes its oscillation period so that when the DC level of the signal n is high, the oscillation period becomes short, and when the DC level of the signal n is low, the oscillation period becomes long. An example of such a VCO is, for example, Journal of the Society of Television Engineers, Vol. 31, No. 7, No. 5.
The one shown in FIG. 1(a) on page 60 (40) can be used. The output signal of this VCO 23 is sent to a charge coupled device (COD) 26 (described later) in the memory section 30.
and 27 are used as clock pulses for reading.

一方、入力映像信号fは制御電圧nとの時間合わせのた
めに、遅延線22により時間2τ遅延されて第2図にO
で示す如き遅延映像信号とされた後、C0D26及び2
7に夫々供給される。CCD26及び27は1水平走査
期間(1H)の遅延映像信号Oを書き込まれた後、続<
IHにおいてこの書き込まれた映像信号を読み出す。ま
たCCD26及び27の一方が書き込み動作を行なって
いるときは、他方が読み出し動作を行なっており、1日
毎に交互に読み出し動作と書き込み動作とを行なう。
On the other hand, the input video signal f is delayed by 2τ by the delay line 22 in order to synchronize with the control voltage n.
After being made into a delayed video signal as shown in , C0D26 and 2
7, respectively. After the delayed video signal O of one horizontal scanning period (1H) is written to the CCDs 26 and 27,
This written video signal is read out at the IH. Further, when one of the CCDs 26 and 27 is performing a write operation, the other is performing a read operation, and the read and write operations are performed alternately every day.

寸なわら、繰り返し周波数(1/2)fHのスイッチン
グパルスにより切換ねるスイッチ回路25.28及び2
9のうち、スイッチ回路25゜28及び29が夫々端子
25R,28W及び29aに接続されている1H期間は
VCO23の出力パルスがスイッチ回路25を通してC
0D26に読み出し用クロックパルスとして供給され、
その1H前にC0D26に書き込まれていた映像信号を
読み出させる一方、発振器24より取り出された一定周
期のパルスがスイッチ回路28を通して書き込み用クロ
ックパルスとしてC0D27に印加され、入力映像信号
fと同一波形の遅延映像信号0を書き込ませる。ここで
、CCD26及び27の各段数と発振器24の出力パル
スの周期とは1Hの遅延時間が得られる値に選定されで
ある。
However, the switching circuits 25, 28 and 2 are switched by switching pulses with a repetition frequency (1/2) fH.
9, during the 1H period when the switch circuits 25, 28 and 29 are connected to the terminals 25R, 28W and 29a, the output pulse of the VCO 23 is connected to the C through the switch circuit 25.
It is supplied to 0D26 as a read clock pulse,
While reading out the video signal written in the C0D 26 1H before, a pulse with a constant period taken out from the oscillator 24 is applied to the C0D 27 as a write clock pulse through the switch circuit 28, and has the same waveform as the input video signal f. The delayed video signal 0 is written. Here, the number of stages of the CCDs 26 and 27 and the period of the output pulse of the oscillator 24 are selected to obtain a delay time of 1H.

また、VCO23の出力パルスの周期は制御電圧nBセ
ンターレベルのとき発振器24の出力パルスの周rg1
と同一になるように設定されている。
Furthermore, the period of the output pulse of the VCO 23 is the period rg1 of the output pulse of the oscillator 24 when the control voltage nB is at the center level.
is set to be the same as.

次の1H期間はスイッチ回路25.28及び2つが夫々
端子25W、28R及び29b側に切換接続され、今度
はC0D26が次の1HII11間の遅延映像信号0の
書き込み動作を行ない、かつ、C0D27が1H前に書
き込んだ1日期間の映像信号をすべて読み出す。以下、
上記と同様の動作が1日毎に交互に繰り返され、スイッ
チ回路29はCCD26及び27のうち常に読み出し動
作を行なっている方のCODの出力映像信号を、クロッ
クパルス周波数成分除去用低域フィルタ(LPF)31
を介して出力端子32へ選択出力する。
During the next 1H period, the switch circuits 25, 28 and 2 are switched and connected to the terminals 25W, 28R and 29b, respectively, and this time, C0D26 performs the writing operation of the delayed video signal 0 during the next 1HII11, and C0D27 is switched to the 1H Read out all the previously written video signals for one day. below,
The same operation as described above is repeated alternately every day, and the switch circuit 29 filters the output video signal of the COD which is always performing the read operation out of the CCDs 26 and 27 through a low-pass filter (LPF) for removing clock pulse frequency components. )31
The selected signal is selectively output to the output terminal 32 via.

ここで、前記したようにVCO23の出力パルスの周期
は、CCD26及び27の入fJat延映像信号0の立
上りエツジ及び立下りエツジのとぎには一勾き込み時よ
りも短い(傾斜の中央部分で最短となる)。このためV
CO23の出力パルスにより読み出し動作を行なうC0
D26.27の出力映像信号の時間軸は入力遅延映像信
号0の時間軸が圧縮されたものとなる。一方、VCO2
3の出力パルスの周期は上記映像信号Oの立上りエツジ
及び立下りエツジの各直前及び直後の期間で発撮嵩24
の出力パルスのそれよりも長くなるので、C0D26.
27からは映像信号0は時間軸が伸長されて読み出され
る。ここで、この時間軸伸長昂はエツジでの時間軸圧縮
量と同一になるように選定されである。
Here, as mentioned above, the period of the output pulse of the VCO 23 is shorter at the rising edge and falling edge of the input fJat extended video signal 0 of the CCDs 26 and 27 than at the time of one slope (at the center of the slope (the shortest). For this reason V
C0 performs read operation by output pulse of CO23
The time axis of the output video signal of D26.27 is the time axis of the input delayed video signal 0 which is compressed. On the other hand, VCO2
The period of the output pulse No. 3 is approximately 24 times the period immediately before and after the rising edge and falling edge of the video signal O.
Since it is longer than that of the output pulse of C0D26.
27, the video signal 0 is read out with the time axis expanded. Here, this time axis expansion is selected to be the same as the amount of time axis compression at the edge.

また、上記以外のときはVCO23の出力パルスの周期
は発振器24の出力パルスの周期と同一となるので、入
力遅延映像信号0は時間軸の圧縮伸長は行なわれず、単
に1)]″!1延されてC0D26.27から読み出さ
れる。この結果、出力端子32には第2図にpで示す如
く、入力遅延映像信50に比し立上りエツジ及び立下り
エツジが急峻とされた波形の映像信号が取り出されるこ
とになる。
In addition, in cases other than the above, the period of the output pulse of the VCO 23 is the same as the period of the output pulse of the oscillator 24, so the input delayed video signal 0 is not compressed/expanded on the time axis, but simply extended by 1)]''!1. As a result, as shown by p in FIG. It will be taken out.

ところで、本実施例では制御電圧nに対して読み出され
るべぎCCD26.27に占き込まれている映像情報は
、1日分だtノ遅れているため、ライン相関のない絵柄
に関する映像信号の時間軸圧縮、伸長においては、制御
電圧nとCCD26゜27の記憶映像情報のエツジの仲
買とが対応しなくなり、エツジ補正(輪郭強調)が十分
に行なえないという問題点を生ずる。
By the way, in this embodiment, the video information stored in the CCD 26, 27 that is read out with respect to the control voltage n is delayed by 1 day, so the video signal regarding the picture with no line correlation is In time axis compression and expansion, the control voltage n does not correspond to the edges of the video information stored in the CCD 26, 27, resulting in a problem that edge correction (contour enhancement) cannot be performed sufficiently.

第3図に示寸映録信号処理回路はこの問題点を解決する
伯の実施例で、同図中、第1図と同一構成部分には同一
符号を付し、その説明を省略する。
The video recording signal processing circuit shown in FIG. 3 is an embodiment of the present invention that solves this problem. In the figure, the same components as those in FIG.

本実施例は制御電圧発生回路21よりの制@電圧を1H
n延線33により1H遅延してVCO23に印加する。
In this embodiment, the control voltage from the control voltage generation circuit 21 is 1H.
It is applied to the VCO 23 with a delay of 1H by the n extension line 33.

これにより、遅延線22よりメモリ部30に供給される
映像信号と、VCO23よりメモリ部30に印加される
クロックパルスとの時間関係は一致したものとなる。な
お、遅延線22を省略して、111近延線33の代りに
遅延時間(IH−2τ)の遅延回路を設けてもよい。
Thereby, the time relationship between the video signal supplied to the memory section 30 from the delay line 22 and the clock pulse applied to the memory section 30 from the VCO 23 becomes the same. Note that the delay line 22 may be omitted and a delay circuit with a delay time (IH-2τ) may be provided in place of the 111 Chikanobu line 33.

’、E 、B、上記の実施例では、C0D26.27に
対して一定の周期のクロックパルスで書き込/υだ後、
読み出し時にエツジ近傍及びエツジ部でクロック周期を
変えたが、本発明はこれに限定されるものではなく、書
き込み用クロックパルスの周期を、入力映像信号のエツ
ジの前後の近傍において短くし、エツジ部において長く
なるようにVCO23を制御しくこのためには、VCO
23に前記制W電圧nを反転して印加すればよい。)、
読み出しは発振器24の出力クロックパルスを使うよう
にしても、同様に所期の効果を奏し得る。この場合は、
11」遅延′633による略11」の時間合わせが不要
になるという利点がある。
',E,B,In the above embodiment, after writing/υ with a clock pulse of a constant period to C0D26.27,
Although the clock period is changed in the vicinity of the edge and in the edge portion during reading, the present invention is not limited to this, and the period of the write clock pulse is shortened in the vicinity before and after the edge of the input video signal, In order to control VCO23 so that it becomes long at
23, the W control voltage n may be inverted and applied. ),
Even if the output clock pulse of the oscillator 24 is used for reading, the desired effect can be obtained as well. in this case,
There is an advantage that the approximately 11'' time adjustment by the 11'' delay '633 is not required.

また、内聞軸沖艮を行なうのは入力映像信号の直前及び
直後の一方のみでもよい。この場合も、時間軸圧縮量分
だ45時間軸伸長し、全体での時間軸変動が無いように
する必要がある。更に、上記実施例では時間軸圧縮、伸
長手段としてCODを用いたが、これに限らずディジタ
ルメモリとその入出力側のAD変換器、OA変換器とよ
りなる構成を用いてもよい。
In addition, it is also possible to carry out the introspection only either immediately before or immediately after the input video signal. In this case as well, it is necessary to expand the time axis by 45 times by the amount of time axis compression so that there is no overall time axis variation. Further, in the above embodiment, COD is used as the time axis compression and expansion means, but the present invention is not limited to this, and a configuration consisting of a digital memory and an AD converter and an OA converter on the input/output side thereof may also be used.

発明の効果 上述の如く、本発明によれば、入力映像信号のエツジ部
分において時間軸を圧縮し、エツジの直前及び直後のい
ずれか一方又は両方において時間軸を伸長するようにし
たので、入力映像信号のエツジ部分が額かな傾斜をもつ
ようなものであっても、従来に比し良好にエツジ部分の
強調された映像信号を出力することができ、画像のエツ
ジ部をより鮮鋭化づることができる等の特長を有するも
のである。
Effects of the Invention As described above, according to the present invention, the time axis is compressed at the edge portion of the input video signal, and the time axis is expanded at either or both immediately before and after the edge. Even if the edge part of the signal has a slight slope, it is possible to output a video signal with the edge part emphasized better than before, making it possible to sharpen the edge part of the image. It has features such as:

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本発明回路の一実施例を示すブロック系統図、
第2図は第1図図示ブロック系統中の動作説明用信局波
形図、第3図は本発明回路の他の実施例を示すブロック
系統図、第4図は従来回路の一例を示すブロック系統図
、第5図(A)。 (B)(よ夫々第4図図示ブロック系統中の動作説明用
信号波形図である。 10・・・映像信号入力端子、11〜13.22・・・
遅延線、21・・・制!11電圧発生回路、23・・・
電圧制御発振器(VCO) 、24・・・発振器、26
.27・・・C0D(チャージ・カップルド・デバイス
)、30・・・メモリ部、32・・・映像信号出力端子
。 特許出願人 日本ビクター株式会社 第2図 8寺P=tl −一づm− 第5図
FIG. 1 is a block diagram showing an embodiment of the circuit of the present invention;
2 is a signal waveform diagram for explaining the operation in the block system shown in FIG. 1, FIG. 3 is a block system diagram showing another embodiment of the circuit of the present invention, and FIG. 4 is a block system showing an example of the conventional circuit. Figure, Figure 5(A). (B) (This is a signal waveform diagram for explaining the operation in the block system shown in FIG. 4, respectively. 10... Video signal input terminal, 11 to 13, 22...
Delay line, 21... system! 11 voltage generation circuit, 23...
Voltage controlled oscillator (VCO), 24... oscillator, 26
.. 27...C0D (charge coupled device), 30...memory section, 32...video signal output terminal. Patent Applicant Victor Company of Japan Co., Ltd. Figure 2 8 Temple P = tl -1zum- Figure 5

Claims (2)

【特許請求の範囲】[Claims] (1)入力映像信号が供給され、該入力映像信号のエッ
ジ入力時には所定レベル以上の第1のレベルとなり、少
なくとも該エッジの直前及び直後の一方において該所定
レベル以下の第2のレベルとなり、該エッジ及びその近
傍部分以外の映像信号部分の入力時には該所定レベルの
制御信号を発生する回路と、 該入力映像信号及び該制御信号が夫々供給され、該制御
信号が該第1のレベルのときは該入力映像信号の時間軸
を圧縮して出力し、該第2のレベルのときは該時間軸を
伸長し、該所定レベルのときは該時間軸の圧縮伸長を行
なわないで映像信号を出力する時間軸可変手段とよりな
り、 該時間軸可変手段よりエッジの強調された映像信号を取
り出すよう構成したことを特徴とする映像信号処理回路
(1) An input video signal is supplied, and when an edge of the input video signal is input, the first level is higher than a predetermined level, and at least either immediately before or after the edge, the second level is lower than the predetermined level. a circuit that generates a control signal at a predetermined level when a video signal portion other than an edge and its vicinity is input; and a circuit to which the input video signal and the control signal are respectively supplied, and when the control signal is at the first level; The time axis of the input video signal is compressed and output, the time axis is expanded when the input video signal is at the second level, and the video signal is output without compressing and expanding the time axis when the input video signal is at the predetermined level. 1. A video signal processing circuit comprising: time axis variable means; and configured to extract a video signal with emphasized edges from the time axis variable means.
(2)該時間軸可変手段は、一定周期の第1のクロック
パルスを発振出力する発振器と、該制御信号レベルに応
じて周期が変化する第2のクロックパルスを出力する可
変周波数発振器と、該第1及び第2のクロックパルスの
一方のクロックパルスにより該入力映像信号を書き込み
、他方のクロックパルスにより書き込まれてある映像信
号を読み出すメモリ部とよりなることを特徴とする特許
請求の範囲第1項記載の映像信号処理回路。
(2) The time axis variable means includes an oscillator that oscillates and outputs a first clock pulse with a constant period, a variable frequency oscillator that outputs a second clock pulse whose period changes depending on the control signal level, and Claim 1 comprising a memory section that writes the input video signal with one of the first and second clock pulses and reads out the written video signal with the other clock pulse. The video signal processing circuit described in .
JP20688186A 1986-09-04 1986-09-04 Video signal processing circuit Pending JPS6363285A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP20688186A JPS6363285A (en) 1986-09-04 1986-09-04 Video signal processing circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP20688186A JPS6363285A (en) 1986-09-04 1986-09-04 Video signal processing circuit

Publications (1)

Publication Number Publication Date
JPS6363285A true JPS6363285A (en) 1988-03-19

Family

ID=16530591

Family Applications (1)

Application Number Title Priority Date Filing Date
JP20688186A Pending JPS6363285A (en) 1986-09-04 1986-09-04 Video signal processing circuit

Country Status (1)

Country Link
JP (1) JPS6363285A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03245680A (en) * 1990-02-23 1991-11-01 Nec Home Electron Ltd Contour emphasis circuit for television display pattern
JPH046960A (en) * 1990-04-24 1992-01-10 Matsushita Electric Ind Co Ltd Video signal processor
JP2008078931A (en) * 2006-09-20 2008-04-03 Sony Corp Video processing equipment and video processing method

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03245680A (en) * 1990-02-23 1991-11-01 Nec Home Electron Ltd Contour emphasis circuit for television display pattern
JPH046960A (en) * 1990-04-24 1992-01-10 Matsushita Electric Ind Co Ltd Video signal processor
JP2008078931A (en) * 2006-09-20 2008-04-03 Sony Corp Video processing equipment and video processing method

Similar Documents

Publication Publication Date Title
US8692939B2 (en) Method and apparatus for improving image quality
JPS6363285A (en) Video signal processing circuit
JPS58216300A (en) Frequency spectrum compression/expansion apparatus
KR890001379A (en) Video signal processing method and converter for same
JP2551205B2 (en) Contour correction circuit
JPS5853826B2 (en) Image signal processing device
EP0565358B1 (en) Time-base inversion type linear phase filter
JPH07184085A (en) Video signal processing unit
JPH026710Y2 (en)
JP2624538B2 (en) Audio synchronization method for television format conversion
JPS6238717B2 (en)
JP3062516B2 (en) Picture quality adjustment circuit for television
KR900003078B1 (en) Noise reduction circuit for video signal
JP2699335B2 (en) Image enhancer
JP2551113B2 (en) Noise reduction device
KR950004113B1 (en) Edge compensation signal generating apparatus
JP2755112B2 (en) Contour correction circuit
JPH04291578A (en) Non-linear emphasizing device
JPH0230948Y2 (en)
JP2005073027A (en) Image signal processor, viewfinder, display device, image signal processing method, recording medium and program
JP2767919B2 (en) Video signal processing device
JPS606998A (en) Signal processor
JPH0548928A (en) Video signal processor
JPH0498655A (en) Video emphasis circuit
JP2009189031A (en) Image signal processor, viewfinder, display device, image signal processing method, recording medium, and program