JPS6336536B2 - - Google Patents
Info
- Publication number
- JPS6336536B2 JPS6336536B2 JP58172410A JP17241083A JPS6336536B2 JP S6336536 B2 JPS6336536 B2 JP S6336536B2 JP 58172410 A JP58172410 A JP 58172410A JP 17241083 A JP17241083 A JP 17241083A JP S6336536 B2 JPS6336536 B2 JP S6336536B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- buffer memory
- registered
- tag
- store
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Complex Calculations (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58172410A JPS6063650A (ja) | 1983-09-19 | 1983-09-19 | バッファメモリ一致制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58172410A JPS6063650A (ja) | 1983-09-19 | 1983-09-19 | バッファメモリ一致制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6063650A JPS6063650A (ja) | 1985-04-12 |
| JPS6336536B2 true JPS6336536B2 (enExample) | 1988-07-20 |
Family
ID=15941436
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58172410A Granted JPS6063650A (ja) | 1983-09-19 | 1983-09-19 | バッファメモリ一致制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS6063650A (enExample) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3751642T2 (de) * | 1986-10-17 | 1996-09-05 | Amdahl Corp | Verwaltung von getrennten Befehls- und Operanden-Cachespeichern |
| JP2806930B2 (ja) * | 1987-10-20 | 1998-09-30 | 富士通株式会社 | 主記憶一致制御方式 |
-
1983
- 1983-09-19 JP JP58172410A patent/JPS6063650A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6063650A (ja) | 1985-04-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4370710A (en) | Cache memory organization utilizing miss information holding registers to prevent lockup from cache misses | |
| US5091851A (en) | Fast multiple-word accesses from a multi-way set-associative cache memory | |
| US4747043A (en) | Multiprocessor cache coherence system | |
| US4484267A (en) | Cache sharing control in a multiprocessor | |
| US5095424A (en) | Computer system architecture implementing split instruction and operand cache line-pair-state management | |
| KR100204741B1 (ko) | 제1및 제2캐시 메모리 사용방법 | |
| US5696937A (en) | Cache controller utilizing a state machine for controlling invalidations in a network with dual system busses | |
| JPH0668735B2 (ja) | キヤツシユメモリ− | |
| EP0347040A1 (en) | Data memory system | |
| US4680702A (en) | Merge control apparatus for a store into cache of a data processing system | |
| US5155828A (en) | Computing system with a cache memory and an additional look-aside cache memory | |
| JP2695017B2 (ja) | データ転送方式 | |
| EP0340668A2 (en) | Multi-processor system having a multi-port cache memory | |
| US5530835A (en) | Computer memory data merging technique for computers with write-back caches | |
| US5361342A (en) | Tag control system in a hierarchical memory control system | |
| JPH0532775B2 (enExample) | ||
| US6813694B2 (en) | Local invalidation buses for a highly scalable shared cache memory hierarchy | |
| US20020042860A1 (en) | Cache system | |
| CA1226959A (en) | Cache coherence system | |
| JP2685455B2 (ja) | データ処理装置 | |
| JPS6336536B2 (enExample) | ||
| JP3733604B2 (ja) | キャッシュメモリ | |
| US6826655B2 (en) | Apparatus for imprecisely tracking cache line inclusivity of a higher level cache | |
| JPS60701B2 (ja) | デ−タ処理装置 | |
| GB2037466A (en) | Computer with cache memory |