JPS6275840A - 桁上げ選択加算器 - Google Patents
桁上げ選択加算器Info
- Publication number
- JPS6275840A JPS6275840A JP21668785A JP21668785A JPS6275840A JP S6275840 A JPS6275840 A JP S6275840A JP 21668785 A JP21668785 A JP 21668785A JP 21668785 A JP21668785 A JP 21668785A JP S6275840 A JPS6275840 A JP S6275840A
- Authority
- JP
- Japan
- Prior art keywords
- gate
- carry
- output
- exclusive
- supplied
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP21668785A JPS6275840A (ja) | 1985-09-30 | 1985-09-30 | 桁上げ選択加算器 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP21668785A JPS6275840A (ja) | 1985-09-30 | 1985-09-30 | 桁上げ選択加算器 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6275840A true JPS6275840A (ja) | 1987-04-07 |
| JPH0460252B2 JPH0460252B2 (cs) | 1992-09-25 |
Family
ID=16692348
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP21668785A Granted JPS6275840A (ja) | 1985-09-30 | 1985-09-30 | 桁上げ選択加算器 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS6275840A (cs) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02183328A (ja) * | 1989-01-09 | 1990-07-17 | Matsushita Electric Ind Co Ltd | デジタル信号処理装置 |
| JPH02301827A (ja) * | 1989-04-28 | 1990-12-13 | Internatl Business Mach Corp <Ibm> | 論理合成ネツトワーク |
| WO1991000568A1 (en) * | 1989-06-23 | 1991-01-10 | Vlsi Technology, Inc. | Conditional-sum carry structure compiler |
| US5047976A (en) * | 1988-03-25 | 1991-09-10 | Fujitsu Limited | Logic circuit having carry select adders |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS56147236A (en) * | 1980-04-17 | 1981-11-16 | Toshiba Corp | Adding circuit |
| JPS5957343A (ja) * | 1982-08-23 | 1984-04-02 | Yokogawa Hewlett Packard Ltd | 加算回路 |
-
1985
- 1985-09-30 JP JP21668785A patent/JPS6275840A/ja active Granted
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS56147236A (en) * | 1980-04-17 | 1981-11-16 | Toshiba Corp | Adding circuit |
| JPS5957343A (ja) * | 1982-08-23 | 1984-04-02 | Yokogawa Hewlett Packard Ltd | 加算回路 |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5047976A (en) * | 1988-03-25 | 1991-09-10 | Fujitsu Limited | Logic circuit having carry select adders |
| JPH02183328A (ja) * | 1989-01-09 | 1990-07-17 | Matsushita Electric Ind Co Ltd | デジタル信号処理装置 |
| JPH02301827A (ja) * | 1989-04-28 | 1990-12-13 | Internatl Business Mach Corp <Ibm> | 論理合成ネツトワーク |
| WO1991000568A1 (en) * | 1989-06-23 | 1991-01-10 | Vlsi Technology, Inc. | Conditional-sum carry structure compiler |
| US5126965A (en) * | 1989-06-23 | 1992-06-30 | Vlsi Technology, Inc. | Conditional-sum carry structure compiler |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0460252B2 (cs) | 1992-09-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4573137A (en) | Adder circuit | |
| US5920498A (en) | Compression circuit of an adder circuit | |
| JPS6055438A (ja) | 2入力加算器 | |
| JPH0479013B2 (cs) | ||
| EP0171805A2 (en) | High speed digital arithmetic unit | |
| US3535502A (en) | Multiple input binary adder | |
| JPS595349A (ja) | 加算器 | |
| US3970833A (en) | High-speed adder | |
| US5432728A (en) | Process for performing numerical computations, and arithmetic unit for implementing this process | |
| US4709346A (en) | CMOS subtractor | |
| US5047976A (en) | Logic circuit having carry select adders | |
| JPS6275840A (ja) | 桁上げ選択加算器 | |
| US3842250A (en) | Circuit for implementing rounding in add/subtract logic networks | |
| US4571701A (en) | Integrated circuit fast multiplier structure | |
| US4873660A (en) | Arithmetic processor using redundant signed digit arithmetic | |
| EP0344226B1 (en) | High-speed digital adding system | |
| US3462589A (en) | Parallel digital arithmetic unit utilizing a signed-digit format | |
| JPS5957343A (ja) | 加算回路 | |
| US5031136A (en) | Signed-digit arithmetic processing units with binary operands | |
| EP0334768A2 (en) | Logic circuit having carry select adders | |
| JPS6349835A (ja) | 演算処理装置 | |
| US5617345A (en) | Logical operation circuit and device having the same | |
| JPH061433B2 (ja) | 演算処理装置 | |
| JPH0610787B2 (ja) | 乗算処理装置 | |
| RU2037268C1 (ru) | Преобразователь двоично-десятичного кода 8-4-2-1 в код 5-4-2-1 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| EXPY | Cancellation because of completion of term |