JPS626374B2 - - Google Patents
Info
- Publication number
- JPS626374B2 JPS626374B2 JP16689781A JP16689781A JPS626374B2 JP S626374 B2 JPS626374 B2 JP S626374B2 JP 16689781 A JP16689781 A JP 16689781A JP 16689781 A JP16689781 A JP 16689781A JP S626374 B2 JPS626374 B2 JP S626374B2
- Authority
- JP
- Japan
- Prior art keywords
- phase
- circuit
- output
- variable delay
- delay circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 238000012544 monitoring process Methods 0.000 claims description 6
- 238000001514 detection method Methods 0.000 description 9
- 230000003111 delayed effect Effects 0.000 description 4
- 239000013078 crystal Substances 0.000 description 3
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04H—BROADCAST COMMUNICATION
- H04H20/00—Arrangements for broadcast or for distribution combined with broadcast
- H04H20/65—Arrangements characterised by transmission systems for broadcast
- H04H20/67—Common-wave systems, i.e. using separate transmitters operating on substantially the same frequency
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04H—BROADCAST COMMUNICATION
- H04H40/00—Arrangements specially adapted for receiving broadcast information
- H04H40/18—Arrangements characterised by circuits or components specially adapted for receiving
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Mobile Radio Communication Systems (AREA)
- Radio Transmission System (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP16689781A JPS5868342A (ja) | 1981-10-19 | 1981-10-19 | 自動位相保持装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP16689781A JPS5868342A (ja) | 1981-10-19 | 1981-10-19 | 自動位相保持装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5868342A JPS5868342A (ja) | 1983-04-23 |
| JPS626374B2 true JPS626374B2 (enExample) | 1987-02-10 |
Family
ID=15839649
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP16689781A Granted JPS5868342A (ja) | 1981-10-19 | 1981-10-19 | 自動位相保持装置 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5868342A (enExample) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS63232632A (ja) * | 1987-03-20 | 1988-09-28 | Fujitsu Ltd | 送信信号位相同期化制御方式 |
-
1981
- 1981-10-19 JP JP16689781A patent/JPS5868342A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5868342A (ja) | 1983-04-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5331294A (en) | Oscillation circuit including a ring oscillator having a changeable number of inverter circuits | |
| US4845390A (en) | Delay control circuit | |
| US4511859A (en) | Apparatus for generating a common output signal as a function of any of a plurality of diverse input signals | |
| EP0657796B1 (en) | A clock generator and phase comparator for use in such a clock generator | |
| US5483201A (en) | Synchronization circuit using a high speed digital slip counter | |
| KR870011522A (ko) | 클럭 제어 회로 | |
| US6084441A (en) | Apparatus for and method of processing data | |
| US4117420A (en) | Phase-locked loop with switchable loop filter | |
| US5268654A (en) | Phase locked loop clock changeover apparatus in which the VCO is set to an initial value | |
| EP0996998A1 (en) | Thermal drift compensation system | |
| JPH07508621A (ja) | デジタルセル式無線ネットワークのベースステーション用の発振ユニット | |
| US4853841A (en) | Arrangement for the individual adaptation of a serial interface of a data processing system to a data transmission speed of a communication partner | |
| JPS626374B2 (enExample) | ||
| US4363003A (en) | Phase locked loop for use with discontinuous input signals | |
| US4780681A (en) | Digital phase locked loop using fixed frequency oscillator and simulated time-shifting | |
| US5382850A (en) | Selectable timing delay system | |
| JP2979043B2 (ja) | マルチル―プゲイン弱結合発振器 | |
| JPS5930349B2 (ja) | 同期はずれ検出回路 | |
| SU582574A1 (ru) | Устройство фазовой подстройки частоты | |
| JP3224554B2 (ja) | スケジュール制御装置 | |
| US20050001688A1 (en) | System and device for calibrating oscillator charateristic curve | |
| JPH0237727B2 (enExample) | ||
| JP3246459B2 (ja) | 刻時同期方法及び刻時同期回路 | |
| RU2260904C1 (ru) | Генератор импульсов с автоподстройкой частоты | |
| CA1296073C (en) | Clock holdover circuit |