JPS6155250B2 - - Google Patents
Info
- Publication number
- JPS6155250B2 JPS6155250B2 JP55139590A JP13959080A JPS6155250B2 JP S6155250 B2 JPS6155250 B2 JP S6155250B2 JP 55139590 A JP55139590 A JP 55139590A JP 13959080 A JP13959080 A JP 13959080A JP S6155250 B2 JPS6155250 B2 JP S6155250B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- silicon
- region
- semiconductor substrate
- main surface
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H10P90/1906—
-
- H10W10/061—
-
- H10W10/181—
-
- H10P90/1908—
-
- H10W10/012—
-
- H10W10/13—
Landscapes
- Element Separation (AREA)
- Recrystallisation Techniques (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP55139590A JPS5763841A (en) | 1980-10-06 | 1980-10-06 | Preparation of semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP55139590A JPS5763841A (en) | 1980-10-06 | 1980-10-06 | Preparation of semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5763841A JPS5763841A (en) | 1982-04-17 |
| JPS6155250B2 true JPS6155250B2 (index.php) | 1986-11-27 |
Family
ID=15248804
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP55139590A Granted JPS5763841A (en) | 1980-10-06 | 1980-10-06 | Preparation of semiconductor device |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5763841A (index.php) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS58199537A (ja) * | 1982-05-14 | 1983-11-19 | Matsushita Electric Ind Co Ltd | 高抵抗半導体層の製造方法 |
| US4583282A (en) * | 1984-09-14 | 1986-04-22 | Motorola, Inc. | Process for self-aligned buried layer, field guard, and isolation |
| JPH0738435B2 (ja) * | 1986-06-13 | 1995-04-26 | 松下電器産業株式会社 | 半導体装置の製造方法 |
| KR910009318B1 (ko) * | 1987-09-08 | 1991-11-09 | 미쓰비시 뎅끼 가부시기가이샤 | 반도체 장치의 제조 및 고내압 파묻음 절연막 형성방법 |
| US5372952A (en) * | 1992-04-03 | 1994-12-13 | National Semiconductor Corporation | Method for forming isolated semiconductor structures |
-
1980
- 1980-10-06 JP JP55139590A patent/JPS5763841A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5763841A (en) | 1982-04-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4299024A (en) | Fabrication of complementary bipolar transistors and CMOS devices with poly gates | |
| US4462847A (en) | Fabrication of dielectrically isolated microelectronic semiconductor circuits utilizing selective growth by low pressure vapor deposition | |
| US4361600A (en) | Method of making integrated circuits | |
| US4412868A (en) | Method of making integrated circuits utilizing ion implantation and selective epitaxial growth | |
| US4575920A (en) | Method of manufacturing an insulated-gate field-effect transistor | |
| US4016007A (en) | Method for fabricating a silicon device utilizing ion-implantation and selective oxidation | |
| US4493740A (en) | Method for formation of isolation oxide regions in semiconductor substrates | |
| US4711017A (en) | Formation of buried diffusion devices | |
| JPS62588B2 (index.php) | ||
| JPH0680724B2 (ja) | 絶縁分離のcmos fet集積装置の製造方法 | |
| JPH0640582B2 (ja) | 絶縁ゲ−ト電界効果トランジスタの製造方法 | |
| EP0143662A2 (en) | Soi type semiconductor device | |
| JPS62203380A (ja) | 半導体素子の製造方法 | |
| EP0076106B1 (en) | Method for producing a bipolar transistor | |
| US5256593A (en) | Method of making isolation structure in semiconductor integrated circuit device | |
| US4900689A (en) | Method of fabrication of isolated islands for complementary bipolar devices | |
| JPH055372B2 (index.php) | ||
| EP0051534A2 (en) | A method of fabricating a self-aligned integrated circuit structure using differential oxide growth | |
| US6445043B1 (en) | Isolated regions in an integrated circuit | |
| KR950002180B1 (ko) | 반도체장치의 제조방법 | |
| JPS6155250B2 (index.php) | ||
| EP0126292A1 (en) | Semiconductor device having an element isolation layer and method of manufacturing the same | |
| JPS6360549B2 (index.php) | ||
| JPH0750418A (ja) | 半導体装置の製造方法 | |
| JPS6321348B2 (index.php) |