JPS6115459B2 - - Google Patents
Info
- Publication number
- JPS6115459B2 JPS6115459B2 JP53060254A JP6025478A JPS6115459B2 JP S6115459 B2 JPS6115459 B2 JP S6115459B2 JP 53060254 A JP53060254 A JP 53060254A JP 6025478 A JP6025478 A JP 6025478A JP S6115459 B2 JPS6115459 B2 JP S6115459B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- address information
- buffer memory
- data
- processing device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 238000010586 diagram Methods 0.000 description 4
- 241000255925 Diptera Species 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
Landscapes
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6025478A JPS54151331A (en) | 1978-05-19 | 1978-05-19 | Data processor |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6025478A JPS54151331A (en) | 1978-05-19 | 1978-05-19 | Data processor |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS54151331A JPS54151331A (en) | 1979-11-28 |
| JPS6115459B2 true JPS6115459B2 (OSRAM) | 1986-04-24 |
Family
ID=13136841
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP6025478A Granted JPS54151331A (en) | 1978-05-19 | 1978-05-19 | Data processor |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS54151331A (OSRAM) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2655432B2 (ja) * | 1989-05-08 | 1997-09-17 | 日本電気株式会社 | 記憶アクセス制御装置 |
| JP2663667B2 (ja) * | 1990-03-06 | 1997-10-15 | 日本電気株式会社 | メモリアクセス制御装置 |
| JP5040121B2 (ja) * | 2006-02-24 | 2012-10-03 | 日本電気株式会社 | 情報処理装置、キャッシュ制御方法及びプログラム |
-
1978
- 1978-05-19 JP JP6025478A patent/JPS54151331A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS54151331A (en) | 1979-11-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4442485A (en) | Dynamically buffered data transfer system for large capacity data source | |
| JPH04243458A (ja) | チャネルー直接アクセス記憶装置間非同期通信システム | |
| EP0036483B1 (en) | Information transfer between a main storage and a cyclic bulk memory in a data processing system | |
| JPS6115459B2 (OSRAM) | ||
| JPS6240736B2 (OSRAM) | ||
| JPS6161139B2 (OSRAM) | ||
| JP2932568B2 (ja) | データ通信装置 | |
| JP2847863B2 (ja) | マイクロプロセッサ割込み制御方式 | |
| JPS6319857Y2 (OSRAM) | ||
| JPS6126703B2 (OSRAM) | ||
| JPS59180878A (ja) | バツフアストア制御方式 | |
| JPS6217249B2 (OSRAM) | ||
| JPH0685154B2 (ja) | 中間バッファ制御方式 | |
| JPS5914826B2 (ja) | バツフアメモリ制御方式 | |
| JPS5985564A (ja) | デイスクコントロ−ル装置 | |
| JPH0664552B2 (ja) | 情報処理装置の無効化処理方式 | |
| JPH0332820B2 (OSRAM) | ||
| JPS6146854B2 (OSRAM) | ||
| JPS6329301B2 (OSRAM) | ||
| JPS6113617B2 (OSRAM) | ||
| JPH0133848B2 (OSRAM) | ||
| JPS5841526B2 (ja) | チヤネル指令語先取りバツフア制御方式 | |
| JPS59186048A (ja) | マイクロプログラム制御方式 | |
| JPH04359336A (ja) | キャッシュメモリのデータ置換回路 | |
| JPS6232830B2 (OSRAM) |