JPS60223221A - ジヨセフソン効果を用いたタイミング信号発生回路 - Google Patents
ジヨセフソン効果を用いたタイミング信号発生回路Info
- Publication number
- JPS60223221A JPS60223221A JP59078963A JP7896384A JPS60223221A JP S60223221 A JPS60223221 A JP S60223221A JP 59078963 A JP59078963 A JP 59078963A JP 7896384 A JP7896384 A JP 7896384A JP S60223221 A JPS60223221 A JP S60223221A
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- logic
- input
- timing signal
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/195—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using superconductive devices
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Superconductor Devices And Manufacturing Methods Thereof (AREA)
- Logic Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59078963A JPS60223221A (ja) | 1984-04-19 | 1984-04-19 | ジヨセフソン効果を用いたタイミング信号発生回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59078963A JPS60223221A (ja) | 1984-04-19 | 1984-04-19 | ジヨセフソン効果を用いたタイミング信号発生回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60223221A true JPS60223221A (ja) | 1985-11-07 |
| JPH0535610B2 JPH0535610B2 (OSRAM) | 1993-05-27 |
Family
ID=13676546
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP59078963A Granted JPS60223221A (ja) | 1984-04-19 | 1984-04-19 | ジヨセフソン効果を用いたタイミング信号発生回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS60223221A (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5233242A (en) * | 1991-08-14 | 1993-08-03 | Westinghouse Electric Corp. | Superconducting push-pull flux quantum gate array cells |
-
1984
- 1984-04-19 JP JP59078963A patent/JPS60223221A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5233242A (en) * | 1991-08-14 | 1993-08-03 | Westinghouse Electric Corp. | Superconducting push-pull flux quantum gate array cells |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0535610B2 (OSRAM) | 1993-05-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10103736B1 (en) | Four-input Josephson gates | |
| CA1257344A (en) | Dual domino cmos logic circuit, including complementary vectorization and integration | |
| US10171087B1 (en) | Large fan-in RQL gates | |
| US10084454B1 (en) | RQL majority gates, and gates, and or gates | |
| JPH0233174B2 (OSRAM) | ||
| KR102303501B1 (ko) | 2-입력 2-출력 초전도 게이트 | |
| US6052008A (en) | Generation of true and complement signals in dynamic circuits | |
| US4749886A (en) | Reduced parallel EXCLUSIVE or and EXCLUSIVE NOR gate | |
| US5057701A (en) | High speed low skew clock circuit | |
| US7613763B2 (en) | Apparatus and method for converting, and adder circuit | |
| JPS60223221A (ja) | ジヨセフソン効果を用いたタイミング信号発生回路 | |
| JP2540794B2 (ja) | プログラマブルロジツクアレイ回路 | |
| Yadav et al. | Design of ALU using dual mode logic with optimized power and speed | |
| JPH11143686A (ja) | 部分積生成回路 | |
| JPH02124627A (ja) | クロックドライバー回路 | |
| JP3157056B2 (ja) | 全加算器 | |
| JPS60198920A (ja) | インタ−フエイス回路 | |
| JPH0430767B2 (OSRAM) | ||
| Martinet et al. | Simulation and optimization of binary full-adder cells in rapid single flux quantum logic | |
| Wu et al. | Bounded algebra and current-mode digital circuits | |
| Akl et al. | Feedback-switch logic (fsl): A high-speed low-power differential dynamic-like static cmos circuit family | |
| JP3485854B2 (ja) | 関数機能再構成可能な集積回路 | |
| Lin et al. | Practical realization of multiple-input exclusive-OR circuits for low-power applications | |
| JPS62209918A (ja) | パルス発生回路 | |
| JPH0812593B2 (ja) | 高速加算器 |