JPS59161950A - バツフアメモリ方式 - Google Patents
バツフアメモリ方式Info
- Publication number
- JPS59161950A JPS59161950A JP58036917A JP3691783A JPS59161950A JP S59161950 A JPS59161950 A JP S59161950A JP 58036917 A JP58036917 A JP 58036917A JP 3691783 A JP3691783 A JP 3691783A JP S59161950 A JPS59161950 A JP S59161950A
- Authority
- JP
- Japan
- Prior art keywords
- transmission information
- period
- read
- transmission
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/42—Loop networks
- H04L12/422—Synchronisation for ring networks
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Facsimiles In General (AREA)
- Small-Scale Networks (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58036917A JPS59161950A (ja) | 1983-03-07 | 1983-03-07 | バツフアメモリ方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58036917A JPS59161950A (ja) | 1983-03-07 | 1983-03-07 | バツフアメモリ方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59161950A true JPS59161950A (ja) | 1984-09-12 |
| JPH0563979B2 JPH0563979B2 (enrdf_load_stackoverflow) | 1993-09-13 |
Family
ID=12483114
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58036917A Granted JPS59161950A (ja) | 1983-03-07 | 1983-03-07 | バツフアメモリ方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS59161950A (enrdf_load_stackoverflow) |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5398742A (en) * | 1977-02-09 | 1978-08-29 | Nec Corp | Buffer memory circuit |
-
1983
- 1983-03-07 JP JP58036917A patent/JPS59161950A/ja active Granted
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5398742A (en) * | 1977-02-09 | 1978-08-29 | Nec Corp | Buffer memory circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0563979B2 (enrdf_load_stackoverflow) | 1993-09-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4965794A (en) | Telecommunications FIFO | |
| US4839893A (en) | Telecommunications FIFO | |
| US20030005344A1 (en) | Synchronizing data with a capture pulse and synchronizer | |
| US5179664A (en) | Symbol-wide elasticity buffer with a read-only section and a read-write section | |
| JP3429994B2 (ja) | セルバッファ回路 | |
| JPS59161950A (ja) | バツフアメモリ方式 | |
| CN113204505A (zh) | 一种基于fpga的不同速率的接口转换方法 | |
| US12101088B2 (en) | Frequency-halving latch buffer circuit for deterministic field bus network data forwarding and application thereof | |
| CN1913408B (zh) | 工业以太网总线时钟平滑处理方法 | |
| US7248663B2 (en) | Apparatus and method for transforming data transmission speed | |
| CN213069802U (zh) | 非同源时钟数据传输系统 | |
| JPS6019821B2 (ja) | シリアルデ−タ受信方式 | |
| JPH0821914B2 (ja) | 終端装置 | |
| JPH09153922A (ja) | フレームデータ変換回路 | |
| JP2546743B2 (ja) | 音声およびデータのためのパケット/高速パケット交換機 | |
| KR100353816B1 (ko) | 통신용 수신 장치 | |
| CN1909429B (zh) | 一种延迟光同步数字传送网通道净荷数据的装置 | |
| US6489805B1 (en) | Circuits, architectures, and methods for generating a periodic signal in a memory | |
| JPH08172452A (ja) | パケット位相同期回路 | |
| JP2675415B2 (ja) | タイミング整合回路 | |
| US6597707B1 (en) | Circuitry, architecture and methods for synchronizing data | |
| JP2834145B2 (ja) | パケット位相同期回路およびパケット位相同期方法 | |
| CN116401187A (zh) | 一种串口ip系统 | |
| JP2007157162A (ja) | 双方向データ通信用単一ポートメモリ制御装置およびその制御方法 | |
| JP2944549B2 (ja) | セル処理回路 |