JPS586595A - 記憶装置制御方式 - Google Patents

記憶装置制御方式

Info

Publication number
JPS586595A
JPS586595A JP56102933A JP10293381A JPS586595A JP S586595 A JPS586595 A JP S586595A JP 56102933 A JP56102933 A JP 56102933A JP 10293381 A JP10293381 A JP 10293381A JP S586595 A JPS586595 A JP S586595A
Authority
JP
Japan
Prior art keywords
signal
error
cpu
storage device
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56102933A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6131498B2 (enExample
Inventor
Shuji Ito
修二 伊藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP56102933A priority Critical patent/JPS586595A/ja
Publication of JPS586595A publication Critical patent/JPS586595A/ja
Publication of JPS6131498B2 publication Critical patent/JPS6131498B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/0703Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
    • G06F11/0751Error or fault detection not based on redundancy
    • G06F11/0754Error or fault detection not based on redundancy by exceeding limits
    • G06F11/076Error or fault detection not based on redundancy by exceeding limits by exceeding a count or rate limit, e.g. word- or bit count limit
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/14Error detection or correction of the data by redundancy in operation

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
JP56102933A 1981-06-30 1981-06-30 記憶装置制御方式 Granted JPS586595A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56102933A JPS586595A (ja) 1981-06-30 1981-06-30 記憶装置制御方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56102933A JPS586595A (ja) 1981-06-30 1981-06-30 記憶装置制御方式

Publications (2)

Publication Number Publication Date
JPS586595A true JPS586595A (ja) 1983-01-14
JPS6131498B2 JPS6131498B2 (enExample) 1986-07-21

Family

ID=14340638

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56102933A Granted JPS586595A (ja) 1981-06-30 1981-06-30 記憶装置制御方式

Country Status (1)

Country Link
JP (1) JPS586595A (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07325762A (ja) * 1994-06-02 1995-12-12 Nec Corp 冗長メモリの制御方式

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07325762A (ja) * 1994-06-02 1995-12-12 Nec Corp 冗長メモリの制御方式

Also Published As

Publication number Publication date
JPS6131498B2 (enExample) 1986-07-21

Similar Documents

Publication Publication Date Title
US4456993A (en) Data processing system with error processing apparatus and error processing method
RU2490731C2 (ru) Мультиплексирование адресов в псевдо двухпортовой памяти
US5956349A (en) Semiconductor memory device for high speed data communication capable of accurate testing of pass/fail and memory system employing the same
KR920010931B1 (ko) 시스템 투명성을 변경시키는 기능을 갖는 메모리 리프레시 회로
US7774536B2 (en) Power up initialization for memory
JP4624008B2 (ja) 書き込み防止可能なバッファメモリを有するメモリ装置及びそれを含む情報処理システム
JPH06202762A (ja) ライトデータ保護機能付きリセット信号発生回路
JPS586595A (ja) 記憶装置制御方式
US4985826A (en) Method and device to execute two instruction sequences in an order determined in advance
US20070245036A1 (en) Illegal commands handling at the command decoder stage
US20050018524A1 (en) Synchronous flash memory command sequence
JPH07262162A (ja) マイクロプロセッサ
US5898867A (en) Hierarchical memory system for microcode and means for correcting errors in the microcode
JPS593524A (ja) リセツト動作制御方式
US11120887B2 (en) Method for writing in a volatile memory and corresponding integrated circuit
JPH096725A (ja) 非同期データ転送受信装置
TWI905995B (zh) 儲存裝置及存取方法
JPS5823680B2 (ja) 記憶装置制御方式
JPS6027049B2 (ja) 論理動作追跡装置
US6081480A (en) Semiconductor integrated circuit
JP2809752B2 (ja) メモリアクセス回路
KR870000117B1 (ko) 액세스 제어 처리방식
US5867437A (en) Static random access memory with improved write recovery procedure
SU1441374A1 (ru) Устройство дл вывода информации
JPS63117396A (ja) 不揮発性半導体記憶装置