JPS58184747A - 半導体用リ−ドピンのろう付方法 - Google Patents

半導体用リ−ドピンのろう付方法

Info

Publication number
JPS58184747A
JPS58184747A JP6820782A JP6820782A JPS58184747A JP S58184747 A JPS58184747 A JP S58184747A JP 6820782 A JP6820782 A JP 6820782A JP 6820782 A JP6820782 A JP 6820782A JP S58184747 A JPS58184747 A JP S58184747A
Authority
JP
Japan
Prior art keywords
brazing
lead
plated
ceramic substrate
brazing material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP6820782A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0226786B2 (enrdf_load_stackoverflow
Inventor
Hitoshi Tsuji
斉 辻
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tanaka Kikinzoku Kogyo KK
Original Assignee
Tanaka Kikinzoku Kogyo KK
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tanaka Kikinzoku Kogyo KK filed Critical Tanaka Kikinzoku Kogyo KK
Priority to JP6820782A priority Critical patent/JPS58184747A/ja
Publication of JPS58184747A publication Critical patent/JPS58184747A/ja
Publication of JPH0226786B2 publication Critical patent/JPH0226786B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps

Landscapes

  • Engineering & Computer Science (AREA)
  • Ceramic Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Lead Frames For Integrated Circuits (AREA)
JP6820782A 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法 Granted JPS58184747A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP6820782A JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP6820782A JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Publications (2)

Publication Number Publication Date
JPS58184747A true JPS58184747A (ja) 1983-10-28
JPH0226786B2 JPH0226786B2 (enrdf_load_stackoverflow) 1990-06-12

Family

ID=13367113

Family Applications (1)

Application Number Title Priority Date Filing Date
JP6820782A Granted JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Country Status (1)

Country Link
JP (1) JPS58184747A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63310143A (ja) * 1987-06-12 1988-12-19 Ibiden Co Ltd 黒鉛製治具

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63310143A (ja) * 1987-06-12 1988-12-19 Ibiden Co Ltd 黒鉛製治具

Also Published As

Publication number Publication date
JPH0226786B2 (enrdf_load_stackoverflow) 1990-06-12

Similar Documents

Publication Publication Date Title
DE69018846T2 (de) Keramische Packung vom Halbleiteranordnungstyp und Verfahren zum Zusammensetzen derselben.
US3986255A (en) Process for electrically interconnecting chips with substrates employing gold alloy bumps and magnetic materials therein
EP0114952B1 (en) Controlled braze joining of electronic packaging elements
US4675243A (en) Ceramic package for semiconductor devices
JPS61196564A (ja) フイルムキヤリヤ集積回路とその製造方法
US4755631A (en) Apparatus for providing an electrical connection to a metallic pad situated on a brittle dielectric substrate
JPS616849A (ja) パワー用半導体モジユールの製造方法
EP0036113B1 (en) Solution for dissolving noble metal alloys which include tin and re-work method of removing said alloys from a substrate
JPS58184747A (ja) 半導体用リ−ドピンのろう付方法
JPS583962A (ja) 応力のないニツケル層を与える方法
JPH07249645A (ja) 基板上での半導体の取り付け方法
JPS61196546A (ja) フイルムキヤリヤ集積回路とその製造方法
US5613181A (en) Co-sintered surface metallization for pin-join, wire-bond and chip attach
JPS63116379A (ja) コネクタ・ピン
JP3049948B2 (ja) パッケージの製造方法
JPH05259593A (ja) AlN回路基板
JPH0888297A (ja) 電子部品および電子部品接続構造体
JP2696507B2 (ja) 複合ろう材のろう付方法
JP3932343B2 (ja) 半導体用基板およびその製造方法
Puttlitz et al. Solder transfer technique for flip-chip and electronic assembly applications
JPH04230063A (ja) 多層ヒートシンク
JPS58184749A (ja) 半導体用リ−ドピンのろう付方法
JP3594442B2 (ja) 半導体装置
JPH06125162A (ja) セラミックス配線基板の製造方法
JPS58184750A (ja) 半導体用リ−ドピン