JPS58175846A - 半導体装置の製造方法 - Google Patents
半導体装置の製造方法Info
- Publication number
- JPS58175846A JPS58175846A JP57057240A JP5724082A JPS58175846A JP S58175846 A JPS58175846 A JP S58175846A JP 57057240 A JP57057240 A JP 57057240A JP 5724082 A JP5724082 A JP 5724082A JP S58175846 A JPS58175846 A JP S58175846A
- Authority
- JP
- Japan
- Prior art keywords
- wiring
- polysilicon
- film
- substrate
- diffusion layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
- H01L21/76889—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances by forming silicides of refractory metals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53271—Conductive materials containing semiconductor material, e.g. polysilicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/98—Utilizing process equivalents or options
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57057240A JPS58175846A (ja) | 1982-04-08 | 1982-04-08 | 半導体装置の製造方法 |
| US06/482,229 US4528744A (en) | 1982-04-08 | 1983-04-05 | Method of manufacturing a semiconductor device |
| DE8383301920T DE3377178D1 (en) | 1982-04-08 | 1983-04-06 | A method of manufacturing a semiconductor device comprising an interconnection layer |
| EP83301920A EP0091775B1 (en) | 1982-04-08 | 1983-04-06 | A method of manufacturing a semiconductor device comprising an interconnection layer |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57057240A JPS58175846A (ja) | 1982-04-08 | 1982-04-08 | 半導体装置の製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS58175846A true JPS58175846A (ja) | 1983-10-15 |
| JPH0343778B2 JPH0343778B2 (en, 2012) | 1991-07-03 |
Family
ID=13050004
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP57057240A Granted JPS58175846A (ja) | 1982-04-08 | 1982-04-08 | 半導体装置の製造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4528744A (en, 2012) |
| EP (1) | EP0091775B1 (en, 2012) |
| JP (1) | JPS58175846A (en, 2012) |
| DE (1) | DE3377178D1 (en, 2012) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS632535U (en, 2012) * | 1986-06-20 | 1988-01-09 | ||
| JPH023917A (ja) * | 1988-01-20 | 1990-01-09 | Philips Gloeilampenfab:Nv | 半導体装置の製造方法 |
| US5363714A (en) * | 1992-01-14 | 1994-11-15 | O-Oka Forge Co., Ltd. | Gear product |
Families Citing this family (38)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0618213B2 (ja) * | 1982-06-25 | 1994-03-09 | 松下電子工業株式会社 | 半導体装置の製造方法 |
| US4488348A (en) * | 1983-06-15 | 1984-12-18 | Hewlett-Packard Company | Method for making a self-aligned vertically stacked gate MOS device |
| IT1213120B (it) * | 1984-01-10 | 1989-12-14 | Ates Componenti Elettron | Processo per la fabbricazione di transistori mos complementari a basse tensioni di soglia in circuiti integrati ad alta densita' e struttura da esso risultante. |
| US4727038A (en) * | 1984-08-22 | 1988-02-23 | Mitsubishi Denki Kabushiki Kaisha | Method of fabricating semiconductor device |
| GB2164491B (en) * | 1984-09-14 | 1988-04-07 | Stc Plc | Semiconductor devices |
| US5190886A (en) * | 1984-12-11 | 1993-03-02 | Seiko Epson Corporation | Semiconductor device and method of production |
| JPS61139058A (ja) * | 1984-12-11 | 1986-06-26 | Seiko Epson Corp | 半導体製造装置 |
| US4743564A (en) * | 1984-12-28 | 1988-05-10 | Kabushiki Kaisha Toshiba | Method for manufacturing a complementary MOS type semiconductor device |
| US4635347A (en) * | 1985-03-29 | 1987-01-13 | Advanced Micro Devices, Inc. | Method of fabricating titanium silicide gate electrodes and interconnections |
| EP0201250B1 (en) * | 1985-04-26 | 1992-01-29 | Fujitsu Limited | Process for making a contact arrangement for a semiconductor device |
| JPS61263137A (ja) * | 1985-05-07 | 1986-11-21 | Hitachi Ltd | 半導体装置 |
| CA1235824A (en) * | 1985-06-28 | 1988-04-26 | Vu Q. Ho | Vlsi mosfet circuits using refractory metal and/or refractory metal silicide |
| US4630357A (en) * | 1985-08-02 | 1986-12-23 | Ncr Corporation | Method for forming improved contacts between interconnect layers of an integrated circuit |
| US4703551A (en) * | 1986-01-24 | 1987-11-03 | Ncr Corporation | Process for forming LDD MOS/CMOS structures |
| US4753897A (en) * | 1986-03-14 | 1988-06-28 | Motorola Inc. | Method for providing contact separation in silicided devices using false gate |
| US4908688A (en) * | 1986-03-14 | 1990-03-13 | Motorola, Inc. | Means and method for providing contact separation in silicided devices |
| EP0265489B1 (en) * | 1986-04-23 | 1991-01-16 | AT&T Corp. | Process for manufacturing semiconductor devices |
| US4825271A (en) * | 1986-05-20 | 1989-04-25 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory |
| GB2199694A (en) * | 1986-12-23 | 1988-07-13 | Philips Electronic Associated | A method of manufacturing a semiconductor device |
| US4735680A (en) * | 1986-11-17 | 1988-04-05 | Yen Yung Chau | Method for the self-aligned silicide formation in IC fabrication |
| US4855247A (en) * | 1988-01-19 | 1989-08-08 | Standard Microsystems Corporation | Process for fabricating self-aligned silicide lightly doped drain MOS devices |
| US4902379A (en) * | 1988-02-08 | 1990-02-20 | Eastman Kodak Company | UHV compatible lift-off method for patterning nobel metal silicide |
| JPH03141645A (ja) * | 1989-07-10 | 1991-06-17 | Texas Instr Inc <Ti> | ポリサイドによる局所的相互接続方法とその方法により製造された半導体素子 |
| US5041394A (en) * | 1989-09-11 | 1991-08-20 | Texas Instruments Incorporated | Method for forming protective barrier on silicided regions |
| US4988643A (en) * | 1989-10-10 | 1991-01-29 | Vlsi Technology, Inc. | Self-aligning metal interconnect fabrication |
| US5010030A (en) * | 1989-10-30 | 1991-04-23 | Motorola, Inc. | Semiconductor process using selective deposition |
| US5070029A (en) * | 1989-10-30 | 1991-12-03 | Motorola, Inc. | Semiconductor process using selective deposition |
| JP2757927B2 (ja) * | 1990-06-28 | 1998-05-25 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 半導体基板上の隔置されたシリコン領域の相互接続方法 |
| US5306951A (en) * | 1992-05-14 | 1994-04-26 | Micron Technology, Inc. | Sidewall silicidation for improved reliability and conductivity |
| US5529941A (en) * | 1994-03-28 | 1996-06-25 | Vlsi Technology, Inc. | Method for making an integrated circuit structure |
| US5585299A (en) * | 1996-03-19 | 1996-12-17 | United Microelectronics Corporation | Process for fabricating a semiconductor electrostatic discharge (ESD) protective device |
| JPH10112531A (ja) * | 1996-08-13 | 1998-04-28 | Hitachi Ltd | 半導体集積回路装置の製造方法 |
| US6335280B1 (en) * | 1997-01-13 | 2002-01-01 | Asm America, Inc. | Tungsten silicide deposition process |
| TW396646B (en) * | 1997-09-11 | 2000-07-01 | Lg Semicon Co Ltd | Manufacturing method of semiconductor devices |
| KR100344818B1 (ko) * | 1997-09-24 | 2002-11-18 | 주식회사 하이닉스반도체 | 반도체소자및그의제조방법 |
| US6208004B1 (en) * | 1998-08-19 | 2001-03-27 | Philips Semiconductor, Inc. | Semiconductor device with high-temperature-stable gate electrode for sub-micron applications and fabrication thereof |
| US20050060933A1 (en) * | 2003-08-22 | 2005-03-24 | Henson David Lee | Horticultural container lining for enhancing contained soil's water absorption |
| US7504329B2 (en) * | 2005-05-11 | 2009-03-17 | Interuniversitair Microelektronica Centrum (Imec) | Method of forming a Yb-doped Ni full silicidation low work function gate electrode for n-MOSFET |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4102733A (en) * | 1977-04-29 | 1978-07-25 | International Business Machines Corporation | Two and three mask process for IGFET fabrication |
| US4141022A (en) * | 1977-09-12 | 1979-02-20 | Signetics Corporation | Refractory metal contacts for IGFETS |
| US4277881A (en) * | 1978-05-26 | 1981-07-14 | Rockwell International Corporation | Process for fabrication of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
| JPS55134962A (en) * | 1979-04-09 | 1980-10-21 | Toshiba Corp | Semiconductor device |
| DE2926874A1 (de) * | 1979-07-03 | 1981-01-22 | Siemens Ag | Verfahren zum herstellen von niederohmigen, diffundierten bereichen bei der silizium-gate-technologie |
| US4305200A (en) * | 1979-11-06 | 1981-12-15 | Hewlett-Packard Company | Method of forming self-registering source, drain, and gate contacts for FET transistor structures |
| JPS5748246A (en) * | 1980-08-13 | 1982-03-19 | Fujitsu Ltd | Manufacture of semiconductor device |
| US4419809A (en) * | 1981-12-30 | 1983-12-13 | International Business Machines Corporation | Fabrication process of sub-micrometer channel length MOSFETs |
-
1982
- 1982-04-08 JP JP57057240A patent/JPS58175846A/ja active Granted
-
1983
- 1983-04-05 US US06/482,229 patent/US4528744A/en not_active Expired - Lifetime
- 1983-04-06 EP EP83301920A patent/EP0091775B1/en not_active Expired
- 1983-04-06 DE DE8383301920T patent/DE3377178D1/de not_active Expired
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS632535U (en, 2012) * | 1986-06-20 | 1988-01-09 | ||
| JPH023917A (ja) * | 1988-01-20 | 1990-01-09 | Philips Gloeilampenfab:Nv | 半導体装置の製造方法 |
| US5363714A (en) * | 1992-01-14 | 1994-11-15 | O-Oka Forge Co., Ltd. | Gear product |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0091775A2 (en) | 1983-10-19 |
| US4528744A (en) | 1985-07-16 |
| EP0091775B1 (en) | 1988-06-22 |
| JPH0343778B2 (en, 2012) | 1991-07-03 |
| EP0091775A3 (en) | 1985-07-03 |
| DE3377178D1 (en) | 1988-07-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS58175846A (ja) | 半導体装置の製造方法 | |
| US4392150A (en) | MOS Integrated circuit having refractory metal or metal silicide interconnect layer | |
| US4074304A (en) | Semiconductor device having a miniature junction area and process for fabricating same | |
| US4127931A (en) | Semiconductor device | |
| EP0396357B1 (en) | Process for forming CMOS field effect transistors | |
| EP0225920A1 (en) | METHOD FOR FORMING CONTACTS AND MUTUAL CONNECTIONS FOR INTEGRATED CIRCUITS. | |
| US4069067A (en) | Method of making a semiconductor device | |
| JPH08111527A (ja) | 自己整合シリサイド領域を有する半導体デバイスの製造方法 | |
| JP3173094B2 (ja) | Mosトランジスタの製造方法 | |
| JPH0581051B2 (en, 2012) | ||
| JPH08264769A (ja) | 半導体装置の製造方法 | |
| JPH08204188A (ja) | 半導体装置およびその製造方法 | |
| JPS6242391B2 (en, 2012) | ||
| JPH09283636A (ja) | 半導体装置の製造方法及び半導体装置 | |
| JPH06204173A (ja) | 半導体装置の製造方法 | |
| JPH065696B2 (ja) | 半導体装置の製造方法 | |
| JPH0127589B2 (en, 2012) | ||
| JPS6138858B2 (en, 2012) | ||
| JPH0554263B2 (en, 2012) | ||
| JP3387518B2 (ja) | 半導体装置 | |
| JPH07273197A (ja) | 半導体装置及びその製造方法 | |
| JPH10284438A (ja) | 半導体集積回路及びその製造方法 | |
| JPH0621374A (ja) | 相補型半導体装置 | |
| JP2745946B2 (ja) | 半導体集積回路の製造方法 | |
| JPH02170436A (ja) | 半導体装置の製造方法 |