JPS58159381A - Semiconductor device - Google Patents
Semiconductor deviceInfo
- Publication number
- JPS58159381A JPS58159381A JP4219382A JP4219382A JPS58159381A JP S58159381 A JPS58159381 A JP S58159381A JP 4219382 A JP4219382 A JP 4219382A JP 4219382 A JP4219382 A JP 4219382A JP S58159381 A JPS58159381 A JP S58159381A
- Authority
- JP
- Japan
- Prior art keywords
- gate
- insulating film
- active layer
- layer
- withstand voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title abstract 3
- 239000004020 conductor Substances 0.000 claims 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 abstract description 12
- 229910052751 metal Inorganic materials 0.000 abstract description 10
- 239000002184 metal Substances 0.000 abstract description 10
- 229920002120 photoresistant polymer Polymers 0.000 abstract description 8
- 238000005530 etching Methods 0.000 abstract description 6
- 125000001475 halogen functional group Chemical group 0.000 abstract description 4
- 238000000034 method Methods 0.000 abstract description 3
- 230000015572 biosynthetic process Effects 0.000 abstract description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 abstract 2
- 229910052681 coesite Inorganic materials 0.000 abstract 1
- 229910052906 cristobalite Inorganic materials 0.000 abstract 1
- 239000000377 silicon dioxide Substances 0.000 abstract 1
- 235000012239 silicon dioxide Nutrition 0.000 abstract 1
- 229910052682 stishovite Inorganic materials 0.000 abstract 1
- 229910052905 tridymite Inorganic materials 0.000 abstract 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 10
- 230000015556 catabolic process Effects 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000003321 amplification Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/80—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Junction Field-Effect Transistors (AREA)
Abstract
Description
【発明の詳細な説明】
本発明は例えばマイクロ波帯などに於て使用されるシ冒
ットキー障壁電界効果トランジスタ(以下、88FET
という]の改厳に関する。DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a Schottky barrier field effect transistor (hereinafter referred to as 88FET) used in, for example, a microwave band.
Regarding the reform of the law.
例えばGaAs(ガリウムヒ素]の88FETは、マイ
クロ波帯に於ける低雑音増幅及び高出力増幅を行う素子
として優れた特性を有している。このよりなFETに於
て、高出力化高利得化のために1 ゲート長Lgを小さ
くする
2、 ソース・シリーズ抵抗Rsを下げる3、ゲート抵
抗を小さくする
4 ソース・ドレイン間の耐圧B VD、を高(する5
、 ゲート・ドレイン間の耐圧BVGDを高くするなど
の手段を用いる。For example, an 88FET made of GaAs (gallium arsenide) has excellent characteristics as an element that performs low noise amplification and high output amplification in the microwave band. For this purpose, 1. Reduce the gate length Lg. 2. Reduce the source series resistance Rs. 3. Reduce the gate resistance. 4. Increase the source-drain breakdown voltage (VD).
, Measures such as increasing the gate-drain breakdown voltage BVGD are used.
これらの請求を満す構造としてl!1図に示すような所
謂オーバー・レイ・リセス構造のFETが提案サレテい
る。この構造はソース・シリーズ抵抗、ゲート抵抗が小
さくできまた量産性にも優れている。杢構at−説明す
るために、ゲート近傍の部分の作成方法の一列を示す、
tず、GaAs活性層4表面上に絶縁膜(列えば8i0
.又はSムs NJF )3を被着せしめ、ゲート形成
予定地の絶縁膜を7オトレジスト等(図示せず)をマス
クとして除去し、しかる後にフォトレジストを除去する
0次に、残った絶縁膜3をマスクとしてGaAs活性層
4をエツチングして凹部30をっ〈ヤ所定のデバイス特
性を得るG a A s活性層の厚さを得る。しかる後
、ゲート金属を全面に被着し、エツチングした絶縁層の
部分を囲むように7オトレジスト等を加工し、それをマ
スクとしてゲート金属をエツチングしてゲート電極lを
形成する。このようにしてオーバー・レイ・リセス構造
は形成できる。尚、2は絶縁層3を形成する前に形成さ
れるオーミック性金属でなるソース・ドレイン電極であ
る。As a structure that satisfies these claims, l! An FET with a so-called overlay recess structure as shown in Figure 1 has been proposed. This structure can reduce the source series resistance and gate resistance, and is also excellent in mass production.杢结at - To explain, a series of methods for creating the part near the gate is shown.
On the surface of the GaAs active layer 4, an insulating film (for example, 8i0
.. 3, remove the insulating film at the area where the gate is to be formed using a photoresist (not shown) as a mask, and then remove the photoresist. Next, remove the remaining insulating film 3. Using this as a mask, the GaAs active layer 4 is etched to form the recesses 30 to obtain the thickness of the GaAs active layer that provides the desired device characteristics. Thereafter, a gate metal is deposited on the entire surface, and a photoresist or the like is processed so as to surround the etched insulating layer portion, and using this as a mask, the gate metal is etched to form a gate electrode 1. In this way an overlay recess structure can be formed. Note that 2 is a source/drain electrode made of ohmic metal that is formed before forming the insulating layer 3.
ところが、上記構造には以下のような欠点を有し、それ
は製造方法に依らない。However, the above structure has the following drawbacks, which are independent of the manufacturing method.
1、GaAs活性層4をエツチングし九盪にゲート電極
金rj41を被着せしめる際、被着金属が絶縁層の窓の
形造りには形成されず、実際には回りこんで@1図に示
すように窓よ)大きなゲート長となシ特性が劣化する。1. When etching the GaAs active layer 4 and depositing the gate electrode gold rj41 on the surface, the deposited metal is not formed in the window shape of the insulating layer, but actually wraps around, as shown in Figure 1. (like a window), the characteristics deteriorate with a large gate length.
2、ゲート金l11が島状に点々と凹所30内底面に付
着して(以下、ハローの現象と略記する2、ゲート耐圧
が不均一となったシ、著しい場合には低下したりする。2. The gate gold l11 adheres to the inner bottom surface of the recess 30 in spots in the form of islands (hereinafter abbreviated as a halo phenomenon).
そのため、特性・信amが劣化する。As a result, characteristics and reliability deteriorate.
こt′Lまで述べたゲート形成方法の欠点はソー活性層
4が全面露出していることによる。このため、金属1が
回り込むと回夛こんだ所までゲート長が太き(なるし、
ハロー現象が起ればそれはゲート・ドレイン間の電流が
流れうるGaA1表面にあるので、ゲート耐圧を劣化さ
せる。The disadvantage of the gate forming method described up to t'L is that the entire surface of the saw active layer 4 is exposed. For this reason, when metal 1 wraps around, the gate length increases until it reaches the point where it wraps around.
If a halo phenomenon occurs, it will occur on the GaA1 surface where current can flow between the gate and drain, thereby degrading the gate breakdown voltage.
本発明は上記欠点を排し、ゲート長を設計通pに細(形
成し、かつ安定したゲート耐圧を提供するもので69、
以下、図面によp本発明の実施列を詳細に説明する。The present invention eliminates the above-mentioned drawbacks, makes the gate length as narrow as designed, and provides stable gate breakdown voltage69.
Hereinafter, embodiments of the present invention will be explained in detail with reference to the drawings.
第2図は本発明の一実#1ii143を示す断面図であ
る。FIG. 2 is a sectional view showing one example #1ii143 of the present invention.
本構造の特長及び製造可能であることを@3図乃至第6
図によ〕示す、tず、GaAs活性層8真面上に絶縁膜
(例えば810.膜)6を被着せしめた後、フォトレジ
スト等を用いゲート形成予定地の8i02を除去する(
@3図)、その後、フォトレジストも除去する。The features of this structure and its manufacturability are shown in Figures 3 to 6.
As shown in the figure, after depositing an insulating film (for example, 810. film) 6 on the direct surface of the GaAs active layer 8, 8i02 at the site where the gate is to be formed is removed using photoresist or the like.
@Figure 3), then the photoresist is also removed.
G a A s活性層8を残った酸化膜6をマスクとし
て、所定のドレイン・ソース飽和電流CIDIIIm
)になるようエツチングして凹部31を形成する。Using the oxide film 6 remaining on the GaAs active layer 8 as a mask, a predetermined drain-source saturation current CIDIIIm
) to form the recess 31.
しかる後、第4図に示す如(@2111の絶縁性の膜(
例えば8i0り11を被着せしめる。After that, the insulating film of @2111 (
For example, 8i0ri11 is applied.
@4図の状態で、方向性エツチング(ガえはリアクティ
ブイオンエツチング)を用いて第2層の絶縁膜11をエ
ツチングすると、@4図中のり。When the second layer insulating film 11 is etched using directional etching (reactive ion etching) in the state shown in Figure @4, the paste in Figure @4 is etched.
にほぼ等しい幅で凹所31内の底面に被着した第2層絶
縁1Illが除去される。その結果、@5図に示すよう
なリセス底面にほぼL3と等しいL3の幅でGaAsg
が露出し、その両軛は810.11’に榎われた構造が
得られる。尚、第2層の絶縁膜11はオーバーエッチし
ても、第1層絶縁機6が充分に厚ければ第5図と同じ構
造が得られる。このとき、方向性エツチングによってG
aAs811面にダメージ層がある場合には、@5図の
構造をえた後、さらに200〜1000 A ![Ga
As Bをエツチングしてもよい。The second layer of insulation 1Ill deposited on the bottom surface within the recess 31 is removed with a width approximately equal to . As a result, as shown in Figure @5, GaAsg
is exposed, and both yokes are exposed at 810.11'. Note that even if the second layer insulating film 11 is overetched, the same structure as shown in FIG. 5 can be obtained if the first layer insulator 6 is sufficiently thick. At this time, G by directional etching
If there is a damaged layer on the aAs811 plane, after obtaining the structure shown in Figure @5, it will be further increased by 200 to 1000 A! [Ga
As B may be etched.
そのvk、ゲート形成用の金−5を全面に蒸着する。し
かる後、フォトレジスト12等でsto、6゜11′の
窓を覆うようにマスクを形成し、エツチングすると第2
図に示すような構造が形成できる。Then, gold-5 for gate formation is deposited on the entire surface. After that, a mask is formed using photoresist 12 or the like so as to cover the sto, 6° 11' windows, and etching is performed to form the second window.
A structure as shown in the figure can be formed.
尚、7はソース・ドレイン電極である。また、第2図で
は第6図で示した8i0!6および11′をまとめて6
′ として示している。Note that 7 is a source/drain electrode. In addition, in Figure 2, 8i0!6 and 11' shown in Figure 6 are combined into 6
′.
第2図に示す如(、GaAs8が露出している部分はほ
ぼ絶縁膜6の窓の大°噴さと同じ幅なので、ゲート金員
がtわりこんでもゲート長Lgは810゜の窓と同じ大
きさになp1ゲート長が被着金属の回9込みにより大き
くなることはない、tたハロー現象がおきても島状の金
属は絶縁膜6上につくだけでおるので、ゲート・ドレイ
/間の耐圧には影響しない、従うて安定したゲート耐圧
を得ることができる。As shown in FIG. 2 (the exposed part of GaAs 8 is approximately the same width as the large window of the insulating film 6, the gate length Lg is the same size as the 810° window even if the gate thickness is reduced to t). The gate length does not increase due to the thickness of the deposited metal.Even if a halo phenomenon occurs, the island-like metal is only attached to the insulating film 6, so the gate length between the gate and drain is not increased. This does not affect the breakdown voltage of the gate, so a stable gate breakdown voltage can be obtained.
ここではGaAs S B F E Tについて説明
したが他の88FETにも適用できるのは言う壕でもな
い。また第1絶縁膜・@2絶縁膜についても任意の組合
せで実現可能である。Although GaAs S B FET has been described here, it is obvious that it can also be applied to other 88FETs. Furthermore, any combination of the first insulating film and the second insulating film can be realized.
第1図は従来構造のオーバー・レイ・リセス構造を示す
断面図、@2図は本発明の実施例によるオーバー7レイ
・リセス構造を示す断面図、第3図乃至@6図は、!2
図の構造をつくるための一例を示す製造工程断面図であ
る。
1.5・・・・・・ゲート電極、2.7・旧・・ソース
・ドレイン電極、3,6.6’、11.11’・旧・・
sto、等o絶縁層、4 、8 ・・・・・−GaAs
活性層、12・・・・・・フォトレジスト、30.3
1・・・・・・凹部。
卒1図
を
串Z回
事3回
竿40
′JiI−タ図
′+−を回Fig. 1 is a sectional view showing a conventional overlay recess structure, Fig. 2 is a sectional view showing an overlay recess structure according to an embodiment of the present invention, and Figs. 3 to 6 are! 2
FIG. 3 is a cross-sectional view of a manufacturing process showing an example of making the structure shown in the figure. 1.5... Gate electrode, 2.7 Old... Source/drain electrode, 3, 6.6', 11.11' Old...
sto, etc. insulating layer, 4, 8...-GaAs
Active layer, 12...Photoresist, 30.3
1... Concavity. Graduation 1 figure is skewered Z times 3 times 40 'JiI-ta figure'+- is turned
Claims (1)
を露出させる絶縁膜が形成されており、該絶縁膜によっ
て露出した前記手導体活性層に電極層が被着形成されて
いることを特徴とする手導体装置。The droplet conductor active layer has a recess, an insulating film is formed in the recess exposing a part of the bottom surface, and an electrode layer is formed and adhered to the hand conductor active layer exposed by the insulating film. A hand conductor device characterized by:
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4219382A JPS58159381A (en) | 1982-03-17 | 1982-03-17 | Semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4219382A JPS58159381A (en) | 1982-03-17 | 1982-03-17 | Semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS58159381A true JPS58159381A (en) | 1983-09-21 |
Family
ID=12629165
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP4219382A Pending JPS58159381A (en) | 1982-03-17 | 1982-03-17 | Semiconductor device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58159381A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6181673A (en) * | 1984-09-28 | 1986-04-25 | Sony Corp | Semiconductor device |
JPS62214674A (en) * | 1986-03-14 | 1987-09-21 | Fujitsu Ltd | Manufacture of semiconductor device |
JPH02105540A (en) * | 1988-10-14 | 1990-04-18 | Nec Corp | Manufacture of semiconductor device |
-
1982
- 1982-03-17 JP JP4219382A patent/JPS58159381A/en active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6181673A (en) * | 1984-09-28 | 1986-04-25 | Sony Corp | Semiconductor device |
JPS62214674A (en) * | 1986-03-14 | 1987-09-21 | Fujitsu Ltd | Manufacture of semiconductor device |
JPH02105540A (en) * | 1988-10-14 | 1990-04-18 | Nec Corp | Manufacture of semiconductor device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5510280A (en) | Method of making an asymmetrical MESFET having a single sidewall spacer | |
JPS5950567A (en) | Manufacture of field effect transistor | |
JPH06177159A (en) | Field-effect transistor and manufacture thereof | |
JPS58159381A (en) | Semiconductor device | |
JP2000091348A (en) | Field effect semiconductor device and its manufacture | |
JPS5838945B2 (en) | Method for manufacturing a short-barrier field effect transistor | |
JPS60189973A (en) | Semiconductor device | |
JP2002026034A (en) | Method of manufacturing semiconductor device | |
JP2837036B2 (en) | Method of forming gate electrode | |
JPS61240684A (en) | Schottky-type field effect transistor and manufacture thereof | |
JP3342260B2 (en) | Semiconductor device and method of manufacturing the same | |
JPS61228674A (en) | Semiconductor device and manufacture thereof | |
JPH05275455A (en) | Semiconductor device and its manufacture | |
JPH02105540A (en) | Manufacture of semiconductor device | |
JPS5850434B2 (en) | Method for manufacturing field effect transistors | |
JPS61263168A (en) | Field-effect transistor | |
JPH038344A (en) | Manufacture of semiconductor device | |
JPS61290777A (en) | Manufacture of schottky gate electrode | |
JPH11135477A (en) | Manufacture of compound semiconductor device | |
JPS62260370A (en) | Field-effect transistor | |
JPH0574817A (en) | Manufacture of semiconductor device | |
JPS621271B2 (en) | ||
JPH03259539A (en) | Manufacture of semiconductor device | |
JPH01218072A (en) | Manufacture of semiconductor device | |
JPH03241751A (en) | Manufacture of field-effect transistor |