JPS576480A - Buffer memory control system - Google Patents

Buffer memory control system

Info

Publication number
JPS576480A
JPS576480A JP7908480A JP7908480A JPS576480A JP S576480 A JPS576480 A JP S576480A JP 7908480 A JP7908480 A JP 7908480A JP 7908480 A JP7908480 A JP 7908480A JP S576480 A JPS576480 A JP S576480A
Authority
JP
Japan
Prior art keywords
memory
block
high speed
buffer memory
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP7908480A
Other languages
Japanese (ja)
Inventor
Mamoru Araki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp, Nippon Electric Co Ltd filed Critical NEC Corp
Priority to JP7908480A priority Critical patent/JPS576480A/en
Publication of JPS576480A publication Critical patent/JPS576480A/en
Pending legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)

Abstract

PURPOSE:To always execute a data processing at a high speed even when a main memory device in a low speed is used, by effectively using plural buffer memories. CONSTITUTION:In case when a block containing a necessary data does not exist in a buffer memory 22, a memory controlling circuit 21 requests its block to a memory controlling circuit 23. The circuit 23 which has received said request checks to ensure whether its high speed block exists in a buffer memory 24 or not, and transfers to the circuit 21 if it exists. If no high speed block exists, a block containing its high speed block is requested to a main memory device 25 in a low speed, and when it is transferred from the device 25, the requested high speed block is transferred to the memory controlling circuit 21. Other data of this block are stored in the memory 24. According to this constitution, as for the memory 22, that of a small capacity and a high speed is used, and on the other hand, as for the memory 24, one which is larger in capacity and lower in speed than the memory 22 is used. In this way, an information processing device having higher efficiency is realized by raising the probability of exist of a necessary data in each buffer memory.
JP7908480A 1980-06-13 1980-06-13 Buffer memory control system Pending JPS576480A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP7908480A JPS576480A (en) 1980-06-13 1980-06-13 Buffer memory control system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP7908480A JPS576480A (en) 1980-06-13 1980-06-13 Buffer memory control system

Publications (1)

Publication Number Publication Date
JPS576480A true JPS576480A (en) 1982-01-13

Family

ID=13680014

Family Applications (1)

Application Number Title Priority Date Filing Date
JP7908480A Pending JPS576480A (en) 1980-06-13 1980-06-13 Buffer memory control system

Country Status (1)

Country Link
JP (1) JPS576480A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5991889A (en) * 1982-11-19 1984-05-26 Joji Takahashi Method for decomposing fat or oil
JPS60130396A (en) * 1983-12-19 1985-07-11 Asahi Denka Kogyo Kk Hydrolysis of fats and oils containing long-chain unsaturated fatty acid
JPS61194007A (en) * 1985-02-22 1986-08-28 Shiseido Co Ltd External preparation for skin
JPH02269199A (en) * 1985-03-29 1990-11-02 Fuji Oil Co Ltd Fat and oil

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5991889A (en) * 1982-11-19 1984-05-26 Joji Takahashi Method for decomposing fat or oil
JPH048037B2 (en) * 1982-11-19 1992-02-13 Joji Takahashi
JPS60130396A (en) * 1983-12-19 1985-07-11 Asahi Denka Kogyo Kk Hydrolysis of fats and oils containing long-chain unsaturated fatty acid
JPH0412114B2 (en) * 1983-12-19 1992-03-03 Asahi Denka Kogyo Kk
JPS61194007A (en) * 1985-02-22 1986-08-28 Shiseido Co Ltd External preparation for skin
JPH02269199A (en) * 1985-03-29 1990-11-02 Fuji Oil Co Ltd Fat and oil

Similar Documents

Publication Publication Date Title
JPS54129942A (en) Direct transfer system between sub-systems
JPS576480A (en) Buffer memory control system
EP0309330A3 (en) Access priority control system for main storage for computer
JPS5478039A (en) Communication controller
JPS56110125A (en) Data processing device
JPS5398741A (en) High level recording and processing system
JPS564857A (en) Access system for memory unit
JPS57111733A (en) Bus conversion system
JPS56169281A (en) Data processor
JPS6478361A (en) Data processing system
JPS57130165A (en) Picture processing system
JPS5491028A (en) Memory control system of multiprocessor system
JPS5794974A (en) Buffer memory control system
JPS57103530A (en) Channel controlling system
JPS5750378A (en) Control system of data processor
JPS5694425A (en) Receiving data transfer control system
JPH02280247A (en) Information processor
JPS6468868A (en) Buffer control system for bus adapter
JPS52120731A (en) Refresh control circuit
JPS57114966A (en) Computer system
JPS57150017A (en) Direct memory access system
JPS57187730A (en) Direct memory access system
JPS55140937A (en) Data processing system
KR960042391A (en) DM controller in high speed medium computer system
JPS556621A (en) Bus switching control system