JPS5675744A - Digital phase control circuit - Google Patents

Digital phase control circuit

Info

Publication number
JPS5675744A
JPS5675744A JP15144779A JP15144779A JPS5675744A JP S5675744 A JPS5675744 A JP S5675744A JP 15144779 A JP15144779 A JP 15144779A JP 15144779 A JP15144779 A JP 15144779A JP S5675744 A JPS5675744 A JP S5675744A
Authority
JP
Japan
Prior art keywords
phase
clock
input data
circuit
trailing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP15144779A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0245387B2 (enrdf_load_stackoverflow
Inventor
Tetsumasa Ooyama
Akihiko Takada
Ikuo Washiyama
Katsumi Takahashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Nippon Telegraph and Telephone Corp
Original Assignee
Fujitsu Ltd
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd, Nippon Telegraph and Telephone Corp filed Critical Fujitsu Ltd
Priority to JP15144779A priority Critical patent/JPS5675744A/ja
Publication of JPS5675744A publication Critical patent/JPS5675744A/ja
Publication of JPH0245387B2 publication Critical patent/JPH0245387B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
JP15144779A 1979-11-22 1979-11-22 Digital phase control circuit Granted JPS5675744A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP15144779A JPS5675744A (en) 1979-11-22 1979-11-22 Digital phase control circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP15144779A JPS5675744A (en) 1979-11-22 1979-11-22 Digital phase control circuit

Publications (2)

Publication Number Publication Date
JPS5675744A true JPS5675744A (en) 1981-06-23
JPH0245387B2 JPH0245387B2 (enrdf_load_stackoverflow) 1990-10-09

Family

ID=15518790

Family Applications (1)

Application Number Title Priority Date Filing Date
JP15144779A Granted JPS5675744A (en) 1979-11-22 1979-11-22 Digital phase control circuit

Country Status (1)

Country Link
JP (1) JPS5675744A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6361896A (ja) * 1986-09-01 1988-03-18 Furukawa Electric Co Ltd:The 小径伝熱管

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6361896A (ja) * 1986-09-01 1988-03-18 Furukawa Electric Co Ltd:The 小径伝熱管

Also Published As

Publication number Publication date
JPH0245387B2 (enrdf_load_stackoverflow) 1990-10-09

Similar Documents

Publication Publication Date Title
JPS5539490A (en) Phase synchronizing signal generator circuit
GB1480581A (en) Phase-locked loop
JPS5360150A (en) Instantaneous leading-in system for digital phase lock loop
JPS5686582A (en) Quantizing system at reception side for video information transmitter
JPS5675744A (en) Digital phase control circuit
JPS6471366A (en) Coherent digital signal blanking, bi-phase modulation and frequency doubler circuit and methodology
GB1229376A (enrdf_load_stackoverflow)
ES319506A1 (es) Dispositivo de subordinacion en fase de una señal suministrada por un reloj.
JPS5679524A (en) Conversion circuit for duty cycle
JPS57162839A (en) Direct variable type freuquency division circuit
JPS56153842A (en) (n-1/2) frequency dividing circuit
JPS5394755A (en) Frequency feedback type circuit
GB1505515A (en) Clock pulse compensation circuit
JPS5333038A (en) Phase synchronizing oscillator
GB1413608A (en) Phase-controlled oscillator circuit
JPS56110363A (en) Multiplexing circuit using pll
JPS54124662A (en) Digital phase synchronizing loop
JPS5787241A (en) Phase synchronizing circuit for optional frequency conversion
JPS51140513A (en) Color burst signal extracting circuit
JPS57154946A (en) Synchronizing system of digital phase
JPS5469372A (en) Phase synchronizing circuit
JPS52120660A (en) Digital type variable frequency oscillator
JPS57162841A (en) Digital pll circuit system
JPS57135555A (en) Phase continuous fsk modulating circuit
JPS57176844A (en) Phase synchronizing oscillator