JPS56149853A - Control memory access system of communication control unit - Google Patents
Control memory access system of communication control unitInfo
- Publication number
- JPS56149853A JPS56149853A JP5388780A JP5388780A JPS56149853A JP S56149853 A JPS56149853 A JP S56149853A JP 5388780 A JP5388780 A JP 5388780A JP 5388780 A JP5388780 A JP 5388780A JP S56149853 A JPS56149853 A JP S56149853A
- Authority
- JP
- Japan
- Prior art keywords
- address
- control unit
- control memory
- communication control
- ineffective
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer And Data Communications (AREA)
- Communication Control (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5388780A JPS56149853A (en) | 1980-04-23 | 1980-04-23 | Control memory access system of communication control unit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5388780A JPS56149853A (en) | 1980-04-23 | 1980-04-23 | Control memory access system of communication control unit |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS56149853A true JPS56149853A (en) | 1981-11-19 |
JPS6142986B2 JPS6142986B2 (enrdf_load_stackoverflow) | 1986-09-25 |
Family
ID=12955233
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP5388780A Granted JPS56149853A (en) | 1980-04-23 | 1980-04-23 | Control memory access system of communication control unit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS56149853A (enrdf_load_stackoverflow) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5963836A (ja) * | 1982-10-04 | 1984-04-11 | Hitachi Ltd | 通信制御処理装置の制御方式 |
JPS59108140A (ja) * | 1982-12-14 | 1984-06-22 | Fujitsu Ltd | 回線アドレス変換方式 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5460536A (en) * | 1977-10-24 | 1979-05-16 | Fujitsu Ltd | Process system for data transmission |
-
1980
- 1980-04-23 JP JP5388780A patent/JPS56149853A/ja active Granted
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5460536A (en) * | 1977-10-24 | 1979-05-16 | Fujitsu Ltd | Process system for data transmission |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5963836A (ja) * | 1982-10-04 | 1984-04-11 | Hitachi Ltd | 通信制御処理装置の制御方式 |
JPS59108140A (ja) * | 1982-12-14 | 1984-06-22 | Fujitsu Ltd | 回線アドレス変換方式 |
Also Published As
Publication number | Publication date |
---|---|
JPS6142986B2 (enrdf_load_stackoverflow) | 1986-09-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS56140452A (en) | Memory protection system | |
JPS56149853A (en) | Control memory access system of communication control unit | |
JPS5334429A (en) | Memory control system | |
JPS5699502A (en) | Logical process input/output control | |
JPS53139939A (en) | Memory addressing method | |
JPS53102635A (en) | Access system for memory unit | |
EP0183486A3 (en) | Microprocessor interface device for use in a telecommunications system | |
JPS5440049A (en) | Information process system | |
JPS52146527A (en) | Computer | |
JPS53128904A (en) | Data communication device | |
JPS5319738A (en) | Processing unit stop control system | |
JPS56121161A (en) | Magnetic disc unit | |
JPS5729145A (en) | Formation of code table | |
JPS5215241A (en) | Bus test control system for data processing system | |
JPS5423335A (en) | Page detection mechanism | |
JPS5380932A (en) | Input/output control unit | |
JPS5563423A (en) | Data transfer system | |
JPS5434728A (en) | Input/output control system | |
JPS5437510A (en) | Paging response system | |
JPS57204959A (en) | Sequence controller due to microprocessor | |
JPS5759220A (en) | Data transfer system | |
JPS5386534A (en) | Address check process system | |
JPS5335435A (en) | Automatic tlb erase and processing unit | |
JPS53129931A (en) | Control system for magnetic bubble memory device | |
JPS5363820A (en) | Data processing system using logical address-actual address conversion |