JPS54122087A - Simultaneous working method for both surfaces of wafer - Google Patents

Simultaneous working method for both surfaces of wafer

Info

Publication number
JPS54122087A
JPS54122087A JP2929178A JP2929178A JPS54122087A JP S54122087 A JPS54122087 A JP S54122087A JP 2929178 A JP2929178 A JP 2929178A JP 2929178 A JP2929178 A JP 2929178A JP S54122087 A JPS54122087 A JP S54122087A
Authority
JP
Japan
Prior art keywords
wafer
working method
simultaneous working
carrier
electric board
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2929178A
Other languages
Japanese (ja)
Other versions
JPS5735575B2 (en
Inventor
Junji Watanabe
Toshiro Karaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Priority to JP2929178A priority Critical patent/JPS54122087A/en
Publication of JPS54122087A publication Critical patent/JPS54122087A/en
Publication of JPS5735575B2 publication Critical patent/JPS5735575B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Mechanical Treatment Of Semiconductor (AREA)

Abstract

PURPOSE: To obtain a simultaneous working method for both surfaces of a wafer whose work process can be shortened and by which a wafer of an excellent degree of balance of installation can be obtained without adhesion and peeling-off processes.
CONSTITUTION: Carrier 4 with inserted wafer 3 is arranged between polishing tool 21 and whetstone 22, and upper electric board 11 and lower electric board 12, and carrier 4 are put into motion over a supply of an abrasive to polish both the surfaces at the same time, so that a mirror surface will be formed on the surface side of wafer 3 while work distortion is on the reverse surface.
COPYRIGHT: (C)1979,JPO&Japio
JP2929178A 1978-03-16 1978-03-16 Simultaneous working method for both surfaces of wafer Granted JPS54122087A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2929178A JPS54122087A (en) 1978-03-16 1978-03-16 Simultaneous working method for both surfaces of wafer

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2929178A JPS54122087A (en) 1978-03-16 1978-03-16 Simultaneous working method for both surfaces of wafer

Publications (2)

Publication Number Publication Date
JPS54122087A true JPS54122087A (en) 1979-09-21
JPS5735575B2 JPS5735575B2 (en) 1982-07-29

Family

ID=12272136

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2929178A Granted JPS54122087A (en) 1978-03-16 1978-03-16 Simultaneous working method for both surfaces of wafer

Country Status (1)

Country Link
JP (1) JPS54122087A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008199699A (en) * 2007-02-08 2008-08-28 Mitsubishi Electric Corp Power converter, converter, inverter, and terminal block
US7589023B2 (en) 2000-04-24 2009-09-15 Sumitomo Mitsubishi Silicon Corporation Method of manufacturing semiconductor wafer

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS501313U (en) * 1973-04-27 1975-01-08
JPS5279869A (en) * 1975-12-26 1977-07-05 Fujitsu Ltd Semiconductor substrate

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS501313U (en) * 1973-04-27 1975-01-08
JPS5279869A (en) * 1975-12-26 1977-07-05 Fujitsu Ltd Semiconductor substrate

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7589023B2 (en) 2000-04-24 2009-09-15 Sumitomo Mitsubishi Silicon Corporation Method of manufacturing semiconductor wafer
US8283252B2 (en) 2000-04-24 2012-10-09 Sumitomo Mitsubishi Silicon Corporation Method of manufacturing semiconductor wafer
JP2008199699A (en) * 2007-02-08 2008-08-28 Mitsubishi Electric Corp Power converter, converter, inverter, and terminal block

Also Published As

Publication number Publication date
JPS5735575B2 (en) 1982-07-29

Similar Documents

Publication Publication Date Title
CA2088686A1 (en) Orbital electrochemical machining
EP0454362A3 (en) Backing pad, method for precision surface machining thereof, and method for polishing semiconductor wafer by use of the backing pad
PT84274A (en) Substrate for abrasive grit adhesives
DE3364665D1 (en) Method for grinding the surface of a semiconductor wafer
JPS5789551A (en) Grinding process for sapphire wafer
GB2131446B (en) Polishing iii-v semiconductor surfaces
DE2965006D1 (en) Method for the selective detection of defects, caused by polishing, on the surface of silicon wafers
JPS54122087A (en) Simultaneous working method for both surfaces of wafer
JPS5548574A (en) Polishing method
JPS5284597A (en) Method of grinding precisely and burnishing surface of lens by lapping tool tool for finishing surface of lens and method of manufacturing same
JPS54122086A (en) Simultaneous working method for both surfaces of wafer
JPS52155494A (en) Process for w orking parallel plane of wafer
GB1539499A (en) Surface grinding of workpieces
JPS51111993A (en) Apparatus for fabricating thin work as semiconductor or the like
JPS5369994A (en) Grinding wheel
MY108912A (en) Polishing method, device and buff wheel therefor
JPS54133697A (en) Supersonic method
JPS5524838A (en) Method of decorating surface of metallic tile
JPS57132954A (en) Grinding method and device for flat annular surface
SU1783714A1 (en) Method for part polishing
JPS5341891A (en) Electrolytic buffing and processing method
JPS5640246A (en) Surface treatment of silicon wafer
JPS57149154A (en) Method of polishing semiconductor wafer
Przyklenk Pressure Flow Lapping. A Method for Superfinishing Complicated Contours
JPS57201167A (en) Polishing method