JPH059873B2 - - Google Patents
Info
- Publication number
- JPH059873B2 JPH059873B2 JP61253016A JP25301686A JPH059873B2 JP H059873 B2 JPH059873 B2 JP H059873B2 JP 61253016 A JP61253016 A JP 61253016A JP 25301686 A JP25301686 A JP 25301686A JP H059873 B2 JPH059873 B2 JP H059873B2
- Authority
- JP
- Japan
- Prior art keywords
- data
- fifo
- circuit
- stage
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000001514 detection method Methods 0.000 claims description 9
- 230000000295 complement effect Effects 0.000 claims description 2
- 238000010586 diagram Methods 0.000 description 9
- 238000000034 method Methods 0.000 description 5
- 230000000694 effects Effects 0.000 description 3
- 230000001360 synchronised effect Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 1
Landscapes
- Logic Circuits (AREA)
- Information Transfer Systems (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP61253016A JPS63106987A (ja) | 1986-10-23 | 1986-10-23 | Fifo回路のデ−タ空領域検出回路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP61253016A JPS63106987A (ja) | 1986-10-23 | 1986-10-23 | Fifo回路のデ−タ空領域検出回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS63106987A JPS63106987A (ja) | 1988-05-12 |
JPH059873B2 true JPH059873B2 (enrdf_load_stackoverflow) | 1993-02-08 |
Family
ID=17245312
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP61253016A Granted JPS63106987A (ja) | 1986-10-23 | 1986-10-23 | Fifo回路のデ−タ空領域検出回路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS63106987A (enrdf_load_stackoverflow) |
-
1986
- 1986-10-23 JP JP61253016A patent/JPS63106987A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS63106987A (ja) | 1988-05-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4845675A (en) | High-speed data latch with zero data hold time | |
GB2070372A (en) | Semiconductor memory device | |
US3971960A (en) | Flip-flop false output rejection circuit | |
US5459421A (en) | Dynamic-static master slave flip-flop circuit | |
EP0219846B1 (en) | Latch circuit tolerant of undefined control signals | |
US4420695A (en) | Synchronous priority circuit | |
US4387294A (en) | Shift register-latch circuit driven by clocks with half cycle phase deviation and usable with a serial alu | |
GB2121254A (en) | Data bus precharging circuits | |
US4045684A (en) | Information transfer bus circuit with signal loss compensation | |
US4020362A (en) | Counter using an inverter and shift registers | |
US3969717A (en) | Digital circuit to eliminate display flicker | |
JPH059873B2 (enrdf_load_stackoverflow) | ||
JPS59117315A (ja) | パルス発生回路 | |
JPH0561715B2 (enrdf_load_stackoverflow) | ||
US4459683A (en) | Read resettable memory circuit | |
JP3016985B2 (ja) | 半導体記憶装置 | |
US4947059A (en) | Method of dividing an input-output line by decoding | |
JPH058516B2 (enrdf_load_stackoverflow) | ||
US3678290A (en) | Ratioless and non-inverting logic circuit using field effect boosting devices | |
JPS605621A (ja) | 非同期信号同期化回路 | |
JP2782946B2 (ja) | 半導体集積回路 | |
US5675774A (en) | Circuit element on a single ended interconnection for generating a logical output finish/clock signal when detecting a state change to logical "1 or 0". | |
JPS63119318A (ja) | 位相比較器 | |
JPH05100778A (ja) | 半導体出力回路 | |
JPS614979A (ja) | 半導体集積回路装置 |