JPH0470010A - Plo circuit - Google Patents

Plo circuit

Info

Publication number
JPH0470010A
JPH0470010A JP2180925A JP18092590A JPH0470010A JP H0470010 A JPH0470010 A JP H0470010A JP 2180925 A JP2180925 A JP 2180925A JP 18092590 A JP18092590 A JP 18092590A JP H0470010 A JPH0470010 A JP H0470010A
Authority
JP
Japan
Prior art keywords
clock
input
voltage
output
amplifier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2180925A
Other languages
Japanese (ja)
Inventor
Toshiyuki Kudo
工藤 敏行
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Engineering Ltd
Original Assignee
NEC Engineering Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Engineering Ltd filed Critical NEC Engineering Ltd
Priority to JP2180925A priority Critical patent/JPH0470010A/en
Publication of JPH0470010A publication Critical patent/JPH0470010A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To suppress the fluctuation of phases of both input and output clocks to the change of the input clock frequency at application of an input clock and at the same time to prevent a big change of the output clock frequency at interruption of the input clock by fixing the input voltage of a voltage control oscillator at a fixed level when an interruption state of the input clock is detected. CONSTITUTION:A phase comparator 1 is provided to output a pulse having the width proportional to the phase difference between an input clock 10 and a feedback clock 20 together with an LPF 2 which outputs the voltage containing a smoothed pulse inputted from the comparator l, and an amplifier 3 which amplifies the voltage inputted from the LPF 2. Furthermore a voltage control oscillator 4 is added to output the clock 20 according to the output voltage supplied from the amplifier 3 together with a detection circuit 5 which changes the input voltage of the oscillator 4 into the set voltage VFR of a power supply 7 via a switch 6 when the clock 10 is interrupted. Thus a big difference of frequencies can be reduced between the clock 20 and the clock 10 which is usually applied.

Description

【発明の詳細な説明】 〔産業上の利用分野〕 本発明は、PLO回路に関し、特に電圧制御発振器の動
作を安定にするPLO回路に関する。
DETAILED DESCRIPTION OF THE INVENTION [Field of Industrial Application] The present invention relates to a PLO circuit, and particularly to a PLO circuit that stabilizes the operation of a voltage controlled oscillator.

〔従来の技術〕[Conventional technology]

従来のPLO回路は、第2図に示すように、入力クロッ
ク10と出力(帰還)クロック20とを入力とする位相
比較器1と、位相比較器11の出力を入力とする低域ろ
波器12と、低域r波器12の出力信号を入力する増幅
器13と、増幅器13の出力信号を入力する電圧制御発
振器14とを有している。
As shown in FIG. 2, the conventional PLO circuit includes a phase comparator 1 that receives an input clock 10 and an output (feedback) clock 20, and a low-pass filter that receives the output of the phase comparator 11. 12, an amplifier 13 to which the output signal of the low-band r-wave generator 12 is input, and a voltage controlled oscillator 14 to which the output signal of the amplifier 13 is input.

次に動作について説明すると入力クロック10の周波数
と同じ周波数の出力クロック20を得るべき電圧が、電
圧制御発振器14の入力に発生するように、位相比較器
11の二つの入力のクロック位相差が保たれることによ
って、入力クロック10の周波数に一致した周波数の出
力クロック20が得られる。
Next, to explain the operation, the clock phase difference between the two inputs of the phase comparator 11 is maintained so that the voltage required to obtain the output clock 20 having the same frequency as the input clock 10 is generated at the input of the voltage controlled oscillator 14. As a result, an output clock 20 having a frequency matching the frequency of the input clock 10 is obtained.

従って、入力クロック10の周波数の変化に応じて出力
クロック20の周波数を変化させるためには、位相比較
器11の二つの入力のクロック位相差を変化させること
により、入力クロック10と出力クロック20どの位相
が変化する。然るに、入力クロックlOの周波数が変化
しても、入力クロック10と出力クロック20どの位相
差は変化ないことが望ましく、このため、高利得の増幅
器13を用いて位相比較器11の出力の微少変化を増幅
することにより、入力クロック10と出力クロック20
どの位相差の変化量を抑えながら、電圧制御発振器14
の入力に所望の電圧を得ている。
Therefore, in order to change the frequency of the output clock 20 according to the change in the frequency of the input clock 10, by changing the clock phase difference between the two inputs of the phase comparator 11, it is necessary to change the frequency between the input clock 10 and the output clock 20. Phase changes. However, even if the frequency of the input clock lO changes, it is desirable that the phase difference between the input clock 10 and the output clock 20 does not change. Therefore, a high gain amplifier 13 is used to detect slight changes in the output of the phase comparator 11. By amplifying the input clock 10 and the output clock 20
Voltage controlled oscillator 14 while suppressing the amount of change in phase difference.
I am getting the desired voltage on the input.

〔発明が解決しようとする課題〕[Problem to be solved by the invention]

この従来のPLO回路では、入力クロックが断となり位
相比較器出力が電圧制御発振器の出力クロックのみに依
存するようになった場合、高利得の増幅器を用いている
ため、位相比較器の出力に含まれるわずかな直流成分を
増幅する結果、電圧制御発振器の線形動作領域を外れた
電圧が電圧制御発振器の入力に印加される。従って、電
圧制御発振器の出力クロックの周波数は、通常の入力ク
ロック周波数とはかけ離れた値となるという問題点があ
った。
In this conventional PLO circuit, when the input clock is cut off and the phase comparator output becomes dependent only on the output clock of the voltage controlled oscillator, since a high gain amplifier is used, As a result of amplifying the small DC component generated by the voltage controlled oscillator, a voltage outside the linear operating region of the voltage controlled oscillator is applied to the input of the voltage controlled oscillator. Therefore, there is a problem in that the frequency of the output clock of the voltage controlled oscillator is far different from the normal input clock frequency.

〔課題を解決するための手段〕[Means to solve the problem]

本発明のPLO回路は、入力クロックと帰還クロックと
の位相差に比例する幅のパルスを出力する位相比較器と
、入力の前記パルスが平滑された電圧を出力する低域ろ
波器と、入力の前記電圧を増幅する増幅器と、この増幅
器からの出力電圧に応じて前記帰還クロックを出力する
電圧制御発振器と、前記入力クロックが断になったとき
前記電圧制御発振器の入力電圧を所定値にする検出回路
とを有する。
The PLO circuit of the present invention includes a phase comparator that outputs a pulse with a width proportional to the phase difference between an input clock and a feedback clock, a low-pass filter that outputs a voltage obtained by smoothing the input pulse, and an input clock. an amplifier that amplifies the voltage of the amplifier, a voltage controlled oscillator that outputs the feedback clock according to the output voltage from the amplifier, and sets the input voltage of the voltage controlled oscillator to a predetermined value when the input clock is cut off. and a detection circuit.

〔実施例〕〔Example〕

次に、本発明について図面を参照して説明する。第1図
は本発明の一実施例のブロック図である。
Next, the present invention will be explained with reference to the drawings. FIG. 1 is a block diagram of one embodiment of the present invention.

本実施例は、入力クロック10と帰還クロック20どの
位相差に比例する幅のパルスを出力する位相比較器1と
、位相比較器1から入力のパルスね平滑された電圧を出
力する低域1戸波器2と、低域1戸波器2から入力の電
圧を増幅する増幅器3と、この増幅器3からの出力電圧
に応じて帰還クロック20を出力する電圧制御発振器4
と、入力クロック10が断になったとき、電圧制御発振
器4の入力電圧をスイッチ6を介して電源7の設定電圧
VFRにする検出回路5とを有して構成される。
This embodiment includes a phase comparator 1 that outputs a pulse with a width proportional to the phase difference between an input clock 10 and a feedback clock 20, and a low-frequency one-wavelength waveform that outputs a voltage smoothed by the input pulse from the phase comparator 1. an amplifier 3 that amplifies the voltage input from the low frequency transducer 2, and a voltage controlled oscillator 4 that outputs a feedback clock 20 in accordance with the output voltage from the amplifier 3.
and a detection circuit 5 which sets the input voltage of the voltage controlled oscillator 4 to the set voltage VFR of the power supply 7 via the switch 6 when the input clock 10 is cut off.

このようにすると、入力クロック10が印加されている
場合には増幅器3からの電圧で電圧制御発振器4か動作
し、入力クロック10が断になったときは検出回路7が
スイッチ6の切替えにより電圧制御発振器4の入力に電
源7の設定電圧(VFR)7が接続されるので、帰還ク
ロック20の周波数を通常印加される入力10の周波数
と大差ない値にすることができる。
In this way, when the input clock 10 is applied, the voltage controlled oscillator 4 operates with the voltage from the amplifier 3, and when the input clock 10 is cut off, the detection circuit 7 operates the voltage by switching the switch 6. Since the set voltage (VFR) 7 of the power supply 7 is connected to the input of the controlled oscillator 4, the frequency of the feedback clock 20 can be set to a value that is not much different from the frequency of the input 10 that is normally applied.

〔発明の効果〕〔Effect of the invention〕

以上説明したように本発明は、入力クロックの断状態を
検出したとき電圧制御発振器の入力電圧を所定値に固定
することにより、入力クロック印加時には、入力タロツ
ク周波数変化に対し、入力クロックと出力クロックとの
位相変動を抑えながら、入力クロック断時の出力クロッ
クの周波数が大幅に変化することを抑えるという効果を
有する。
As explained above, the present invention fixes the input voltage of the voltage controlled oscillator to a predetermined value when an input clock disconnection state is detected, so that when the input clock is applied, the input clock and output clock are This has the effect of suppressing a significant change in the frequency of the output clock when the input clock is cut off, while suppressing phase fluctuations with respect to the input clock.

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本発明の一実施例のブロック図、第2図は従来
のPLO回路の一例のブロック図である。 1・・・位相比較器(PC)、2・・・低域ろ波器(L
PF)、3・・・増幅器、4・・・電圧制御発振器(V
C○)、5・・・検出器(DET>、6・・・スイッチ
、7・・・電源(VFR)。
FIG. 1 is a block diagram of an embodiment of the present invention, and FIG. 2 is a block diagram of an example of a conventional PLO circuit. 1... Phase comparator (PC), 2... Low-pass filter (L
PF), 3... Amplifier, 4... Voltage controlled oscillator (V
C○), 5...Detector (DET>, 6...Switch, 7...Power supply (VFR).

Claims (1)

【特許請求の範囲】[Claims] 入力クロックと帰還クロックとの位相差に比例する幅の
パルスを出力する位相比較器と、入力の前記パルスが平
滑された電圧を出力する低域ろ波器と、入力の前記電圧
を増幅する増幅器と、この増幅器からの出力電圧に応じ
て前記帰還クロックを出力する電圧制御発振器と、前記
入力クロックが断になったとき前記電圧制御発振器の入
力電圧を所定値にする検出回路とを有することを特徴と
するPLO回路。
a phase comparator that outputs a pulse with a width proportional to the phase difference between the input clock and the feedback clock; a low-pass filter that outputs a voltage obtained by smoothing the input pulse; and an amplifier that amplifies the input voltage. and a voltage controlled oscillator that outputs the feedback clock according to the output voltage from the amplifier, and a detection circuit that sets the input voltage of the voltage controlled oscillator to a predetermined value when the input clock is disconnected. Characteristic PLO circuit.
JP2180925A 1990-07-09 1990-07-09 Plo circuit Pending JPH0470010A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2180925A JPH0470010A (en) 1990-07-09 1990-07-09 Plo circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2180925A JPH0470010A (en) 1990-07-09 1990-07-09 Plo circuit

Publications (1)

Publication Number Publication Date
JPH0470010A true JPH0470010A (en) 1992-03-05

Family

ID=16091681

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2180925A Pending JPH0470010A (en) 1990-07-09 1990-07-09 Plo circuit

Country Status (1)

Country Link
JP (1) JPH0470010A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006253869A (en) * 2005-03-09 2006-09-21 Fujitsu Access Ltd Phase synchronization circuit
JP2009159013A (en) * 2007-12-25 2009-07-16 Nippon Dempa Kogyo Co Ltd Oscillation frequency control circuit
JP2011024274A (en) * 2010-11-05 2011-02-03 Nippon Dempa Kogyo Co Ltd Oscillation frequency control circuit

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006253869A (en) * 2005-03-09 2006-09-21 Fujitsu Access Ltd Phase synchronization circuit
JP2009159013A (en) * 2007-12-25 2009-07-16 Nippon Dempa Kogyo Co Ltd Oscillation frequency control circuit
US7884657B2 (en) 2007-12-25 2011-02-08 Nihon Dempa Kogyo Co., Ltd Oscillation frequency control circuit
JP2011024274A (en) * 2010-11-05 2011-02-03 Nippon Dempa Kogyo Co Ltd Oscillation frequency control circuit

Similar Documents

Publication Publication Date Title
JPH04316205A (en) High frequency power amplifier
JP2884056B2 (en) High frequency power supply for generating discharge plasma and semiconductor manufacturing apparatus
JPH0470010A (en) Plo circuit
JPS62109406A (en) Oscillation circuit
JPH04176213A (en) Plo circuit
JP4232280B2 (en) Magnetic impedance sensor circuit
JPH0287822A (en) Automatic phase control circuit
JPS6019325A (en) Pull-in detection system of pll circuit
JP3263662B2 (en) APC circuit
JPH0546089Y2 (en)
KR100247588B1 (en) Time constant control circuit
JP3078437B2 (en) High frequency device
JP2001339937A (en) Low-ripple power supply
KR100269293B1 (en) Control frequency control apparatus of OTA filter
JP2593250Y2 (en) Switching power supply
JPS61125229A (en) Pll circuit
JPS63240215A (en) Pll circuit
JP3128448B2 (en) FM signal detector
JPH02148915A (en) Phase synchronizing oscillation circuit
JPH0629838A (en) Pll circuit
JPH04111532A (en) Pll circuit
JPH0211022A (en) Pll circuit
JPH07274518A (en) Pwm converter control device
JPH07170252A (en) Reception circuit
JPH02311022A (en) Stabilizing circuit for phase locked loop oscillator