JPH0353853U - - Google Patents
Info
- Publication number
- JPH0353853U JPH0353853U JP1989114513U JP11451389U JPH0353853U JP H0353853 U JPH0353853 U JP H0353853U JP 1989114513 U JP1989114513 U JP 1989114513U JP 11451389 U JP11451389 U JP 11451389U JP H0353853 U JPH0353853 U JP H0353853U
- Authority
- JP
- Japan
- Prior art keywords
- recess
- substrate
- view
- hybrid
- resin
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000011347 resin Substances 0.000 claims description 2
- 229920005989 resin Polymers 0.000 claims description 2
- 239000000758 substrate Substances 0.000 claims 2
- 239000004065 semiconductor Substances 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Description
第1図は、本考案の実施例の断面図であり、第
2図は、くぼみを設けた面の平面図である。第3
図、第4図は実施例2のものであり、それぞれ断
面図、くぼみを設けた面の平面図である。第5図
は従来のハイブリツドICの断面図である。 1……厚膜印刷基板、1′……従来の厚膜印刷
基板、2……ベアチツプ、3……ボンデイングワ
イヤ、4……プリコート樹脂、5……デイスクリ
ート部品。
2図は、くぼみを設けた面の平面図である。第3
図、第4図は実施例2のものであり、それぞれ断
面図、くぼみを設けた面の平面図である。第5図
は従来のハイブリツドICの断面図である。 1……厚膜印刷基板、1′……従来の厚膜印刷
基板、2……ベアチツプ、3……ボンデイングワ
イヤ、4……プリコート樹脂、5……デイスクリ
ート部品。
Claims (1)
- 基板上の少なくとも一平面上にくぼみを設け、
そのくぼみに半導体チツプを搭載し基板面を平ら
になるように樹脂で封止することを特徴とするハ
イブリツドIC。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1989114513U JPH0353853U (ja) | 1989-09-29 | 1989-09-29 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1989114513U JPH0353853U (ja) | 1989-09-29 | 1989-09-29 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH0353853U true JPH0353853U (ja) | 1991-05-24 |
Family
ID=31662877
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1989114513U Pending JPH0353853U (ja) | 1989-09-29 | 1989-09-29 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0353853U (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06334113A (ja) * | 1993-05-21 | 1994-12-02 | Sony Corp | マルチチップモジュール |
JP2001164619A (ja) * | 1999-12-07 | 2001-06-19 | Nihon Hels Industry Corp | 蛇口等用抗菌キャップ |
-
1989
- 1989-09-29 JP JP1989114513U patent/JPH0353853U/ja active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06334113A (ja) * | 1993-05-21 | 1994-12-02 | Sony Corp | マルチチップモジュール |
JP2001164619A (ja) * | 1999-12-07 | 2001-06-19 | Nihon Hels Industry Corp | 蛇口等用抗菌キャップ |
JP4514863B2 (ja) * | 1999-12-07 | 2010-07-28 | 日本ヘルス工業株式会社 | 蛇口等用抗菌キャップ |