JPH0344934A - Semiconductor device - Google Patents

Semiconductor device

Info

Publication number
JPH0344934A
JPH0344934A JP1180743A JP18074389A JPH0344934A JP H0344934 A JPH0344934 A JP H0344934A JP 1180743 A JP1180743 A JP 1180743A JP 18074389 A JP18074389 A JP 18074389A JP H0344934 A JPH0344934 A JP H0344934A
Authority
JP
Japan
Prior art keywords
film
layer
electrodes
close contact
gold bumps
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP1180743A
Other languages
Japanese (ja)
Inventor
Koichi Miyagawa
浩一 宮川
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Priority to JP1180743A priority Critical patent/JPH0344934A/en
Publication of JPH0344934A publication Critical patent/JPH0344934A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

PURPOSE:To enhance reliability by forming electrodes of a Ti film as a close contact layer, a Ta film as a diffused barrier layer, an Au film as a plated base layer and a gold bump by electrolytic plating on an insulating film and a wiring. CONSTITUTION:A Ti film 15 is diffused 0.1mum to obtain a close contact with an aluminum electrode pad 13 and a passivation film 14, a Ta film 16 is formed 0.1mum as a diffusion barrier, and an Au film 17 is formed 0.1mum as a protective film by a sputtering method. Then, a plated part 18 is so formed of a photoresist pattern having a thickness of 20mum or more as to become 20mum thick. Thereafter, when with the part 18 as a mask the films 17, 16, 15 are etched by an ion milling method, gold bumps for electrodes are obtained. Thus, even if it is used in a high moisture atmosphere, it can prevent the layers from corroding.

Description

【発明の詳細な説明】 [産業上の利用分野] 本発明は、半導体装置の構造に関し、特に外部端子であ
る電極用金バンプを有する半導体装置に関する。
DETAILED DESCRIPTION OF THE INVENTION [Field of Industrial Application] The present invention relates to the structure of a semiconductor device, and particularly to a semiconductor device having gold bumps for electrodes serving as external terminals.

[従来の技術] 従来、半導体装置の電極用金バンプの構造に関しては数
多くの提案がなされ、改良が加えられている。第2図は
、集積回路上に形成された電極用金バンプの断面図であ
る。
[Prior Art] Conventionally, many proposals have been made regarding the structure of gold bumps for electrodes of semiconductor devices, and improvements have been made. FIG. 2 is a cross-sectional view of gold bumps for electrodes formed on an integrated circuit.

第2図に示すように集積回路上の金バンプは、密着層で
あるCr膜25、拡散バリア層であるTa膜膜幅6保護
層であるAu膜27を付着させた後、その上に金メッキ
部28を形成するような構造をとっていた。
As shown in Fig. 2, gold bumps on an integrated circuit are formed by depositing a Cr film 25 as an adhesion layer, a Ta film 6 width as a diffusion barrier layer, and an Au film 27 as a protective layer. The structure was such that a section 28 was formed.

このような材料にて形成された金バンプは、Cr膜25
、Ta膜膜幅6大気に晒されているために、高湿度の雰
囲気で使用した場合、Cr膜25、Ta膜膜幅6腐食す
るという欠点があった。
A gold bump formed of such a material is coated with a Cr film 25.
Since the Ta film 25 and the Ta film width 6 are exposed to the atmosphere, there is a drawback that the Cr film 25 and the Ta film width 6 corrode when used in a high humidity atmosphere.

[発明が解決しようとする課題] 本発明の目的は、上記欠点を解決しようとするもので、
高湿度雰囲気で使用しても腐食しないTi膜及びTa1
lを用い、高信頼性半導体装置を提供することにある。
[Problem to be solved by the invention] The purpose of the present invention is to solve the above-mentioned drawbacks,
Ti film and Ta1 that do not corrode even when used in high humidity atmosphere
The object of the present invention is to provide a highly reliable semiconductor device using 1.

[課題を解決するための手段] 拡散、絶縁膜、配線を形成した集積回路の前記絶縁膜及
び配線の上に、密着層としてのTi膜、拡散バリア層と
してのTa膜、メッキ下1t!lu層であるAu膜、及
び電解メッキによる金バンプにより構成される電極が形
成されてなることを特徴とする半導体装置。
[Means for solving the problem] A Ti film as an adhesion layer, a Ta film as a diffusion barrier layer, and 1t below plating on the insulating film and wiring of an integrated circuit in which diffusion, insulating film, and wiring are formed! A semiconductor device characterized in that an electrode is formed of an Au film as a lu layer and gold bumps formed by electrolytic plating.

[実施例コ 以下に、本発明について、製造方法の実施例にもとずき
詳細に説明をする。
[Example] The present invention will be explained in detail below based on an example of a manufacturing method.

第1図にあるように、本発明の電極用金バンプは、シリ
コン基板11、シリコン酸化膜12、アルミ電極バット
13及びパッシベーション膜14から成る集積回路上に
形成する。
As shown in FIG. 1, the gold bumps for electrodes of the present invention are formed on an integrated circuit consisting of a silicon substrate 11, a silicon oxide film 12, an aluminum electrode butt 13, and a passivation film 14.

アルミ電極パッド13及びパッシベーション膜14との
密着を得るためのTi膜15をスパッタリング法にて0
.1μm、拡散バ■ノアとしてのTa膜16をスパッタ
リング法にて0.1μm、保護層としてのALI膜17
をスパッリングにて0.1μm形成する。
A Ti film 15 is deposited by sputtering to obtain close contact with the aluminum electrode pad 13 and the passivation film 14.
.. A Ta film 16 as a diffusion bar with a thickness of 0.1 μm was formed by sputtering, and an ALI film 17 as a protective layer.
is formed by sputtering to a thickness of 0.1 μm.

次に、20μm以上の膜厚のフォトレジストパターンを
用いて、メッキ部18を電解メッキ法により20μm厚
になるように形成する。
Next, using a photoresist pattern with a film thickness of 20 μm or more, the plated portion 18 is formed to have a thickness of 20 μm by electrolytic plating.

次に、メッキ部X8をマスクとして、Au1i17、T
a膜16、Ti膜15をイオンミーリング法を用いてエ
ツチングすると、第1図のような電極用金バンブを得る
ことができる。
Next, using the plated part X8 as a mask, Au1i17, T
When the a film 16 and the Ti film 15 are etched using an ion milling method, a gold bump for an electrode as shown in FIG. 1 can be obtained.

[発明の効果] 本発明は、・半導体装置の電極用金バンプにおいて、密
着層としてTi膜、拡散バリア層としてTa膜、保護層
としてAu膜を用いることにより、高湿度雰囲気で使用
しても6膜が腐食せず、高い信頼性の金バンブを得るこ
とができた。さらに、使用電圧も従来より高く、より有
用で使用性の高い金バンブを得ることができた。
[Effects of the Invention] The present invention provides gold bumps for electrodes of semiconductor devices that can be used in a high humidity atmosphere by using a Ti film as an adhesion layer, a Ta film as a diffusion barrier layer, and an Au film as a protective layer. 6 film was not corroded and a highly reliable gold bump could be obtained. Furthermore, the working voltage was higher than before, making it possible to obtain gold bumps that were more useful and had higher usability.

【図面の簡単な説明】[Brief explanation of drawings]

第1図は、本発明の実施例によるバンプ形電極の断面図
。 第2図は、従来のバンプ形電極の断面図。 シリコン基板 シリコン酸化膜 アルミ電極パッド パッシベーション膜 Ti膜 Cu膜 Au膜 Auメッキ部 シリコン基板 シリコン酸化膜 アルミ電極パッド パッシベーション膜 Cr膜 Ta膜 Auy。 Auメッキ部 以上
FIG. 1 is a sectional view of a bump-shaped electrode according to an embodiment of the present invention. FIG. 2 is a cross-sectional view of a conventional bump-shaped electrode. Silicon substrate Silicon oxide film Aluminum electrode pad passivation film Ti film Cu film Au film Au plating part Silicon substrate Silicon oxide film Aluminum electrode pad passivation film Cr film Ta film Auy. Above the Au plated part

Claims (1)

【特許請求の範囲】[Claims] 拡散、絶縁膜、配線を形成した集積回路の前記絶縁膜及
び配線の上に、密着層としてのTi膜、拡散バリア層と
してのTa膜、メッキ下地層であるAu膜、及び電解メ
ッキによる金バンプにより構成される電極が形成されて
成ることを特徴とする半導体装置。
A Ti film as an adhesion layer, a Ta film as a diffusion barrier layer, an Au film as a plating base layer, and gold bumps by electrolytic plating are placed on the insulating film and wiring of the integrated circuit in which the diffusion, insulating film, and wiring have been formed. 1. A semiconductor device comprising an electrode formed of:
JP1180743A 1989-07-13 1989-07-13 Semiconductor device Pending JPH0344934A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1180743A JPH0344934A (en) 1989-07-13 1989-07-13 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1180743A JPH0344934A (en) 1989-07-13 1989-07-13 Semiconductor device

Publications (1)

Publication Number Publication Date
JPH0344934A true JPH0344934A (en) 1991-02-26

Family

ID=16088538

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1180743A Pending JPH0344934A (en) 1989-07-13 1989-07-13 Semiconductor device

Country Status (1)

Country Link
JP (1) JPH0344934A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0586890A2 (en) * 1992-08-31 1994-03-16 International Business Machines Corporation Etching processes for avoiding edge stress in semiconductor chip solder bumps
KR20020069769A (en) * 2001-02-27 2002-09-05 설동수 Saving Water Comparator

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0586890A2 (en) * 1992-08-31 1994-03-16 International Business Machines Corporation Etching processes for avoiding edge stress in semiconductor chip solder bumps
EP0586890A3 (en) * 1992-08-31 1994-06-08 Ibm Etching processes for avoiding edge stress in semiconductor chip solder bumps
KR20020069769A (en) * 2001-02-27 2002-09-05 설동수 Saving Water Comparator

Similar Documents

Publication Publication Date Title
JPS6149819B2 (en)
JPS62145758A (en) Method for protecting copper bonding pad from oxidation using palladium
US7095045B2 (en) Semiconductor device and manufacturing method thereof
TWI273639B (en) Etchant and method for forming bumps
US20040222520A1 (en) Integrated circuit package with flat metal bump and manufacturing method therefor
JP2000150518A (en) Manufacture of semiconductor device
US3669734A (en) Method of making electrical connections to a glass-encapsulated semiconductor device
JPH0344934A (en) Semiconductor device
JPH0344933A (en) Semiconductor device
JPS62136049A (en) Manufacture of semiconductor device
JPH03101234A (en) Manufacture of semiconductor device
JPH0344935A (en) Semiconductor device
JPH02253628A (en) Manufacture of semiconductor device
JPS636850A (en) Manufacture of electronic component
JPH02139933A (en) Semiconductor device
JPH07201922A (en) Method for forming solder bump on board
JPS6112047A (en) Manufacture of semiconductor device
JP4440494B2 (en) Manufacturing method of semiconductor device
JPS5850421B2 (en) thin film circuit
JPS6329940A (en) Manufacture of semiconductor device
JPS63122248A (en) Manufacture of semiconductor device
JP2002231502A (en) Fillet-less chip resistor and method for manufacturing the same
JPH04196434A (en) Manufacture of semiconductor device
JPH0252436A (en) Manufacture of solder bump
JPH04278542A (en) Semiconductor device and manufacture thereof