JPH0318741B2 - - Google Patents

Info

Publication number
JPH0318741B2
JPH0318741B2 JP59084898A JP8489884A JPH0318741B2 JP H0318741 B2 JPH0318741 B2 JP H0318741B2 JP 59084898 A JP59084898 A JP 59084898A JP 8489884 A JP8489884 A JP 8489884A JP H0318741 B2 JPH0318741 B2 JP H0318741B2
Authority
JP
Japan
Prior art keywords
heat sink
resin
extension
external connection
lead frame
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP59084898A
Other languages
English (en)
Japanese (ja)
Other versions
JPS60229352A (ja
Inventor
Shuichiro Kuneta
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fuji Electric Co Ltd
Original Assignee
Fuji Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fuji Electric Co Ltd filed Critical Fuji Electric Co Ltd
Priority to JP59084898A priority Critical patent/JPS60229352A/ja
Publication of JPS60229352A publication Critical patent/JPS60229352A/ja
Publication of JPH0318741B2 publication Critical patent/JPH0318741B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP59084898A 1984-04-26 1984-04-26 樹脂封止形半導体装置および樹脂封止方法 Granted JPS60229352A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP59084898A JPS60229352A (ja) 1984-04-26 1984-04-26 樹脂封止形半導体装置および樹脂封止方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59084898A JPS60229352A (ja) 1984-04-26 1984-04-26 樹脂封止形半導体装置および樹脂封止方法

Publications (2)

Publication Number Publication Date
JPS60229352A JPS60229352A (ja) 1985-11-14
JPH0318741B2 true JPH0318741B2 (US08124630-20120228-C00152.png) 1991-03-13

Family

ID=13843554

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59084898A Granted JPS60229352A (ja) 1984-04-26 1984-04-26 樹脂封止形半導体装置および樹脂封止方法

Country Status (1)

Country Link
JP (1) JPS60229352A (US08124630-20120228-C00152.png)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59130449A (ja) * 1983-01-17 1984-07-27 Nec Corp 絶縁型半導体素子用リードフレーム
JP2540478B2 (ja) * 1993-11-04 1996-10-02 株式会社後藤製作所 半導体装置用放熱板及びその製造方法
JP6724800B2 (ja) * 2017-01-17 2020-07-15 三菱電機株式会社 半導体装置

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57188858A (en) * 1981-05-18 1982-11-19 Matsushita Electronics Corp Plastic molded type semiconductor device

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57188858A (en) * 1981-05-18 1982-11-19 Matsushita Electronics Corp Plastic molded type semiconductor device

Also Published As

Publication number Publication date
JPS60229352A (ja) 1985-11-14

Similar Documents

Publication Publication Date Title
JP2509607B2 (ja) 樹脂封止型半導体装置
US4507675A (en) Method for manufacturing a plastic encapsulated semiconductor device and a lead frame therefor
JPS6227750B2 (US08124630-20120228-C00152.png)
US6476478B1 (en) Cavity semiconductor package with exposed leads and die pad
US4910581A (en) Internally molded isolated package
JPH0318741B2 (US08124630-20120228-C00152.png)
JPH0254665B2 (US08124630-20120228-C00152.png)
JPH088375A (ja) 半導体装置およびその製造に使用されるリードフレーム並びに金型
JP2532826B2 (ja) 樹脂封止型半導体装置の製造方法
JPH0567697A (ja) 樹脂封止型半導体装置
JPS6223097Y2 (US08124630-20120228-C00152.png)
JPH0135478Y2 (US08124630-20120228-C00152.png)
JP2601033B2 (ja) 樹脂封止型半導体装置およびその製造方法
JPH04192351A (ja) 半導体装置及びその形成方法
JP2939094B2 (ja) 電力用半導体装置の製造方法
JPH0563937B2 (US08124630-20120228-C00152.png)
JPS6018939A (ja) 樹脂封止型半導体装置
JPS6130426B2 (US08124630-20120228-C00152.png)
JPS61194861A (ja) 樹脂封止型半導体装置
JPH05299453A (ja) 樹脂封止型半導体装置の製造方法
JPH065687B2 (ja) 樹脂封止型半導体装置の製造方法
JPH0521648A (ja) 半導体装置
JPH0451974B2 (US08124630-20120228-C00152.png)
JPH0666398B2 (ja) 半導体装置の製造方法
JPH08204099A (ja) 半導体装置の構造及び形成方法