JPH0119257B2 - - Google Patents

Info

Publication number
JPH0119257B2
JPH0119257B2 JP15546781A JP15546781A JPH0119257B2 JP H0119257 B2 JPH0119257 B2 JP H0119257B2 JP 15546781 A JP15546781 A JP 15546781A JP 15546781 A JP15546781 A JP 15546781A JP H0119257 B2 JPH0119257 B2 JP H0119257B2
Authority
JP
Japan
Prior art keywords
layer
stencil
stencil layer
substrate
frequency
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP15546781A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5856424A (ja
Inventor
Mineo Ueki
Yoshiaki Mimura
Fumihiko Yanagawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Priority to JP15546781A priority Critical patent/JPS5856424A/ja
Publication of JPS5856424A publication Critical patent/JPS5856424A/ja
Publication of JPH0119257B2 publication Critical patent/JPH0119257B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/14Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using spraying techniques to apply the conductive material, e.g. vapour evaporation
    • H05K3/143Masks therefor

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Weting (AREA)
  • Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
  • Photosensitive Polymer And Photoresist Processing (AREA)
JP15546781A 1981-09-30 1981-09-30 パタ−ン形成法 Granted JPS5856424A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP15546781A JPS5856424A (ja) 1981-09-30 1981-09-30 パタ−ン形成法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP15546781A JPS5856424A (ja) 1981-09-30 1981-09-30 パタ−ン形成法

Publications (2)

Publication Number Publication Date
JPS5856424A JPS5856424A (ja) 1983-04-04
JPH0119257B2 true JPH0119257B2 (enrdf_load_html_response) 1989-04-11

Family

ID=15606683

Family Applications (1)

Application Number Title Priority Date Filing Date
JP15546781A Granted JPS5856424A (ja) 1981-09-30 1981-09-30 パタ−ン形成法

Country Status (1)

Country Link
JP (1) JPS5856424A (enrdf_load_html_response)

Also Published As

Publication number Publication date
JPS5856424A (ja) 1983-04-04

Similar Documents

Publication Publication Date Title
JPS5812344B2 (ja) 銅を基材とする金属パタ−ンの形成方法
JPH0345895B2 (enrdf_load_html_response)
US4568411A (en) Metal/semiconductor deposition
JPH0119257B2 (enrdf_load_html_response)
JPH0119256B2 (enrdf_load_html_response)
US6808641B2 (en) Method of wiring formation and method for manufacturing electronic components
JP2842405B2 (ja) 半導体装置の製造方法
JP2003347706A (ja) 導電膜の形成方法
JPH07176501A (ja) 半導体装置の製造方法
JPS58151023A (ja) 多層よりなるレジスト層の形成方法
JPS62149138A (ja) 半導体装置の製造方法
JPH0230748A (ja) 微細パターン形成方法
JPS62149125A (ja) 半導体装置の製造方法
JPH04329634A (ja) 金属膜パターン形成法
JPH0159736B2 (enrdf_load_html_response)
JPS61251221A (ja) 導体パタ−ンの製造方法
JPH0161250B2 (enrdf_load_html_response)
JPS6273744A (ja) 金属配線パタ−ンの形成方法
JPS6116527A (ja) 金属電極の製造方法
JPH0350828A (ja) 金配線の形成方法
JPH04129224A (ja) 半導体装置の製造方法
JPH0766153A (ja) 半導体装置の製造方法
JPH0590154A (ja) レジスト除去方法
JP2003188116A (ja) 微細配線形成方法
JPS6357942B2 (enrdf_load_html_response)