JP2511588B2 - デ―タ処理ネットワ―ク、ロックを獲得させる方法及び直列化装置 - Google Patents
デ―タ処理ネットワ―ク、ロックを獲得させる方法及び直列化装置Info
- Publication number
- JP2511588B2 JP2511588B2 JP3171992A JP17199291A JP2511588B2 JP 2511588 B2 JP2511588 B2 JP 2511588B2 JP 3171992 A JP3171992 A JP 3171992A JP 17199291 A JP17199291 A JP 17199291A JP 2511588 B2 JP2511588 B2 JP 2511588B2
- Authority
- JP
- Japan
- Prior art keywords
- processor
- lock
- processors
- arbitration
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/52—Program synchronisation; Mutual exclusion, e.g. by means of semaphores
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/163—Interprocessor communication
- G06F15/167—Interprocessor communication using a common memory, e.g. mailbox
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30003—Arrangements for executing specific machine instructions
- G06F9/3004—Arrangements for executing specific machine instructions to perform operations on memory
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30003—Arrangements for executing specific machine instructions
- G06F9/30076—Arrangements for executing specific machine instructions to perform miscellaneous control operations, e.g. NOP
- G06F9/30087—Synchronisation or serialisation instructions
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Multi Processors (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US58184390A | 1990-09-13 | 1990-09-13 | |
| US581843 | 1990-09-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPH06318190A JPH06318190A (ja) | 1994-11-15 |
| JP2511588B2 true JP2511588B2 (ja) | 1996-06-26 |
Family
ID=24326792
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP3171992A Expired - Lifetime JP2511588B2 (ja) | 1990-09-03 | 1991-06-18 | デ―タ処理ネットワ―ク、ロックを獲得させる方法及び直列化装置 |
Country Status (3)
| Country | Link |
|---|---|
| US (3) | US5463741A (enExample) |
| EP (1) | EP0475873A2 (enExample) |
| JP (1) | JP2511588B2 (enExample) |
Families Citing this family (41)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2626510B2 (ja) * | 1993-10-28 | 1997-07-02 | 日本電気株式会社 | 調停装置 |
| US5701418A (en) * | 1994-03-31 | 1997-12-23 | Chrysler Corporation | Intra-vehicular LAN and method of routing messages along it using hash functions |
| US5548780A (en) * | 1994-07-21 | 1996-08-20 | Apple Computer, Inc. | Method for semaphore communication between incompatible bus locking architectures |
| US5666488A (en) * | 1994-11-22 | 1997-09-09 | Lucent Technologies Inc. | Port expansion network and method for lAN hubs |
| US5645434A (en) * | 1995-12-01 | 1997-07-08 | Asante Technologies, Inc. | Connector element and component arrangement for a stackable communications network hub |
| US5778438A (en) * | 1995-12-06 | 1998-07-07 | Intel Corporation | Method and apparatus for maintaining cache coherency in a computer system with a highly pipelined bus and multiple conflicting snoop requests |
| US5664196A (en) * | 1995-12-07 | 1997-09-02 | Emc Corporation | Media access scheduler method and apparatus |
| US5734842A (en) * | 1995-12-18 | 1998-03-31 | Asante Technologies, Inc. | Network hub interconnection circuitry having power reset feature |
| US6289410B1 (en) * | 1996-07-18 | 2001-09-11 | Electronic Data Systems Corporation | Method and system for maintaining consistency of shared objects based upon instance variable locking |
| US5761734A (en) * | 1996-08-13 | 1998-06-02 | International Business Machines Corporation | Token-based serialisation of instructions in a multiprocessor system |
| US5860126A (en) * | 1996-12-17 | 1999-01-12 | Intel Corporation | Controlling shared memory access ordering in a multi-processing system using an acquire/release consistency model |
| US6105084A (en) * | 1997-02-11 | 2000-08-15 | Alcatel | Priority-based access control arrangement by assigning first and second own priorities to each of units |
| US5935234A (en) * | 1997-04-14 | 1999-08-10 | International Business Machines Corporation | Method and system for controlling access to a shared resource in a data processing system utilizing pseudo-random priorities |
| US5931924A (en) * | 1997-04-14 | 1999-08-03 | International Business Machines Corporation | Method and system for controlling access to a shared resource that each requestor is concurrently assigned at least two pseudo-random priority weights |
| US5896539A (en) * | 1997-04-14 | 1999-04-20 | International Business Machines Corporation | Method and system for controlling access to a shared resource in a data processing system utilizing dynamically-determined weighted pseudo-random priorities |
| US5926645A (en) * | 1997-07-22 | 1999-07-20 | International Business Machines Corporation | Method and system for enabling multiple store instruction completions in a processing system |
| US5940828A (en) * | 1997-11-18 | 1999-08-17 | International Business Machines Corporation | Locking contention resolution for shared resources |
| US6047316A (en) * | 1997-12-12 | 2000-04-04 | Intel Corporation | Multiprocessor computing apparatus having spin lock fairness |
| US6253273B1 (en) * | 1998-02-06 | 2001-06-26 | Emc Corporation | Lock mechanism |
| US6073132A (en) * | 1998-03-27 | 2000-06-06 | Lsi Logic Corporation | Priority arbiter with shifting sequential priority scheme |
| US6473821B1 (en) * | 1999-12-21 | 2002-10-29 | Visteon Global Technologies, Inc. | Multiple processor interface, synchronization, and arbitration scheme using time multiplexed shared memory for real time systems |
| US6782440B2 (en) * | 2000-07-26 | 2004-08-24 | T.N.S. Holdings, Inc. | Resource locking and thread synchronization in a multiprocessor environment |
| DE10048732A1 (de) * | 2000-09-29 | 2002-04-18 | Philips Corp Intellectual Pty | Multiprozessor-Anordnung |
| US6810464B1 (en) * | 2001-08-09 | 2004-10-26 | Unisys Corporation | Multiprocessor computer system for processing communal locks employing mid-level caches |
| US7831974B2 (en) * | 2002-11-12 | 2010-11-09 | Intel Corporation | Method and apparatus for serialized mutual exclusion |
| GB0227825D0 (en) * | 2002-11-29 | 2003-01-08 | Ibm | High-performance lock management for flash copy in n-way shared storage systems |
| GB0308923D0 (en) * | 2003-04-17 | 2003-05-28 | Ibm | Low-overhead storage cluster configuration locking |
| US7133949B2 (en) * | 2003-09-29 | 2006-11-07 | International Business Machines Corporation | Distributed switching method and apparatus |
| JP2005165508A (ja) * | 2003-12-01 | 2005-06-23 | Renesas Technology Corp | ダイレクトメモリアクセスコントローラ |
| US7295137B2 (en) * | 2005-03-01 | 2007-11-13 | The Texas A&M University System | Data encoding and decoding using Slepian-Wolf coded nested quantization to achieve Wyner-Ziv coding |
| US20090063734A1 (en) * | 2005-03-14 | 2009-03-05 | Matsushita Electric Industrial Co., Ltd. | Bus controller |
| US8099538B2 (en) | 2006-03-29 | 2012-01-17 | Intel Corporation | Increasing functionality of a reader-writer lock |
| US7478205B1 (en) * | 2006-07-12 | 2009-01-13 | Emc Corporation | Techniques for performing data operations spanning more than two data partitions |
| JP4978109B2 (ja) * | 2006-08-10 | 2012-07-18 | 富士通株式会社 | ネットワークシステム及び情報処理方法 |
| US8949549B2 (en) * | 2008-11-26 | 2015-02-03 | Microsoft Corporation | Management of ownership control and data movement in shared-memory systems |
| JP2010140290A (ja) * | 2008-12-12 | 2010-06-24 | Panasonic Corp | マルチプロセッサシステム及びその排他制御の調停方法 |
| US8381308B2 (en) | 2009-05-27 | 2013-02-19 | International Business Corporation | Computer-implemented multi-resource shared lock |
| US8756380B2 (en) | 2011-09-07 | 2014-06-17 | Kabushiki Kaisha Toshiba | Controlling access to a removable medium from a module and an external device |
| JP5571210B2 (ja) * | 2013-02-18 | 2014-08-13 | 株式会社東芝 | アクセス制御装置 |
| US10296469B1 (en) | 2014-07-24 | 2019-05-21 | Pure Storage, Inc. | Access control in a flash storage system |
| GB2626544B (en) * | 2023-01-24 | 2025-02-19 | Advanced Risc Mach Ltd | Shared resource access control |
Family Cites Families (38)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS52130246A (en) * | 1976-04-24 | 1977-11-01 | Fujitsu Ltd | Memory access control system |
| US4096571A (en) * | 1976-09-08 | 1978-06-20 | Codex Corporation | System for resolving memory access conflicts among processors and minimizing processor waiting times for access to memory by comparing waiting times and breaking ties by an arbitrary priority ranking |
| US4096569A (en) * | 1976-12-27 | 1978-06-20 | Honeywell Information Systems Inc. | Data processing system having distributed priority network with logic for deactivating information transfer requests |
| US4402046A (en) * | 1978-12-21 | 1983-08-30 | Intel Corporation | Interprocessor communication system |
| US4385350A (en) * | 1980-07-16 | 1983-05-24 | Ford Aerospace & Communications Corporation | Multiprocessor system having distributed priority resolution circuitry |
| FR2490434B1 (fr) * | 1980-09-12 | 1988-03-18 | Quinquis Jean Paul | Dispositif de resolution des conflits d'acces et d'allocation d'une liaison de type bus interconnectant un ensemble de processeurs non hierarchises |
| US4513367A (en) * | 1981-03-23 | 1985-04-23 | International Business Machines Corporation | Cache locking controls in a multiprocessor |
| US4394727A (en) * | 1981-05-04 | 1983-07-19 | International Business Machines Corporation | Multi-processor task dispatching apparatus |
| US4488219A (en) * | 1982-03-18 | 1984-12-11 | International Business Machines Corporation | Extended control word decoding |
| US4574350A (en) * | 1982-05-19 | 1986-03-04 | At&T Bell Laboratories | Shared resource locking apparatus |
| US4814974A (en) * | 1982-07-02 | 1989-03-21 | American Telephone And Telegraph Company, At&T Bell Laboratories | Programmable memory-based arbitration system for implementing fixed and flexible priority arrangements |
| US4484273A (en) * | 1982-09-03 | 1984-11-20 | Sequoia Systems, Inc. | Modular computer system |
| IT1159351B (it) * | 1983-02-03 | 1987-02-25 | Cselt Centro Studi Lab Telecom | Circuito di arbitraggio a struttura distribuita per le richieste di accesso al bus di un sistema multiprocessore |
| DE3374238D1 (en) * | 1983-07-08 | 1987-12-03 | Ibm | A synchronisation mechanism for a multiprocessing system |
| US4620278A (en) * | 1983-08-29 | 1986-10-28 | Sperry Corporation | Distributed bus arbitration according each bus user the ability to inhibit all new requests to arbitrate the bus, or to cancel its own pending request, and according the highest priority user the ability to stop the bus |
| JPS60107170A (ja) * | 1983-11-15 | 1985-06-12 | Nec Corp | マルチプロセッサ制御方式 |
| US4604694A (en) * | 1983-12-14 | 1986-08-05 | International Business Machines Corporation | Shared and exclusive access control |
| CA1239227A (en) * | 1984-10-17 | 1988-07-12 | Randy D. Pfeifer | Method of and arrangement for ordering of multiprocessor operations in a multiprocessor system |
| ATE80480T1 (de) * | 1985-02-05 | 1992-09-15 | Digital Equipment Corp | Vorrichtung und verfahren zur zugriffsteuerung in einer mehrcachespeicherdatenverarbeitungsanordnung. |
| US4787041A (en) * | 1985-08-01 | 1988-11-22 | Honeywell | Data control system for digital automatic flight control system channel with plural dissimilar data processing |
| US4775955A (en) * | 1985-10-30 | 1988-10-04 | International Business Machines Corporation | Cache coherence mechanism based on locking |
| US4727485A (en) * | 1986-01-02 | 1988-02-23 | Motorola, Inc. | Paged memory management unit which locks translators in translation cache if lock specified in translation table |
| JPS62214466A (ja) * | 1986-03-17 | 1987-09-21 | Fujitsu Ltd | 記憶装置ロツク制御方式 |
| JPH0731662B2 (ja) * | 1986-07-15 | 1995-04-10 | 富士通株式会社 | マルチプロセッサシステム |
| JPS63284660A (ja) * | 1987-05-16 | 1988-11-21 | Nec Corp | プロセッサ間通信方式 |
| US4807111A (en) * | 1987-06-19 | 1989-02-21 | International Business Machines Corporation | Dynamic queueing method |
| US4920486A (en) * | 1987-11-23 | 1990-04-24 | Digital Equipment Corporation | Distributed arbitration apparatus and method for shared bus |
| US4965719A (en) * | 1988-02-16 | 1990-10-23 | International Business Machines Corporation | Method for lock management, page coherency, and asynchronous writing of changed pages to shared external store in a distributed computing system |
| CA2000245C (en) * | 1988-10-08 | 1996-07-16 | Hideo Hayashi | Multiprocessor system using communication register having processor-associated storage locations |
| US5175837A (en) * | 1989-02-03 | 1992-12-29 | Digital Equipment Corporation | Synchronizing and processing of memory access operations in multiprocessor systems using a directory of lock bits |
| US5197146A (en) * | 1989-06-21 | 1993-03-23 | Hewlett-Packard Company | Method for maintaining cache coherence in a multiprocessor computer system |
| US5151994A (en) * | 1989-11-13 | 1992-09-29 | Hewlett Packard Company | Distributed fair arbitration system using separate grant and request lines for providing access to data communication bus |
| US5301290A (en) * | 1990-03-14 | 1994-04-05 | International Business Machines Corporation | Method for minimizing lock processing while ensuring consistency among pages common to local processor caches and a shared external store |
| JP2575543B2 (ja) * | 1990-04-04 | 1997-01-29 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 同時アクセス管理方法 |
| US5297269A (en) * | 1990-04-26 | 1994-03-22 | Digital Equipment Company | Cache coherency protocol for multi processor computer system |
| US5347648A (en) * | 1990-06-29 | 1994-09-13 | Digital Equipment Corporation | Ensuring write ordering under writeback cache error conditions |
| US5404482A (en) * | 1990-06-29 | 1995-04-04 | Digital Equipment Corporation | Processor and method for preventing access to a locked memory block by recording a lock in a content addressable memory with outstanding cache fills |
| US5287473A (en) * | 1990-12-14 | 1994-02-15 | International Business Machines Corporation | Non-blocking serialization for removing data from a shared cache |
-
1991
- 1991-06-18 JP JP3171992A patent/JP2511588B2/ja not_active Expired - Lifetime
- 1991-08-13 EP EP91480127A patent/EP0475873A2/en not_active Withdrawn
-
1992
- 1992-10-16 US US07/962,625 patent/US5463741A/en not_active Expired - Fee Related
-
1995
- 1995-06-02 US US08/459,456 patent/US5586331A/en not_active Expired - Fee Related
- 1995-06-05 US US08/462,673 patent/US5566305A/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| EP0475873A3 (enExample) | 1994-03-30 |
| US5463741A (en) | 1995-10-31 |
| US5566305A (en) | 1996-10-15 |
| JPH06318190A (ja) | 1994-11-15 |
| US5586331A (en) | 1996-12-17 |
| EP0475873A2 (en) | 1992-03-18 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2511588B2 (ja) | デ―タ処理ネットワ―ク、ロックを獲得させる方法及び直列化装置 | |
| US6516393B1 (en) | Dynamic serialization of memory access in a multi-processor system | |
| US5987550A (en) | Lock mechanism for shared resources in a data processing system | |
| CA1324837C (en) | Synchronizing and processing of memory access operations in multiprocessor systems | |
| JP3974597B2 (ja) | 非対称型異種マルチプロセッサ環境でアトミック更新プリミティブを提供するための方法 | |
| US5502840A (en) | Method and apparatus for advising a requesting process of a contention scheme to employ to access a shared resource | |
| US4769768A (en) | Method and apparatus for requesting service of interrupts by selected number of processors | |
| US6779090B2 (en) | Spinlock for shared memory | |
| US7984242B2 (en) | Program thread syncronization | |
| US5829052A (en) | Method and apparatus for managing memory accesses in a multiple multiprocessor cluster system | |
| US6047316A (en) | Multiprocessor computing apparatus having spin lock fairness | |
| US5442755A (en) | Multi-processor system with lock address register in each processor for storing lock address sent to bus by another processor | |
| US6792497B1 (en) | System and method for hardware assisted spinlock | |
| JPH0587855B2 (enExample) | ||
| JPS60246460A (ja) | デジタルコンピユ−タ−システムで交信路の制御を割当てる調停機構 | |
| JP2007265426A (ja) | クワッド認識ロック・プリミティブ | |
| JPH03222057A (ja) | データ処理ネットワークにおいて逐次化手段の試験のため命令流の実行を同期させる方法 | |
| US20060200609A1 (en) | Hardware semaphore intended for a multi-processor system | |
| JPH1115793A (ja) | 資源の保全性を保護する方法 | |
| US5696939A (en) | Apparatus and method using a semaphore buffer for semaphore instructions | |
| US6880071B2 (en) | Selective signalling of later reserve location memory fault in compound compare and swap | |
| US5655102A (en) | System and method for piggybacking of read responses on a shared memory multiprocessor bus | |
| JPH02207352A (ja) | 中央処理装置を持った多プロセッサーシステムのシステム制御装置をインターフェースする方法及び装置 | |
| US6701429B1 (en) | System and method of start-up in efficient way for multi-processor systems based on returned identification information read from pre-determined memory location | |
| JPH0719242B2 (ja) | 割り込みを行う装置 |